xref: /OK3568_Linux_fs/u-boot/arch/arm/include/asm/ti-common/keystone_net.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * emac definitions for keystone2 devices
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * (C) Copyright 2012-2014
5*4882a593Smuzhiyun  *     Texas Instruments Incorporated, <www.ti.com>
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * SPDX-License-Identifier:     GPL-2.0+
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #ifndef _KEYSTONE_NET_H_
11*4882a593Smuzhiyun #define _KEYSTONE_NET_H_
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include <asm/io.h>
14*4882a593Smuzhiyun #include <phy.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun /* EMAC */
17*4882a593Smuzhiyun #ifdef CONFIG_KSNET_NETCP_V1_0
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #define GBETH_BASE			(CONFIG_KSNET_NETCP_BASE + 0x00090000)
20*4882a593Smuzhiyun #define EMAC_EMACSL_BASE_ADDR		(GBETH_BASE + 0x900)
21*4882a593Smuzhiyun #define EMAC_MDIO_BASE_ADDR		(GBETH_BASE + 0x300)
22*4882a593Smuzhiyun #define EMAC_SGMII_BASE_ADDR		(GBETH_BASE + 0x100)
23*4882a593Smuzhiyun #define DEVICE_EMACSL_BASE(x)		(EMAC_EMACSL_BASE_ADDR + (x) * 0x040)
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun /* Register offsets */
26*4882a593Smuzhiyun #define CPGMACSL_REG_CTL		0x04
27*4882a593Smuzhiyun #define CPGMACSL_REG_STATUS		0x08
28*4882a593Smuzhiyun #define CPGMACSL_REG_RESET		0x0c
29*4882a593Smuzhiyun #define CPGMACSL_REG_MAXLEN		0x10
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #elif defined CONFIG_KSNET_NETCP_V1_5
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #define GBETH_BASE			(CONFIG_KSNET_NETCP_BASE + 0x00200000)
34*4882a593Smuzhiyun #define CPGMACSL_REG_RX_PRI_MAP		0x020
35*4882a593Smuzhiyun #define EMAC_EMACSL_BASE_ADDR		(GBETH_BASE + 0x22000)
36*4882a593Smuzhiyun #define EMAC_MDIO_BASE_ADDR		(GBETH_BASE + 0x00f00)
37*4882a593Smuzhiyun #define EMAC_SGMII_BASE_ADDR		(GBETH_BASE + 0x00100)
38*4882a593Smuzhiyun #define DEVICE_EMACSL_BASE(x)		(EMAC_EMACSL_BASE_ADDR + (x) * 0x1000)
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun /* Register offsets */
41*4882a593Smuzhiyun #define CPGMACSL_REG_CTL		0x330
42*4882a593Smuzhiyun #define CPGMACSL_REG_STATUS		0x334
43*4882a593Smuzhiyun #define CPGMACSL_REG_RESET		0x338
44*4882a593Smuzhiyun #define CPGMACSL_REG_MAXLEN		0x024
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun #endif
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun #define KEYSTONE2_EMAC_GIG_ENABLE
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun #define MAC_ID_BASE_ADDR		CONFIG_KSNET_MAC_ID_BASE
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun /* MDIO module input frequency */
53*4882a593Smuzhiyun #ifdef CONFIG_SOC_K2G
54*4882a593Smuzhiyun #define EMAC_MDIO_BUS_FREQ		(ks_clk_get_rate(sys_clk0_3_clk))
55*4882a593Smuzhiyun #else
56*4882a593Smuzhiyun #define EMAC_MDIO_BUS_FREQ		(ks_clk_get_rate(pass_pll_clk))
57*4882a593Smuzhiyun #endif
58*4882a593Smuzhiyun /* MDIO clock output frequency */
59*4882a593Smuzhiyun #define EMAC_MDIO_CLOCK_FREQ		2500000	/* 2.5 MHz */
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun /* MII Status Register */
62*4882a593Smuzhiyun #define MII_STATUS_REG			1
63*4882a593Smuzhiyun #define MII_STATUS_LINK_MASK		0x4
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun #define MDIO_CONTROL_IDLE		0x80000000
66*4882a593Smuzhiyun #define MDIO_CONTROL_ENABLE		0x40000000
67*4882a593Smuzhiyun #define MDIO_CONTROL_FAULT_ENABLE	0x40000
68*4882a593Smuzhiyun #define MDIO_CONTROL_FAULT		0x80000
69*4882a593Smuzhiyun #define MDIO_USERACCESS0_GO		0x80000000
70*4882a593Smuzhiyun #define MDIO_USERACCESS0_WRITE_READ	0x0
71*4882a593Smuzhiyun #define MDIO_USERACCESS0_WRITE_WRITE	0x40000000
72*4882a593Smuzhiyun #define MDIO_USERACCESS0_ACK		0x20000000
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun #define EMAC_MACCONTROL_MIIEN_ENABLE		0x20
75*4882a593Smuzhiyun #define EMAC_MACCONTROL_FULLDUPLEX_ENABLE	0x1
76*4882a593Smuzhiyun #define EMAC_MACCONTROL_GIGABIT_ENABLE		BIT(7)
77*4882a593Smuzhiyun #define EMAC_MACCONTROL_GIGFORCE		BIT(17)
78*4882a593Smuzhiyun #define EMAC_MACCONTROL_RMIISPEED_100		BIT(15)
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun #define EMAC_MIN_ETHERNET_PKT_SIZE		60
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun struct mac_sl_cfg {
83*4882a593Smuzhiyun 	u_int32_t max_rx_len;	/* Maximum receive packet length. */
84*4882a593Smuzhiyun 	u_int32_t ctl;		/* Control bitfield */
85*4882a593Smuzhiyun };
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun /**
88*4882a593Smuzhiyun  * Definition: Control bitfields used in the ctl field of mac_sl_cfg
89*4882a593Smuzhiyun  */
90*4882a593Smuzhiyun #define GMACSL_RX_ENABLE_RCV_CONTROL_FRAMES	BIT(24)
91*4882a593Smuzhiyun #define GMACSL_RX_ENABLE_RCV_SHORT_FRAMES	BIT(23)
92*4882a593Smuzhiyun #define GMACSL_RX_ENABLE_RCV_ERROR_FRAMES	BIT(22)
93*4882a593Smuzhiyun #define GMACSL_RX_ENABLE_EXT_CTL		BIT(18)
94*4882a593Smuzhiyun #define GMACSL_RX_ENABLE_GIG_FORCE		BIT(17)
95*4882a593Smuzhiyun #define GMACSL_RX_ENABLE_IFCTL_B		BIT(16)
96*4882a593Smuzhiyun #define GMACSL_RX_ENABLE_IFCTL_A		BIT(15)
97*4882a593Smuzhiyun #define GMACSL_RX_ENABLE_CMD_IDLE		BIT(11)
98*4882a593Smuzhiyun #define GMACSL_TX_ENABLE_SHORT_GAP		BIT(10)
99*4882a593Smuzhiyun #define GMACSL_ENABLE_GIG_MODE			BIT(7)
100*4882a593Smuzhiyun #define GMACSL_TX_ENABLE_PACE			BIT(6)
101*4882a593Smuzhiyun #define GMACSL_ENABLE				BIT(5)
102*4882a593Smuzhiyun #define GMACSL_TX_ENABLE_FLOW_CTL		BIT(4)
103*4882a593Smuzhiyun #define GMACSL_RX_ENABLE_FLOW_CTL		BIT(3)
104*4882a593Smuzhiyun #define GMACSL_ENABLE_LOOPBACK			BIT(1)
105*4882a593Smuzhiyun #define GMACSL_ENABLE_FULL_DUPLEX		BIT(0)
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun /* EMAC SL function return values */
108*4882a593Smuzhiyun #define GMACSL_RET_OK				0
109*4882a593Smuzhiyun #define GMACSL_RET_INVALID_PORT			-1
110*4882a593Smuzhiyun #define GMACSL_RET_WARN_RESET_INCOMPLETE	-2
111*4882a593Smuzhiyun #define GMACSL_RET_WARN_MAXLEN_TOO_BIG		-3
112*4882a593Smuzhiyun #define GMACSL_RET_CONFIG_FAIL_RESET_ACTIVE	-4
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun /* EMAC SL register definitions */
115*4882a593Smuzhiyun #define DEVICE_EMACSL_RESET_POLL_COUNT		100
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun /* Soft reset register values */
118*4882a593Smuzhiyun #define CPGMAC_REG_RESET_VAL_RESET_MASK		BIT(0)
119*4882a593Smuzhiyun #define CPGMAC_REG_RESET_VAL_RESET		BIT(0)
120*4882a593Smuzhiyun #define CPGMAC_REG_MAXLEN_LEN			0x3fff
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun /* CPSW */
123*4882a593Smuzhiyun /* Control bitfields */
124*4882a593Smuzhiyun #define CPSW_CTL_P2_PASS_PRI_TAGGED		BIT(5)
125*4882a593Smuzhiyun #define CPSW_CTL_P1_PASS_PRI_TAGGED		BIT(4)
126*4882a593Smuzhiyun #define CPSW_CTL_P0_PASS_PRI_TAGGED		BIT(3)
127*4882a593Smuzhiyun #define CPSW_CTL_P0_ENABLE			BIT(2)
128*4882a593Smuzhiyun #define CPSW_CTL_VLAN_AWARE			BIT(1)
129*4882a593Smuzhiyun #define CPSW_CTL_FIFO_LOOPBACK			BIT(0)
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun #define DEVICE_CPSW_NUM_PORTS			CONFIG_KSNET_CPSW_NUM_PORTS
132*4882a593Smuzhiyun #define DEVICE_N_GMACSL_PORTS			(DEVICE_CPSW_NUM_PORTS - 1)
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun #ifdef CONFIG_KSNET_NETCP_V1_0
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun #define DEVICE_CPSW_BASE			(GBETH_BASE + 0x800)
137*4882a593Smuzhiyun #define CPSW_REG_CTL				0x004
138*4882a593Smuzhiyun #define CPSW_REG_STAT_PORT_EN			0x00c
139*4882a593Smuzhiyun #define CPSW_REG_MAXLEN				0x040
140*4882a593Smuzhiyun #define CPSW_REG_ALE_CONTROL			0x608
141*4882a593Smuzhiyun #define CPSW_REG_ALE_PORTCTL(x)			(0x640 + (x) * 4)
142*4882a593Smuzhiyun #define CPSW_REG_VAL_STAT_ENABLE_ALL		0xf
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun #elif defined CONFIG_KSNET_NETCP_V1_5
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun #define DEVICE_CPSW_BASE			(GBETH_BASE + 0x20000)
147*4882a593Smuzhiyun #define CPSW_REG_CTL				0x00004
148*4882a593Smuzhiyun #define CPSW_REG_STAT_PORT_EN			0x00014
149*4882a593Smuzhiyun #define CPSW_REG_MAXLEN				0x01024
150*4882a593Smuzhiyun #define CPSW_REG_ALE_CONTROL			0x1e008
151*4882a593Smuzhiyun #define CPSW_REG_ALE_PORTCTL(x)			(0x1e040 + (x) * 4)
152*4882a593Smuzhiyun #define CPSW_REG_VAL_STAT_ENABLE_ALL		0x1ff
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun #endif
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun #define CPSW_REG_VAL_ALE_CTL_RESET_AND_ENABLE	((u_int32_t)0xc0000000)
157*4882a593Smuzhiyun #define CPSW_REG_VAL_ALE_CTL_BYPASS		((u_int32_t)0x00000010)
158*4882a593Smuzhiyun #define CPSW_REG_VAL_PORTCTL_FORWARD_MODE	0x3
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun #define target_get_switch_ctl()			CPSW_CTL_P0_ENABLE
161*4882a593Smuzhiyun #define SWITCH_MAX_PKT_SIZE			9000
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun /* SGMII */
164*4882a593Smuzhiyun #define SGMII_REG_STATUS_LOCK			BIT(4)
165*4882a593Smuzhiyun #define SGMII_REG_STATUS_LINK			BIT(0)
166*4882a593Smuzhiyun #define SGMII_REG_STATUS_AUTONEG		BIT(2)
167*4882a593Smuzhiyun #define SGMII_REG_CONTROL_AUTONEG		BIT(0)
168*4882a593Smuzhiyun #define SGMII_REG_CONTROL_MASTER		BIT(5)
169*4882a593Smuzhiyun #define SGMII_REG_MR_ADV_ENABLE			BIT(0)
170*4882a593Smuzhiyun #define SGMII_REG_MR_ADV_LINK			BIT(15)
171*4882a593Smuzhiyun #define SGMII_REG_MR_ADV_FULL_DUPLEX		BIT(12)
172*4882a593Smuzhiyun #define SGMII_REG_MR_ADV_GIG_MODE		BIT(11)
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun #define SGMII_LINK_MAC_MAC_AUTONEG		0
175*4882a593Smuzhiyun #define SGMII_LINK_MAC_PHY			1
176*4882a593Smuzhiyun #define SGMII_LINK_MAC_MAC_FORCED		2
177*4882a593Smuzhiyun #define SGMII_LINK_MAC_FIBER			3
178*4882a593Smuzhiyun #define SGMII_LINK_MAC_PHY_FORCED		4
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun #ifdef CONFIG_KSNET_NETCP_V1_0
181*4882a593Smuzhiyun #define SGMII_OFFSET(x)		((x <= 1) ? (x * 0x100) : ((x * 0x100) + 0x100))
182*4882a593Smuzhiyun #elif defined CONFIG_KSNET_NETCP_V1_5
183*4882a593Smuzhiyun #define SGMII_OFFSET(x)		((x) * 0x100)
184*4882a593Smuzhiyun #endif
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun #define SGMII_IDVER_REG(x)	(EMAC_SGMII_BASE_ADDR + SGMII_OFFSET(x) + 0x000)
187*4882a593Smuzhiyun #define SGMII_SRESET_REG(x)	(EMAC_SGMII_BASE_ADDR + SGMII_OFFSET(x) + 0x004)
188*4882a593Smuzhiyun #define SGMII_CTL_REG(x)	(EMAC_SGMII_BASE_ADDR + SGMII_OFFSET(x) + 0x010)
189*4882a593Smuzhiyun #define SGMII_STATUS_REG(x)	(EMAC_SGMII_BASE_ADDR + SGMII_OFFSET(x) + 0x014)
190*4882a593Smuzhiyun #define SGMII_MRADV_REG(x)	(EMAC_SGMII_BASE_ADDR + SGMII_OFFSET(x) + 0x018)
191*4882a593Smuzhiyun #define SGMII_LPADV_REG(x)	(EMAC_SGMII_BASE_ADDR + SGMII_OFFSET(x) + 0x020)
192*4882a593Smuzhiyun #define SGMII_TXCFG_REG(x)	(EMAC_SGMII_BASE_ADDR + SGMII_OFFSET(x) + 0x030)
193*4882a593Smuzhiyun #define SGMII_RXCFG_REG(x)	(EMAC_SGMII_BASE_ADDR + SGMII_OFFSET(x) + 0x034)
194*4882a593Smuzhiyun #define SGMII_AUXCFG_REG(x)	(EMAC_SGMII_BASE_ADDR + SGMII_OFFSET(x) + 0x038)
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun /* RGMII */
197*4882a593Smuzhiyun #define RGMII_REG_STATUS_LINK		BIT(0)
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun #define RGMII_STATUS_REG		(GBETH_BASE + 0x18)
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun /* PSS */
202*4882a593Smuzhiyun #ifdef CONFIG_KSNET_NETCP_V1_0
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun #define DEVICE_PSTREAM_CFG_REG_ADDR	(CONFIG_KSNET_NETCP_BASE + 0x604)
205*4882a593Smuzhiyun #define DEVICE_PSTREAM_CFG_VAL_ROUTE_CPPI	0x06060606
206*4882a593Smuzhiyun #define hw_config_streaming_switch()\
207*4882a593Smuzhiyun 	writel(DEVICE_PSTREAM_CFG_VAL_ROUTE_CPPI, DEVICE_PSTREAM_CFG_REG_ADDR);
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun #elif defined CONFIG_KSNET_NETCP_V1_5
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun #define DEVICE_PSTREAM_CFG_REG_ADDR	(CONFIG_KSNET_NETCP_BASE + 0x500)
212*4882a593Smuzhiyun #define DEVICE_PSTREAM_CFG_VAL_ROUTE_CPPI	0x0
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun #define hw_config_streaming_switch()\
215*4882a593Smuzhiyun 	writel(DEVICE_PSTREAM_CFG_VAL_ROUTE_CPPI,\
216*4882a593Smuzhiyun 	       DEVICE_PSTREAM_CFG_REG_ADDR);\
217*4882a593Smuzhiyun 	writel(DEVICE_PSTREAM_CFG_VAL_ROUTE_CPPI,\
218*4882a593Smuzhiyun 	       DEVICE_PSTREAM_CFG_REG_ADDR+4);\
219*4882a593Smuzhiyun 	writel(DEVICE_PSTREAM_CFG_VAL_ROUTE_CPPI,\
220*4882a593Smuzhiyun 	       DEVICE_PSTREAM_CFG_REG_ADDR+8);\
221*4882a593Smuzhiyun 	writel(DEVICE_PSTREAM_CFG_VAL_ROUTE_CPPI,\
222*4882a593Smuzhiyun 	       DEVICE_PSTREAM_CFG_REG_ADDR+12);
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun #endif
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun /* EMAC MDIO Registers Structure */
227*4882a593Smuzhiyun struct mdio_regs {
228*4882a593Smuzhiyun 	u32 version;
229*4882a593Smuzhiyun 	u32 control;
230*4882a593Smuzhiyun 	u32 alive;
231*4882a593Smuzhiyun 	u32 link;
232*4882a593Smuzhiyun 	u32 linkintraw;
233*4882a593Smuzhiyun 	u32 linkintmasked;
234*4882a593Smuzhiyun 	u32 rsvd0[2];
235*4882a593Smuzhiyun 	u32 userintraw;
236*4882a593Smuzhiyun 	u32 userintmasked;
237*4882a593Smuzhiyun 	u32 userintmaskset;
238*4882a593Smuzhiyun 	u32 userintmaskclear;
239*4882a593Smuzhiyun 	u32 rsvd1[20];
240*4882a593Smuzhiyun 	u32 useraccess0;
241*4882a593Smuzhiyun 	u32 userphysel0;
242*4882a593Smuzhiyun 	u32 useraccess1;
243*4882a593Smuzhiyun 	u32 userphysel1;
244*4882a593Smuzhiyun };
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun struct eth_priv_t {
247*4882a593Smuzhiyun 	char int_name[32];
248*4882a593Smuzhiyun 	int rx_flow;
249*4882a593Smuzhiyun 	int phy_addr;
250*4882a593Smuzhiyun 	int slave_port;
251*4882a593Smuzhiyun 	int sgmii_link_type;
252*4882a593Smuzhiyun 	phy_interface_t phy_if;
253*4882a593Smuzhiyun 	struct phy_device *phy_dev;
254*4882a593Smuzhiyun };
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun int keystone2_emac_initialize(struct eth_priv_t *eth_priv);
257*4882a593Smuzhiyun void sgmii_serdes_setup_156p25mhz(void);
258*4882a593Smuzhiyun void sgmii_serdes_shutdown(void);
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun #endif  /* _KEYSTONE_NET_H_ */
261