1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * (C) Copyright 2010
3*4882a593Smuzhiyun * Texas Instruments, <www.ti.com>
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Aneesh V <aneesh@ti.com>
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun #ifndef _OMAP_COMMON_H_
10*4882a593Smuzhiyun #define _OMAP_COMMON_H_
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #ifndef __ASSEMBLY__
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include <common.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #define NUM_SYS_CLKS 7
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun struct prcm_regs {
19*4882a593Smuzhiyun /* cm1.ckgen */
20*4882a593Smuzhiyun u32 cm_clksel_core;
21*4882a593Smuzhiyun u32 cm_clksel_abe;
22*4882a593Smuzhiyun u32 cm_dll_ctrl;
23*4882a593Smuzhiyun u32 cm_clkmode_dpll_core;
24*4882a593Smuzhiyun u32 cm_idlest_dpll_core;
25*4882a593Smuzhiyun u32 cm_autoidle_dpll_core;
26*4882a593Smuzhiyun u32 cm_clksel_dpll_core;
27*4882a593Smuzhiyun u32 cm_div_m2_dpll_core;
28*4882a593Smuzhiyun u32 cm_div_m3_dpll_core;
29*4882a593Smuzhiyun u32 cm_div_h11_dpll_core;
30*4882a593Smuzhiyun u32 cm_div_h12_dpll_core;
31*4882a593Smuzhiyun u32 cm_div_h13_dpll_core;
32*4882a593Smuzhiyun u32 cm_div_h14_dpll_core;
33*4882a593Smuzhiyun u32 cm_div_h21_dpll_core;
34*4882a593Smuzhiyun u32 cm_div_h24_dpll_core;
35*4882a593Smuzhiyun u32 cm_ssc_deltamstep_dpll_core;
36*4882a593Smuzhiyun u32 cm_ssc_modfreqdiv_dpll_core;
37*4882a593Smuzhiyun u32 cm_emu_override_dpll_core;
38*4882a593Smuzhiyun u32 cm_div_h22_dpllcore;
39*4882a593Smuzhiyun u32 cm_div_h23_dpll_core;
40*4882a593Smuzhiyun u32 cm_clkmode_dpll_mpu;
41*4882a593Smuzhiyun u32 cm_idlest_dpll_mpu;
42*4882a593Smuzhiyun u32 cm_autoidle_dpll_mpu;
43*4882a593Smuzhiyun u32 cm_clksel_dpll_mpu;
44*4882a593Smuzhiyun u32 cm_div_m2_dpll_mpu;
45*4882a593Smuzhiyun u32 cm_ssc_deltamstep_dpll_mpu;
46*4882a593Smuzhiyun u32 cm_ssc_modfreqdiv_dpll_mpu;
47*4882a593Smuzhiyun u32 cm_bypclk_dpll_mpu;
48*4882a593Smuzhiyun u32 cm_clkmode_dpll_iva;
49*4882a593Smuzhiyun u32 cm_idlest_dpll_iva;
50*4882a593Smuzhiyun u32 cm_autoidle_dpll_iva;
51*4882a593Smuzhiyun u32 cm_clksel_dpll_iva;
52*4882a593Smuzhiyun u32 cm_div_h11_dpll_iva;
53*4882a593Smuzhiyun u32 cm_div_h12_dpll_iva;
54*4882a593Smuzhiyun u32 cm_ssc_deltamstep_dpll_iva;
55*4882a593Smuzhiyun u32 cm_ssc_modfreqdiv_dpll_iva;
56*4882a593Smuzhiyun u32 cm_bypclk_dpll_iva;
57*4882a593Smuzhiyun u32 cm_clkmode_dpll_abe;
58*4882a593Smuzhiyun u32 cm_idlest_dpll_abe;
59*4882a593Smuzhiyun u32 cm_autoidle_dpll_abe;
60*4882a593Smuzhiyun u32 cm_clksel_dpll_abe;
61*4882a593Smuzhiyun u32 cm_div_m2_dpll_abe;
62*4882a593Smuzhiyun u32 cm_div_m3_dpll_abe;
63*4882a593Smuzhiyun u32 cm_ssc_deltamstep_dpll_abe;
64*4882a593Smuzhiyun u32 cm_ssc_modfreqdiv_dpll_abe;
65*4882a593Smuzhiyun u32 cm_clkmode_dpll_ddrphy;
66*4882a593Smuzhiyun u32 cm_idlest_dpll_ddrphy;
67*4882a593Smuzhiyun u32 cm_autoidle_dpll_ddrphy;
68*4882a593Smuzhiyun u32 cm_clksel_dpll_ddrphy;
69*4882a593Smuzhiyun u32 cm_div_m2_dpll_ddrphy;
70*4882a593Smuzhiyun u32 cm_div_h11_dpll_ddrphy;
71*4882a593Smuzhiyun u32 cm_div_h12_dpll_ddrphy;
72*4882a593Smuzhiyun u32 cm_div_h13_dpll_ddrphy;
73*4882a593Smuzhiyun u32 cm_ssc_deltamstep_dpll_ddrphy;
74*4882a593Smuzhiyun u32 cm_clkmode_dpll_dsp;
75*4882a593Smuzhiyun u32 cm_shadow_freq_config1;
76*4882a593Smuzhiyun u32 cm_clkmode_dpll_gmac;
77*4882a593Smuzhiyun u32 cm_mpu_mpu_clkctrl;
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun /* cm1.dsp */
80*4882a593Smuzhiyun u32 cm_dsp_clkstctrl;
81*4882a593Smuzhiyun u32 cm_dsp_dsp_clkctrl;
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun /* cm1.abe */
84*4882a593Smuzhiyun u32 cm1_abe_clkstctrl;
85*4882a593Smuzhiyun u32 cm1_abe_l4abe_clkctrl;
86*4882a593Smuzhiyun u32 cm1_abe_aess_clkctrl;
87*4882a593Smuzhiyun u32 cm1_abe_pdm_clkctrl;
88*4882a593Smuzhiyun u32 cm1_abe_dmic_clkctrl;
89*4882a593Smuzhiyun u32 cm1_abe_mcasp_clkctrl;
90*4882a593Smuzhiyun u32 cm1_abe_mcbsp1_clkctrl;
91*4882a593Smuzhiyun u32 cm1_abe_mcbsp2_clkctrl;
92*4882a593Smuzhiyun u32 cm1_abe_mcbsp3_clkctrl;
93*4882a593Smuzhiyun u32 cm1_abe_slimbus_clkctrl;
94*4882a593Smuzhiyun u32 cm1_abe_timer5_clkctrl;
95*4882a593Smuzhiyun u32 cm1_abe_timer6_clkctrl;
96*4882a593Smuzhiyun u32 cm1_abe_timer7_clkctrl;
97*4882a593Smuzhiyun u32 cm1_abe_timer8_clkctrl;
98*4882a593Smuzhiyun u32 cm1_abe_wdt3_clkctrl;
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun /* cm2.ckgen */
101*4882a593Smuzhiyun u32 cm_clksel_mpu_m3_iss_root;
102*4882a593Smuzhiyun u32 cm_clksel_usb_60mhz;
103*4882a593Smuzhiyun u32 cm_scale_fclk;
104*4882a593Smuzhiyun u32 cm_core_dvfs_perf1;
105*4882a593Smuzhiyun u32 cm_core_dvfs_perf2;
106*4882a593Smuzhiyun u32 cm_core_dvfs_perf3;
107*4882a593Smuzhiyun u32 cm_core_dvfs_perf4;
108*4882a593Smuzhiyun u32 cm_core_dvfs_current;
109*4882a593Smuzhiyun u32 cm_iva_dvfs_perf_tesla;
110*4882a593Smuzhiyun u32 cm_iva_dvfs_perf_ivahd;
111*4882a593Smuzhiyun u32 cm_iva_dvfs_perf_abe;
112*4882a593Smuzhiyun u32 cm_iva_dvfs_current;
113*4882a593Smuzhiyun u32 cm_clkmode_dpll_per;
114*4882a593Smuzhiyun u32 cm_idlest_dpll_per;
115*4882a593Smuzhiyun u32 cm_autoidle_dpll_per;
116*4882a593Smuzhiyun u32 cm_clksel_dpll_per;
117*4882a593Smuzhiyun u32 cm_div_m2_dpll_per;
118*4882a593Smuzhiyun u32 cm_div_m3_dpll_per;
119*4882a593Smuzhiyun u32 cm_div_h11_dpll_per;
120*4882a593Smuzhiyun u32 cm_div_h12_dpll_per;
121*4882a593Smuzhiyun u32 cm_div_h13_dpll_per;
122*4882a593Smuzhiyun u32 cm_div_h14_dpll_per;
123*4882a593Smuzhiyun u32 cm_ssc_deltamstep_dpll_per;
124*4882a593Smuzhiyun u32 cm_ssc_modfreqdiv_dpll_per;
125*4882a593Smuzhiyun u32 cm_emu_override_dpll_per;
126*4882a593Smuzhiyun u32 cm_clkmode_dpll_usb;
127*4882a593Smuzhiyun u32 cm_idlest_dpll_usb;
128*4882a593Smuzhiyun u32 cm_autoidle_dpll_usb;
129*4882a593Smuzhiyun u32 cm_clksel_dpll_usb;
130*4882a593Smuzhiyun u32 cm_div_m2_dpll_usb;
131*4882a593Smuzhiyun u32 cm_ssc_deltamstep_dpll_usb;
132*4882a593Smuzhiyun u32 cm_ssc_modfreqdiv_dpll_usb;
133*4882a593Smuzhiyun u32 cm_clkdcoldo_dpll_usb;
134*4882a593Smuzhiyun u32 cm_clkmode_dpll_pcie_ref;
135*4882a593Smuzhiyun u32 cm_clkmode_apll_pcie;
136*4882a593Smuzhiyun u32 cm_idlest_apll_pcie;
137*4882a593Smuzhiyun u32 cm_div_m2_apll_pcie;
138*4882a593Smuzhiyun u32 cm_clkvcoldo_apll_pcie;
139*4882a593Smuzhiyun u32 cm_clkmode_dpll_unipro;
140*4882a593Smuzhiyun u32 cm_idlest_dpll_unipro;
141*4882a593Smuzhiyun u32 cm_autoidle_dpll_unipro;
142*4882a593Smuzhiyun u32 cm_clksel_dpll_unipro;
143*4882a593Smuzhiyun u32 cm_div_m2_dpll_unipro;
144*4882a593Smuzhiyun u32 cm_ssc_deltamstep_dpll_unipro;
145*4882a593Smuzhiyun u32 cm_ssc_modfreqdiv_dpll_unipro;
146*4882a593Smuzhiyun u32 cm_coreaon_usb_phy1_core_clkctrl;
147*4882a593Smuzhiyun u32 cm_coreaon_usb_phy2_core_clkctrl;
148*4882a593Smuzhiyun u32 cm_coreaon_usb_phy3_core_clkctrl;
149*4882a593Smuzhiyun u32 cm_coreaon_l3init_60m_gfclk_clkctrl;
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun /* cm2.core */
152*4882a593Smuzhiyun u32 cm_coreaon_bandgap_clkctrl;
153*4882a593Smuzhiyun u32 cm_coreaon_io_srcomp_clkctrl;
154*4882a593Smuzhiyun u32 cm_l3_1_clkstctrl;
155*4882a593Smuzhiyun u32 cm_l3_1_dynamicdep;
156*4882a593Smuzhiyun u32 cm_l3_1_l3_1_clkctrl;
157*4882a593Smuzhiyun u32 cm_l3_2_clkstctrl;
158*4882a593Smuzhiyun u32 cm_l3_2_dynamicdep;
159*4882a593Smuzhiyun u32 cm_l3_2_l3_2_clkctrl;
160*4882a593Smuzhiyun u32 cm_l3_gpmc_clkctrl;
161*4882a593Smuzhiyun u32 cm_l3_2_ocmc_ram_clkctrl;
162*4882a593Smuzhiyun u32 cm_mpu_m3_clkstctrl;
163*4882a593Smuzhiyun u32 cm_mpu_m3_staticdep;
164*4882a593Smuzhiyun u32 cm_mpu_m3_dynamicdep;
165*4882a593Smuzhiyun u32 cm_mpu_m3_mpu_m3_clkctrl;
166*4882a593Smuzhiyun u32 cm_sdma_clkstctrl;
167*4882a593Smuzhiyun u32 cm_sdma_staticdep;
168*4882a593Smuzhiyun u32 cm_sdma_dynamicdep;
169*4882a593Smuzhiyun u32 cm_sdma_sdma_clkctrl;
170*4882a593Smuzhiyun u32 cm_memif_clkstctrl;
171*4882a593Smuzhiyun u32 cm_memif_dmm_clkctrl;
172*4882a593Smuzhiyun u32 cm_memif_emif_fw_clkctrl;
173*4882a593Smuzhiyun u32 cm_memif_emif_1_clkctrl;
174*4882a593Smuzhiyun u32 cm_memif_emif_2_clkctrl;
175*4882a593Smuzhiyun u32 cm_memif_dll_clkctrl;
176*4882a593Smuzhiyun u32 cm_memif_emif_h1_clkctrl;
177*4882a593Smuzhiyun u32 cm_memif_emif_h2_clkctrl;
178*4882a593Smuzhiyun u32 cm_memif_dll_h_clkctrl;
179*4882a593Smuzhiyun u32 cm_c2c_clkstctrl;
180*4882a593Smuzhiyun u32 cm_c2c_staticdep;
181*4882a593Smuzhiyun u32 cm_c2c_dynamicdep;
182*4882a593Smuzhiyun u32 cm_c2c_sad2d_clkctrl;
183*4882a593Smuzhiyun u32 cm_c2c_modem_icr_clkctrl;
184*4882a593Smuzhiyun u32 cm_c2c_sad2d_fw_clkctrl;
185*4882a593Smuzhiyun u32 cm_l4cfg_clkstctrl;
186*4882a593Smuzhiyun u32 cm_l4cfg_dynamicdep;
187*4882a593Smuzhiyun u32 cm_l4cfg_l4_cfg_clkctrl;
188*4882a593Smuzhiyun u32 cm_l4cfg_hw_sem_clkctrl;
189*4882a593Smuzhiyun u32 cm_l4cfg_mailbox_clkctrl;
190*4882a593Smuzhiyun u32 cm_l4cfg_sar_rom_clkctrl;
191*4882a593Smuzhiyun u32 cm_l3instr_clkstctrl;
192*4882a593Smuzhiyun u32 cm_l3instr_l3_3_clkctrl;
193*4882a593Smuzhiyun u32 cm_l3instr_l3_instr_clkctrl;
194*4882a593Smuzhiyun u32 cm_l3instr_intrconn_wp1_clkctrl;
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun /* cm2.ivahd */
197*4882a593Smuzhiyun u32 cm_ivahd_clkstctrl;
198*4882a593Smuzhiyun u32 cm_ivahd_ivahd_clkctrl;
199*4882a593Smuzhiyun u32 cm_ivahd_sl2_clkctrl;
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun /* cm2.cam */
202*4882a593Smuzhiyun u32 cm_cam_clkstctrl;
203*4882a593Smuzhiyun u32 cm_cam_iss_clkctrl;
204*4882a593Smuzhiyun u32 cm_cam_fdif_clkctrl;
205*4882a593Smuzhiyun u32 cm_cam_vip1_clkctrl;
206*4882a593Smuzhiyun u32 cm_cam_vip2_clkctrl;
207*4882a593Smuzhiyun u32 cm_cam_vip3_clkctrl;
208*4882a593Smuzhiyun u32 cm_cam_lvdsrx_clkctrl;
209*4882a593Smuzhiyun u32 cm_cam_csi1_clkctrl;
210*4882a593Smuzhiyun u32 cm_cam_csi2_clkctrl;
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun /* cm2.dss */
213*4882a593Smuzhiyun u32 cm_dss_clkstctrl;
214*4882a593Smuzhiyun u32 cm_dss_dss_clkctrl;
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun /* cm2.sgx */
217*4882a593Smuzhiyun u32 cm_sgx_clkstctrl;
218*4882a593Smuzhiyun u32 cm_sgx_sgx_clkctrl;
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun /* cm2.l3init */
221*4882a593Smuzhiyun u32 cm_l3init_clkstctrl;
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun /* cm2.l3init */
224*4882a593Smuzhiyun u32 cm_l3init_hsmmc1_clkctrl;
225*4882a593Smuzhiyun u32 cm_l3init_hsmmc2_clkctrl;
226*4882a593Smuzhiyun u32 cm_l3init_hsi_clkctrl;
227*4882a593Smuzhiyun u32 cm_l3init_hsusbhost_clkctrl;
228*4882a593Smuzhiyun u32 cm_l3init_hsusbotg_clkctrl;
229*4882a593Smuzhiyun u32 cm_l3init_hsusbtll_clkctrl;
230*4882a593Smuzhiyun u32 cm_l3init_p1500_clkctrl;
231*4882a593Smuzhiyun u32 cm_l3init_sata_clkctrl;
232*4882a593Smuzhiyun u32 cm_l3init_fsusb_clkctrl;
233*4882a593Smuzhiyun u32 cm_l3init_ocp2scp1_clkctrl;
234*4882a593Smuzhiyun u32 cm_l3init_ocp2scp3_clkctrl;
235*4882a593Smuzhiyun u32 cm_l3init_usb_otg_ss1_clkctrl;
236*4882a593Smuzhiyun u32 cm_l3init_usb_otg_ss2_clkctrl;
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun u32 prm_irqstatus_mpu;
239*4882a593Smuzhiyun u32 prm_irqstatus_mpu_2;
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun /* cm2.l4per */
242*4882a593Smuzhiyun u32 cm_l4per_clkstctrl;
243*4882a593Smuzhiyun u32 cm_l4per_dynamicdep;
244*4882a593Smuzhiyun u32 cm_l4per_adc_clkctrl;
245*4882a593Smuzhiyun u32 cm_l4per_gptimer10_clkctrl;
246*4882a593Smuzhiyun u32 cm_l4per_gptimer11_clkctrl;
247*4882a593Smuzhiyun u32 cm_l4per_gptimer2_clkctrl;
248*4882a593Smuzhiyun u32 cm_l4per_gptimer3_clkctrl;
249*4882a593Smuzhiyun u32 cm_l4per_gptimer4_clkctrl;
250*4882a593Smuzhiyun u32 cm_l4per_gptimer9_clkctrl;
251*4882a593Smuzhiyun u32 cm_l4per_elm_clkctrl;
252*4882a593Smuzhiyun u32 cm_l4per_gpio2_clkctrl;
253*4882a593Smuzhiyun u32 cm_l4per_gpio3_clkctrl;
254*4882a593Smuzhiyun u32 cm_l4per_gpio4_clkctrl;
255*4882a593Smuzhiyun u32 cm_l4per_gpio5_clkctrl;
256*4882a593Smuzhiyun u32 cm_l4per_gpio6_clkctrl;
257*4882a593Smuzhiyun u32 cm_l4per_hdq1w_clkctrl;
258*4882a593Smuzhiyun u32 cm_l4per_hecc1_clkctrl;
259*4882a593Smuzhiyun u32 cm_l4per_hecc2_clkctrl;
260*4882a593Smuzhiyun u32 cm_l4per_i2c1_clkctrl;
261*4882a593Smuzhiyun u32 cm_l4per_i2c2_clkctrl;
262*4882a593Smuzhiyun u32 cm_l4per_i2c3_clkctrl;
263*4882a593Smuzhiyun u32 cm_l4per_i2c4_clkctrl;
264*4882a593Smuzhiyun u32 cm_l4per_l4per_clkctrl;
265*4882a593Smuzhiyun u32 cm_l4per_mcasp2_clkctrl;
266*4882a593Smuzhiyun u32 cm_l4per_mcasp3_clkctrl;
267*4882a593Smuzhiyun u32 cm_l4per_mgate_clkctrl;
268*4882a593Smuzhiyun u32 cm_l4per_mcspi1_clkctrl;
269*4882a593Smuzhiyun u32 cm_l4per_mcspi2_clkctrl;
270*4882a593Smuzhiyun u32 cm_l4per_mcspi3_clkctrl;
271*4882a593Smuzhiyun u32 cm_l4per_mcspi4_clkctrl;
272*4882a593Smuzhiyun u32 cm_l4per_gpio7_clkctrl;
273*4882a593Smuzhiyun u32 cm_l4per_gpio8_clkctrl;
274*4882a593Smuzhiyun u32 cm_l4per_mmcsd3_clkctrl;
275*4882a593Smuzhiyun u32 cm_l4per_mmcsd4_clkctrl;
276*4882a593Smuzhiyun u32 cm_l4per_msprohg_clkctrl;
277*4882a593Smuzhiyun u32 cm_l4per_slimbus2_clkctrl;
278*4882a593Smuzhiyun u32 cm_l4per_qspi_clkctrl;
279*4882a593Smuzhiyun u32 cm_l4per_uart1_clkctrl;
280*4882a593Smuzhiyun u32 cm_l4per_uart2_clkctrl;
281*4882a593Smuzhiyun u32 cm_l4per_uart3_clkctrl;
282*4882a593Smuzhiyun u32 cm_l4per_uart4_clkctrl;
283*4882a593Smuzhiyun u32 cm_l4per_mmcsd5_clkctrl;
284*4882a593Smuzhiyun u32 cm_l4per_i2c5_clkctrl;
285*4882a593Smuzhiyun u32 cm_l4per_uart5_clkctrl;
286*4882a593Smuzhiyun u32 cm_l4per_uart6_clkctrl;
287*4882a593Smuzhiyun u32 cm_l4sec_clkstctrl;
288*4882a593Smuzhiyun u32 cm_l4sec_staticdep;
289*4882a593Smuzhiyun u32 cm_l4sec_dynamicdep;
290*4882a593Smuzhiyun u32 cm_l4sec_aes1_clkctrl;
291*4882a593Smuzhiyun u32 cm_l4sec_aes2_clkctrl;
292*4882a593Smuzhiyun u32 cm_l4sec_des3des_clkctrl;
293*4882a593Smuzhiyun u32 cm_l4sec_pkaeip29_clkctrl;
294*4882a593Smuzhiyun u32 cm_l4sec_rng_clkctrl;
295*4882a593Smuzhiyun u32 cm_l4sec_sha2md51_clkctrl;
296*4882a593Smuzhiyun u32 cm_l4sec_cryptodma_clkctrl;
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun /* l4 wkup regs */
299*4882a593Smuzhiyun u32 cm_abe_pll_ref_clksel;
300*4882a593Smuzhiyun u32 cm_sys_clksel;
301*4882a593Smuzhiyun u32 cm_abe_pll_sys_clksel;
302*4882a593Smuzhiyun u32 cm_wkup_clkstctrl;
303*4882a593Smuzhiyun u32 cm_wkup_l4wkup_clkctrl;
304*4882a593Smuzhiyun u32 cm_wkup_wdtimer1_clkctrl;
305*4882a593Smuzhiyun u32 cm_wkup_wdtimer2_clkctrl;
306*4882a593Smuzhiyun u32 cm_wkup_gpio1_clkctrl;
307*4882a593Smuzhiyun u32 cm_wkup_gptimer1_clkctrl;
308*4882a593Smuzhiyun u32 cm_wkup_gptimer12_clkctrl;
309*4882a593Smuzhiyun u32 cm_wkup_synctimer_clkctrl;
310*4882a593Smuzhiyun u32 cm_wkup_usim_clkctrl;
311*4882a593Smuzhiyun u32 cm_wkup_sarram_clkctrl;
312*4882a593Smuzhiyun u32 cm_wkup_keyboard_clkctrl;
313*4882a593Smuzhiyun u32 cm_wkup_rtc_clkctrl;
314*4882a593Smuzhiyun u32 cm_wkup_bandgap_clkctrl;
315*4882a593Smuzhiyun u32 cm_wkupaon_scrm_clkctrl;
316*4882a593Smuzhiyun u32 cm_wkupaon_io_srcomp_clkctrl;
317*4882a593Smuzhiyun u32 prm_rstctrl;
318*4882a593Smuzhiyun u32 prm_rstst;
319*4882a593Smuzhiyun u32 prm_rsttime;
320*4882a593Smuzhiyun u32 prm_io_pmctrl;
321*4882a593Smuzhiyun u32 prm_vc_val_bypass;
322*4882a593Smuzhiyun u32 prm_vc_cfg_i2c_mode;
323*4882a593Smuzhiyun u32 prm_vc_cfg_i2c_clk;
324*4882a593Smuzhiyun u32 prm_abbldo_mpu_setup;
325*4882a593Smuzhiyun u32 prm_abbldo_mpu_ctrl;
326*4882a593Smuzhiyun u32 prm_abbldo_mm_setup;
327*4882a593Smuzhiyun u32 prm_abbldo_mm_ctrl;
328*4882a593Smuzhiyun u32 prm_abbldo_iva_setup;
329*4882a593Smuzhiyun u32 prm_abbldo_iva_ctrl;
330*4882a593Smuzhiyun u32 prm_abbldo_eve_setup;
331*4882a593Smuzhiyun u32 prm_abbldo_eve_ctrl;
332*4882a593Smuzhiyun u32 prm_abbldo_gpu_setup;
333*4882a593Smuzhiyun u32 prm_abbldo_gpu_ctrl;
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun u32 cm_div_m4_dpll_core;
336*4882a593Smuzhiyun u32 cm_div_m5_dpll_core;
337*4882a593Smuzhiyun u32 cm_div_m6_dpll_core;
338*4882a593Smuzhiyun u32 cm_div_m7_dpll_core;
339*4882a593Smuzhiyun u32 cm_div_m4_dpll_iva;
340*4882a593Smuzhiyun u32 cm_div_m5_dpll_iva;
341*4882a593Smuzhiyun u32 cm_div_m4_dpll_ddrphy;
342*4882a593Smuzhiyun u32 cm_div_m5_dpll_ddrphy;
343*4882a593Smuzhiyun u32 cm_div_m6_dpll_ddrphy;
344*4882a593Smuzhiyun u32 cm_div_m4_dpll_per;
345*4882a593Smuzhiyun u32 cm_div_m5_dpll_per;
346*4882a593Smuzhiyun u32 cm_div_m6_dpll_per;
347*4882a593Smuzhiyun u32 cm_div_m7_dpll_per;
348*4882a593Smuzhiyun u32 cm_l3instr_intrconn_wp1_clkct;
349*4882a593Smuzhiyun u32 cm_l3init_usbphy_clkctrl;
350*4882a593Smuzhiyun u32 cm_l4per_mcbsp4_clkctrl;
351*4882a593Smuzhiyun u32 prm_vc_cfg_channel;
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun /* SCRM stuff, used by some boards */
354*4882a593Smuzhiyun u32 scrm_auxclk0;
355*4882a593Smuzhiyun u32 scrm_auxclk1;
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun /* GMAC Clk Ctrl */
358*4882a593Smuzhiyun u32 cm_gmac_gmac_clkctrl;
359*4882a593Smuzhiyun u32 cm_gmac_clkstctrl;
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun /* IPU */
362*4882a593Smuzhiyun u32 cm_ipu_clkstctrl;
363*4882a593Smuzhiyun u32 cm_ipu_i2c5_clkctrl;
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun /*l3main1 edma*/
366*4882a593Smuzhiyun u32 cm_l3main1_tptc1_clkctrl;
367*4882a593Smuzhiyun u32 cm_l3main1_tptc2_clkctrl;
368*4882a593Smuzhiyun };
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun struct omap_sys_ctrl_regs {
371*4882a593Smuzhiyun u32 control_status;
372*4882a593Smuzhiyun u32 control_core_mac_id_0_lo;
373*4882a593Smuzhiyun u32 control_core_mac_id_0_hi;
374*4882a593Smuzhiyun u32 control_core_mac_id_1_lo;
375*4882a593Smuzhiyun u32 control_core_mac_id_1_hi;
376*4882a593Smuzhiyun u32 control_phy_power_usb;
377*4882a593Smuzhiyun u32 control_core_mmr_lock1;
378*4882a593Smuzhiyun u32 control_core_mmr_lock2;
379*4882a593Smuzhiyun u32 control_core_mmr_lock3;
380*4882a593Smuzhiyun u32 control_core_mmr_lock4;
381*4882a593Smuzhiyun u32 control_core_mmr_lock5;
382*4882a593Smuzhiyun u32 control_core_control_io1;
383*4882a593Smuzhiyun u32 control_core_control_io2;
384*4882a593Smuzhiyun u32 control_id_code;
385*4882a593Smuzhiyun u32 control_std_fuse_die_id_0;
386*4882a593Smuzhiyun u32 control_std_fuse_die_id_1;
387*4882a593Smuzhiyun u32 control_std_fuse_die_id_2;
388*4882a593Smuzhiyun u32 control_std_fuse_die_id_3;
389*4882a593Smuzhiyun u32 control_std_fuse_opp_bgap;
390*4882a593Smuzhiyun u32 control_ldosram_iva_voltage_ctrl;
391*4882a593Smuzhiyun u32 control_ldosram_mpu_voltage_ctrl;
392*4882a593Smuzhiyun u32 control_ldosram_core_voltage_ctrl;
393*4882a593Smuzhiyun u32 control_usbotghs_ctrl;
394*4882a593Smuzhiyun u32 control_phy_power_sata;
395*4882a593Smuzhiyun u32 control_padconf_core_base;
396*4882a593Smuzhiyun u32 control_paconf_global;
397*4882a593Smuzhiyun u32 control_paconf_mode;
398*4882a593Smuzhiyun u32 control_smart1io_padconf_0;
399*4882a593Smuzhiyun u32 control_smart1io_padconf_1;
400*4882a593Smuzhiyun u32 control_smart1io_padconf_2;
401*4882a593Smuzhiyun u32 control_smart2io_padconf_0;
402*4882a593Smuzhiyun u32 control_smart2io_padconf_1;
403*4882a593Smuzhiyun u32 control_smart2io_padconf_2;
404*4882a593Smuzhiyun u32 control_smart3io_padconf_0;
405*4882a593Smuzhiyun u32 control_smart3io_padconf_1;
406*4882a593Smuzhiyun u32 control_pbias;
407*4882a593Smuzhiyun u32 control_i2c_0;
408*4882a593Smuzhiyun u32 control_camera_rx;
409*4882a593Smuzhiyun u32 control_hdmi_tx_phy;
410*4882a593Smuzhiyun u32 control_uniportm;
411*4882a593Smuzhiyun u32 control_dsiphy;
412*4882a593Smuzhiyun u32 control_mcbsplp;
413*4882a593Smuzhiyun u32 control_usb2phycore;
414*4882a593Smuzhiyun u32 control_hdmi_1;
415*4882a593Smuzhiyun u32 control_hsi;
416*4882a593Smuzhiyun u32 control_ddr3ch1_0;
417*4882a593Smuzhiyun u32 control_ddr3ch2_0;
418*4882a593Smuzhiyun u32 control_ddrch1_0;
419*4882a593Smuzhiyun u32 control_ddrch1_1;
420*4882a593Smuzhiyun u32 control_ddrch2_0;
421*4882a593Smuzhiyun u32 control_ddrch2_1;
422*4882a593Smuzhiyun u32 control_lpddr2ch1_0;
423*4882a593Smuzhiyun u32 control_lpddr2ch1_1;
424*4882a593Smuzhiyun u32 control_ddrio_0;
425*4882a593Smuzhiyun u32 control_ddrio_1;
426*4882a593Smuzhiyun u32 control_ddrio_2;
427*4882a593Smuzhiyun u32 control_ddr_control_ext_0;
428*4882a593Smuzhiyun u32 control_lpddr2io1_0;
429*4882a593Smuzhiyun u32 control_lpddr2io1_1;
430*4882a593Smuzhiyun u32 control_lpddr2io1_2;
431*4882a593Smuzhiyun u32 control_lpddr2io1_3;
432*4882a593Smuzhiyun u32 control_lpddr2io2_0;
433*4882a593Smuzhiyun u32 control_lpddr2io2_1;
434*4882a593Smuzhiyun u32 control_lpddr2io2_2;
435*4882a593Smuzhiyun u32 control_lpddr2io2_3;
436*4882a593Smuzhiyun u32 control_hyst_1;
437*4882a593Smuzhiyun u32 control_usbb_hsic_control;
438*4882a593Smuzhiyun u32 control_c2c;
439*4882a593Smuzhiyun u32 control_core_control_spare_rw;
440*4882a593Smuzhiyun u32 control_core_control_spare_r;
441*4882a593Smuzhiyun u32 control_core_control_spare_r_c0;
442*4882a593Smuzhiyun u32 control_srcomp_north_side;
443*4882a593Smuzhiyun u32 control_srcomp_south_side;
444*4882a593Smuzhiyun u32 control_srcomp_east_side;
445*4882a593Smuzhiyun u32 control_srcomp_west_side;
446*4882a593Smuzhiyun u32 control_srcomp_code_latch;
447*4882a593Smuzhiyun u32 control_pbiaslite;
448*4882a593Smuzhiyun u32 control_port_emif1_sdram_config;
449*4882a593Smuzhiyun u32 control_port_emif1_lpddr2_nvm_config;
450*4882a593Smuzhiyun u32 control_port_emif2_sdram_config;
451*4882a593Smuzhiyun u32 control_emif1_sdram_config_ext;
452*4882a593Smuzhiyun u32 control_emif2_sdram_config_ext;
453*4882a593Smuzhiyun u32 control_wkup_ldovbb_mpu_voltage_ctrl;
454*4882a593Smuzhiyun u32 control_wkup_ldovbb_mm_voltage_ctrl;
455*4882a593Smuzhiyun u32 control_wkup_ldovbb_iva_voltage_ctrl;
456*4882a593Smuzhiyun u32 control_wkup_ldovbb_eve_voltage_ctrl;
457*4882a593Smuzhiyun u32 control_wkup_ldovbb_gpu_voltage_ctrl;
458*4882a593Smuzhiyun u32 control_smart1nopmio_padconf_0;
459*4882a593Smuzhiyun u32 control_smart1nopmio_padconf_1;
460*4882a593Smuzhiyun u32 control_padconf_mode;
461*4882a593Smuzhiyun u32 control_xtal_oscillator;
462*4882a593Smuzhiyun u32 control_i2c_2;
463*4882a593Smuzhiyun u32 control_ckobuffer;
464*4882a593Smuzhiyun u32 control_wkup_control_spare_rw;
465*4882a593Smuzhiyun u32 control_wkup_control_spare_r;
466*4882a593Smuzhiyun u32 control_wkup_control_spare_r_c0;
467*4882a593Smuzhiyun u32 control_srcomp_east_side_wkup;
468*4882a593Smuzhiyun u32 control_efuse_1;
469*4882a593Smuzhiyun u32 control_efuse_2;
470*4882a593Smuzhiyun u32 control_efuse_3;
471*4882a593Smuzhiyun u32 control_efuse_4;
472*4882a593Smuzhiyun u32 control_efuse_5;
473*4882a593Smuzhiyun u32 control_efuse_6;
474*4882a593Smuzhiyun u32 control_efuse_7;
475*4882a593Smuzhiyun u32 control_efuse_8;
476*4882a593Smuzhiyun u32 control_efuse_9;
477*4882a593Smuzhiyun u32 control_efuse_10;
478*4882a593Smuzhiyun u32 control_efuse_11;
479*4882a593Smuzhiyun u32 control_efuse_12;
480*4882a593Smuzhiyun u32 control_efuse_13;
481*4882a593Smuzhiyun u32 control_padconf_wkup_base;
482*4882a593Smuzhiyun u32 iodelay_config_base;
483*4882a593Smuzhiyun u32 ctrl_core_sma_sw_0;
484*4882a593Smuzhiyun u32 ctrl_core_sma_sw_1;
485*4882a593Smuzhiyun };
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun #if defined(CONFIG_OMAP44XX) || defined(CONFIG_OMAP54XX)
488*4882a593Smuzhiyun struct dpll_params {
489*4882a593Smuzhiyun u32 m;
490*4882a593Smuzhiyun u32 n;
491*4882a593Smuzhiyun s8 m2;
492*4882a593Smuzhiyun s8 m3;
493*4882a593Smuzhiyun s8 m4_h11;
494*4882a593Smuzhiyun s8 m5_h12;
495*4882a593Smuzhiyun s8 m6_h13;
496*4882a593Smuzhiyun s8 m7_h14;
497*4882a593Smuzhiyun s8 h21;
498*4882a593Smuzhiyun s8 h22;
499*4882a593Smuzhiyun s8 h23;
500*4882a593Smuzhiyun s8 h24;
501*4882a593Smuzhiyun };
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun struct dpll_regs {
504*4882a593Smuzhiyun u32 cm_clkmode_dpll;
505*4882a593Smuzhiyun u32 cm_idlest_dpll;
506*4882a593Smuzhiyun u32 cm_autoidle_dpll;
507*4882a593Smuzhiyun u32 cm_clksel_dpll;
508*4882a593Smuzhiyun u32 cm_div_m2_dpll;
509*4882a593Smuzhiyun u32 cm_div_m3_dpll;
510*4882a593Smuzhiyun u32 cm_div_m4_h11_dpll;
511*4882a593Smuzhiyun u32 cm_div_m5_h12_dpll;
512*4882a593Smuzhiyun u32 cm_div_m6_h13_dpll;
513*4882a593Smuzhiyun u32 cm_div_m7_h14_dpll;
514*4882a593Smuzhiyun u32 reserved[2];
515*4882a593Smuzhiyun u32 cm_div_h21_dpll;
516*4882a593Smuzhiyun u32 cm_div_h22_dpll;
517*4882a593Smuzhiyun u32 cm_div_h23_dpll;
518*4882a593Smuzhiyun u32 cm_div_h24_dpll;
519*4882a593Smuzhiyun };
520*4882a593Smuzhiyun #endif /* CONFIG_OMAP44XX || CONFIG_OMAP54XX */
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun struct dplls {
523*4882a593Smuzhiyun const struct dpll_params *mpu;
524*4882a593Smuzhiyun const struct dpll_params *core;
525*4882a593Smuzhiyun const struct dpll_params *per;
526*4882a593Smuzhiyun const struct dpll_params *abe;
527*4882a593Smuzhiyun const struct dpll_params *iva;
528*4882a593Smuzhiyun const struct dpll_params *usb;
529*4882a593Smuzhiyun const struct dpll_params *ddr;
530*4882a593Smuzhiyun const struct dpll_params *gmac;
531*4882a593Smuzhiyun };
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun struct pmic_data {
534*4882a593Smuzhiyun u32 base_offset;
535*4882a593Smuzhiyun u32 step;
536*4882a593Smuzhiyun u32 start_code;
537*4882a593Smuzhiyun unsigned gpio;
538*4882a593Smuzhiyun int gpio_en;
539*4882a593Smuzhiyun u32 i2c_slave_addr;
540*4882a593Smuzhiyun void (*pmic_bus_init)(void);
541*4882a593Smuzhiyun int (*pmic_write)(u8 sa, u8 reg_addr, u8 reg_data);
542*4882a593Smuzhiyun };
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun #if defined(CONFIG_OMAP44XX) || defined(CONFIG_OMAP54XX)
545*4882a593Smuzhiyun enum {
546*4882a593Smuzhiyun OPP_LOW,
547*4882a593Smuzhiyun OPP_NOM,
548*4882a593Smuzhiyun OPP_OD,
549*4882a593Smuzhiyun OPP_HIGH,
550*4882a593Smuzhiyun NUM_OPPS,
551*4882a593Smuzhiyun };
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun /**
554*4882a593Smuzhiyun * struct volts_efuse_data - efuse definition for voltage
555*4882a593Smuzhiyun * @reg: register address for efuse
556*4882a593Smuzhiyun * @reg_bits: Number of bits in a register address, mandatory.
557*4882a593Smuzhiyun */
558*4882a593Smuzhiyun struct volts_efuse_data {
559*4882a593Smuzhiyun u32 reg[NUM_OPPS];
560*4882a593Smuzhiyun u8 reg_bits;
561*4882a593Smuzhiyun };
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun struct volts {
564*4882a593Smuzhiyun u32 value[NUM_OPPS];
565*4882a593Smuzhiyun u32 addr;
566*4882a593Smuzhiyun struct volts_efuse_data efuse;
567*4882a593Smuzhiyun struct pmic_data *pmic;
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun u32 abb_tx_done_mask;
570*4882a593Smuzhiyun };
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun enum {
573*4882a593Smuzhiyun VOLT_MPU,
574*4882a593Smuzhiyun VOLT_CORE,
575*4882a593Smuzhiyun VOLT_MM,
576*4882a593Smuzhiyun VOLT_GPU,
577*4882a593Smuzhiyun VOLT_EVE,
578*4882a593Smuzhiyun VOLT_IVA,
579*4882a593Smuzhiyun NUM_VOLT_RAILS,
580*4882a593Smuzhiyun };
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun struct vcores_data {
583*4882a593Smuzhiyun struct volts mpu;
584*4882a593Smuzhiyun struct volts core;
585*4882a593Smuzhiyun struct volts mm;
586*4882a593Smuzhiyun struct volts gpu;
587*4882a593Smuzhiyun struct volts eve;
588*4882a593Smuzhiyun struct volts iva;
589*4882a593Smuzhiyun };
590*4882a593Smuzhiyun #endif /* CONFIG_OMAP44XX || CONFIG_OMAP54XX */
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun extern struct prcm_regs const **prcm;
593*4882a593Smuzhiyun extern struct prcm_regs const omap5_es1_prcm;
594*4882a593Smuzhiyun extern struct prcm_regs const omap5_es2_prcm;
595*4882a593Smuzhiyun extern struct prcm_regs const omap4_prcm;
596*4882a593Smuzhiyun extern struct prcm_regs const dra7xx_prcm;
597*4882a593Smuzhiyun extern struct dplls const **dplls_data;
598*4882a593Smuzhiyun extern struct dplls dra7xx_dplls;
599*4882a593Smuzhiyun extern struct vcores_data const **omap_vcores;
600*4882a593Smuzhiyun extern const u32 sys_clk_array[8];
601*4882a593Smuzhiyun extern struct omap_sys_ctrl_regs const **ctrl;
602*4882a593Smuzhiyun extern struct omap_sys_ctrl_regs const am33xx_ctrl;
603*4882a593Smuzhiyun extern struct omap_sys_ctrl_regs const omap3_ctrl;
604*4882a593Smuzhiyun extern struct omap_sys_ctrl_regs const omap4_ctrl;
605*4882a593Smuzhiyun extern struct omap_sys_ctrl_regs const omap5_ctrl;
606*4882a593Smuzhiyun extern struct omap_sys_ctrl_regs const dra7xx_ctrl;
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun extern struct pmic_data tps659038;
609*4882a593Smuzhiyun extern struct pmic_data lp8733;
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun void hw_data_init(void);
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun const struct dpll_params *get_mpu_dpll_params(struct dplls const *);
614*4882a593Smuzhiyun const struct dpll_params *get_core_dpll_params(struct dplls const *);
615*4882a593Smuzhiyun const struct dpll_params *get_per_dpll_params(struct dplls const *);
616*4882a593Smuzhiyun const struct dpll_params *get_iva_dpll_params(struct dplls const *);
617*4882a593Smuzhiyun const struct dpll_params *get_usb_dpll_params(struct dplls const *);
618*4882a593Smuzhiyun const struct dpll_params *get_abe_dpll_params(struct dplls const *);
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun #if defined(CONFIG_OMAP44XX) || defined(CONFIG_OMAP54XX)
621*4882a593Smuzhiyun void do_enable_clocks(u32 const *clk_domains,
622*4882a593Smuzhiyun u32 const *clk_modules_hw_auto,
623*4882a593Smuzhiyun u32 const *clk_modules_explicit_en,
624*4882a593Smuzhiyun u8 wait_for_enable);
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun void do_disable_clocks(u32 const *clk_domains,
627*4882a593Smuzhiyun u32 const *clk_modules_disable,
628*4882a593Smuzhiyun u8 wait_for_disable);
629*4882a593Smuzhiyun #endif /* CONFIG_OMAP44XX || CONFIG_OMAP54XX */
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun void setup_post_dividers(u32 const base,
632*4882a593Smuzhiyun const struct dpll_params *params);
633*4882a593Smuzhiyun u32 omap_ddr_clk(void);
634*4882a593Smuzhiyun u32 get_sys_clk_index(void);
635*4882a593Smuzhiyun void enable_basic_clocks(void);
636*4882a593Smuzhiyun void enable_basic_uboot_clocks(void);
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun void enable_usb_clocks(int index);
639*4882a593Smuzhiyun void disable_usb_clocks(int index);
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun #if defined(CONFIG_OMAP44XX) || defined(CONFIG_OMAP54XX)
642*4882a593Smuzhiyun void scale_vcores(struct vcores_data const *);
643*4882a593Smuzhiyun #endif /* CONFIG_OMAP44XX || CONFIG_OMAP54XX */
644*4882a593Smuzhiyun int get_voltrail_opp(int rail_offset);
645*4882a593Smuzhiyun u32 get_offset_code(u32 volt_offset, struct pmic_data *pmic);
646*4882a593Smuzhiyun void do_scale_vcore(u32 vcore_reg, u32 volt_mv, struct pmic_data *pmic);
647*4882a593Smuzhiyun void abb_setup(u32 fuse, u32 ldovbb, u32 setup, u32 control,
648*4882a593Smuzhiyun u32 txdone, u32 txdone_mask, u32 opp);
649*4882a593Smuzhiyun s8 abb_setup_ldovbb(u32 fuse, u32 ldovbb);
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun struct tag_serialnr;
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun void omap_die_id_serial(void);
654*4882a593Smuzhiyun void omap_die_id_get_board_serial(struct tag_serialnr *serialnr);
655*4882a593Smuzhiyun void omap_die_id_usbethaddr(void);
656*4882a593Smuzhiyun void omap_die_id_display(void);
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun #ifdef CONFIG_FASTBOOT_FLASH
659*4882a593Smuzhiyun void omap_set_fastboot_vars(void);
660*4882a593Smuzhiyun #else
omap_set_fastboot_vars(void)661*4882a593Smuzhiyun static inline void omap_set_fastboot_vars(void) { }
662*4882a593Smuzhiyun #endif
663*4882a593Smuzhiyun
664*4882a593Smuzhiyun void recalibrate_iodelay(void);
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun void omap_smc1(u32 service, u32 val);
667*4882a593Smuzhiyun
668*4882a593Smuzhiyun /*
669*4882a593Smuzhiyun * Low-level helper function used when performing secure ROM calls on high-
670*4882a593Smuzhiyun * security (HS) device variants by doing a specially-formed smc entry.
671*4882a593Smuzhiyun */
672*4882a593Smuzhiyun u32 omap_smc_sec(u32 service, u32 proc_id, u32 flag, u32 *params);
673*4882a593Smuzhiyun u32 omap_smc_sec_cpu1(u32 service, u32 proc_id, u32 flag, u32 *params);
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun void enable_edma3_clocks(void);
676*4882a593Smuzhiyun void disable_edma3_clocks(void);
677*4882a593Smuzhiyun
678*4882a593Smuzhiyun void omap_die_id(unsigned int *die_id);
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun /* Initialize general purpose I2C(0) on the SoC */
681*4882a593Smuzhiyun void gpi2c_init(void);
682*4882a593Smuzhiyun
683*4882a593Smuzhiyun /* Common FDT Fixups */
684*4882a593Smuzhiyun int ft_hs_disable_rng(void *fdt, bd_t *bd);
685*4882a593Smuzhiyun int ft_hs_fixup_dram(void *fdt, bd_t *bd);
686*4882a593Smuzhiyun int ft_hs_add_tee(void *fdt, bd_t *bd);
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun /* ABB */
689*4882a593Smuzhiyun #define OMAP_ABB_NOMINAL_OPP 0
690*4882a593Smuzhiyun #define OMAP_ABB_FAST_OPP 1
691*4882a593Smuzhiyun #define OMAP_ABB_SLOW_OPP 3
692*4882a593Smuzhiyun #define OMAP_ABB_CONTROL_FAST_OPP_SEL_MASK (0x1 << 0)
693*4882a593Smuzhiyun #define OMAP_ABB_CONTROL_SLOW_OPP_SEL_MASK (0x1 << 1)
694*4882a593Smuzhiyun #define OMAP_ABB_CONTROL_OPP_CHANGE_MASK (0x1 << 2)
695*4882a593Smuzhiyun #define OMAP_ABB_CONTROL_SR2_IN_TRANSITION_MASK (0x1 << 6)
696*4882a593Smuzhiyun #define OMAP_ABB_SETUP_SR2EN_MASK (0x1 << 0)
697*4882a593Smuzhiyun #define OMAP_ABB_SETUP_ACTIVE_FBB_SEL_MASK (0x1 << 2)
698*4882a593Smuzhiyun #define OMAP_ABB_SETUP_ACTIVE_RBB_SEL_MASK (0x1 << 1)
699*4882a593Smuzhiyun #define OMAP_ABB_SETUP_SR2_WTCNT_VALUE_MASK (0xff << 8)
700*4882a593Smuzhiyun
omap_revision(void)701*4882a593Smuzhiyun static inline u32 omap_revision(void)
702*4882a593Smuzhiyun {
703*4882a593Smuzhiyun extern u32 *const omap_si_rev;
704*4882a593Smuzhiyun return *omap_si_rev;
705*4882a593Smuzhiyun }
706*4882a593Smuzhiyun
707*4882a593Smuzhiyun #define OMAP44xx 0x44000000
708*4882a593Smuzhiyun
is_omap44xx(void)709*4882a593Smuzhiyun static inline u8 is_omap44xx(void)
710*4882a593Smuzhiyun {
711*4882a593Smuzhiyun extern u32 *const omap_si_rev;
712*4882a593Smuzhiyun return (*omap_si_rev & 0xFF000000) == OMAP44xx;
713*4882a593Smuzhiyun };
714*4882a593Smuzhiyun
715*4882a593Smuzhiyun #define OMAP54xx 0x54000000
716*4882a593Smuzhiyun
is_omap54xx(void)717*4882a593Smuzhiyun static inline u8 is_omap54xx(void)
718*4882a593Smuzhiyun {
719*4882a593Smuzhiyun extern u32 *const omap_si_rev;
720*4882a593Smuzhiyun return ((*omap_si_rev & 0xFF000000) == OMAP54xx);
721*4882a593Smuzhiyun }
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun #define DRA7XX 0x07000000
724*4882a593Smuzhiyun #define DRA72X 0x07200000
725*4882a593Smuzhiyun
is_dra7xx(void)726*4882a593Smuzhiyun static inline u8 is_dra7xx(void)
727*4882a593Smuzhiyun {
728*4882a593Smuzhiyun extern u32 *const omap_si_rev;
729*4882a593Smuzhiyun return ((*omap_si_rev & 0xFF000000) == DRA7XX);
730*4882a593Smuzhiyun }
731*4882a593Smuzhiyun
is_dra72x(void)732*4882a593Smuzhiyun static inline u8 is_dra72x(void)
733*4882a593Smuzhiyun {
734*4882a593Smuzhiyun extern u32 *const omap_si_rev;
735*4882a593Smuzhiyun return (*omap_si_rev & 0xFFF00000) == DRA72X;
736*4882a593Smuzhiyun }
737*4882a593Smuzhiyun #endif
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun /*
740*4882a593Smuzhiyun * silicon revisions.
741*4882a593Smuzhiyun * Moving this to common, so that most of code can be moved to common,
742*4882a593Smuzhiyun * directories.
743*4882a593Smuzhiyun */
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun /* omap4 */
746*4882a593Smuzhiyun #define OMAP4430_SILICON_ID_INVALID 0xFFFFFFFF
747*4882a593Smuzhiyun #define OMAP4430_ES1_0 0x44300100
748*4882a593Smuzhiyun #define OMAP4430_ES2_0 0x44300200
749*4882a593Smuzhiyun #define OMAP4430_ES2_1 0x44300210
750*4882a593Smuzhiyun #define OMAP4430_ES2_2 0x44300220
751*4882a593Smuzhiyun #define OMAP4430_ES2_3 0x44300230
752*4882a593Smuzhiyun #define OMAP4460_ES1_0 0x44600100
753*4882a593Smuzhiyun #define OMAP4460_ES1_1 0x44600110
754*4882a593Smuzhiyun #define OMAP4470_ES1_0 0x44700100
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun /* omap5 */
757*4882a593Smuzhiyun #define OMAP5430_SILICON_ID_INVALID 0
758*4882a593Smuzhiyun #define OMAP5430_ES1_0 0x54300100
759*4882a593Smuzhiyun #define OMAP5432_ES1_0 0x54320100
760*4882a593Smuzhiyun #define OMAP5430_ES2_0 0x54300200
761*4882a593Smuzhiyun #define OMAP5432_ES2_0 0x54320200
762*4882a593Smuzhiyun
763*4882a593Smuzhiyun /* DRA7XX */
764*4882a593Smuzhiyun #define DRA752_ES1_0 0x07520100
765*4882a593Smuzhiyun #define DRA752_ES1_1 0x07520110
766*4882a593Smuzhiyun #define DRA752_ES2_0 0x07520200
767*4882a593Smuzhiyun #define DRA722_ES1_0 0x07220100
768*4882a593Smuzhiyun #define DRA722_ES2_0 0x07220200
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun /*
771*4882a593Smuzhiyun * silicon device type
772*4882a593Smuzhiyun * Moving to common from cpu.h, since it is shared by various omap devices
773*4882a593Smuzhiyun */
774*4882a593Smuzhiyun #define TST_DEVICE 0x0
775*4882a593Smuzhiyun #define EMU_DEVICE 0x1
776*4882a593Smuzhiyun #define HS_DEVICE 0x2
777*4882a593Smuzhiyun #define GP_DEVICE 0x3
778*4882a593Smuzhiyun
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun /*
781*4882a593Smuzhiyun * SRAM scratch space entries
782*4882a593Smuzhiyun */
783*4882a593Smuzhiyun #define OMAP_SRAM_SCRATCH_OMAP_REV SRAM_SCRATCH_SPACE_ADDR
784*4882a593Smuzhiyun #define OMAP_SRAM_SCRATCH_EMIF_SIZE (SRAM_SCRATCH_SPACE_ADDR + 0x4)
785*4882a593Smuzhiyun #define OMAP_SRAM_SCRATCH_EMIF_T_NUM (SRAM_SCRATCH_SPACE_ADDR + 0xC)
786*4882a593Smuzhiyun #define OMAP_SRAM_SCRATCH_EMIF_T_DEN (SRAM_SCRATCH_SPACE_ADDR + 0x10)
787*4882a593Smuzhiyun #define OMAP_SRAM_SCRATCH_PRCM_PTR (SRAM_SCRATCH_SPACE_ADDR + 0x14)
788*4882a593Smuzhiyun #define OMAP_SRAM_SCRATCH_DPLLS_PTR (SRAM_SCRATCH_SPACE_ADDR + 0x18)
789*4882a593Smuzhiyun #define OMAP_SRAM_SCRATCH_VCORES_PTR (SRAM_SCRATCH_SPACE_ADDR + 0x1C)
790*4882a593Smuzhiyun #define OMAP_SRAM_SCRATCH_SYS_CTRL (SRAM_SCRATCH_SPACE_ADDR + 0x20)
791*4882a593Smuzhiyun #define OMAP_SRAM_SCRATCH_BOOT_PARAMS (SRAM_SCRATCH_SPACE_ADDR + 0x24)
792*4882a593Smuzhiyun #ifndef TI_SRAM_SCRATCH_BOARD_EEPROM_START
793*4882a593Smuzhiyun #define TI_SRAM_SCRATCH_BOARD_EEPROM_START (SRAM_SCRATCH_SPACE_ADDR + 0x28)
794*4882a593Smuzhiyun #define TI_SRAM_SCRATCH_BOARD_EEPROM_END (SRAM_SCRATCH_SPACE_ADDR + 0x200)
795*4882a593Smuzhiyun #endif
796*4882a593Smuzhiyun #define OMAP_SRAM_SCRATCH_SPACE_END (TI_SRAM_SCRATCH_BOARD_EEPROM_END)
797*4882a593Smuzhiyun
798*4882a593Smuzhiyun /* Boot parameters */
799*4882a593Smuzhiyun #define DEVICE_DATA_OFFSET 0x18
800*4882a593Smuzhiyun #define BOOT_MODE_OFFSET 0x8
801*4882a593Smuzhiyun
802*4882a593Smuzhiyun #define CH_FLAGS_CHSETTINGS (1 << 0)
803*4882a593Smuzhiyun #define CH_FLAGS_CHRAM (1 << 1)
804*4882a593Smuzhiyun #define CH_FLAGS_CHFLASH (1 << 2)
805*4882a593Smuzhiyun #define CH_FLAGS_CHMMCSD (1 << 3)
806*4882a593Smuzhiyun
807*4882a593Smuzhiyun #ifndef __ASSEMBLY__
808*4882a593Smuzhiyun u32 omap_sys_boot_device(void);
809*4882a593Smuzhiyun #endif
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun #endif /* _OMAP_COMMON_H_ */
812