1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Freescale i.MX28 BCH Register Definitions 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Copyright (C) 2011 Marek Vasut <marek.vasut@gmail.com> 5*4882a593Smuzhiyun * on behalf of DENX Software Engineering GmbH 6*4882a593Smuzhiyun * 7*4882a593Smuzhiyun * Based on code from LTIB: 8*4882a593Smuzhiyun * Copyright 2008-2010 Freescale Semiconductor, Inc. All Rights Reserved. 9*4882a593Smuzhiyun * 10*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 11*4882a593Smuzhiyun */ 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun #ifndef __MX28_REGS_BCH_H__ 14*4882a593Smuzhiyun #define __MX28_REGS_BCH_H__ 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun #include <asm/mach-imx/regs-common.h> 17*4882a593Smuzhiyun 18*4882a593Smuzhiyun #ifndef __ASSEMBLY__ 19*4882a593Smuzhiyun struct mxs_bch_regs { 20*4882a593Smuzhiyun mxs_reg_32(hw_bch_ctrl) 21*4882a593Smuzhiyun mxs_reg_32(hw_bch_status0) 22*4882a593Smuzhiyun mxs_reg_32(hw_bch_mode) 23*4882a593Smuzhiyun mxs_reg_32(hw_bch_encodeptr) 24*4882a593Smuzhiyun mxs_reg_32(hw_bch_dataptr) 25*4882a593Smuzhiyun mxs_reg_32(hw_bch_metaptr) 26*4882a593Smuzhiyun 27*4882a593Smuzhiyun uint32_t reserved[4]; 28*4882a593Smuzhiyun 29*4882a593Smuzhiyun mxs_reg_32(hw_bch_layoutselect) 30*4882a593Smuzhiyun mxs_reg_32(hw_bch_flash0layout0) 31*4882a593Smuzhiyun mxs_reg_32(hw_bch_flash0layout1) 32*4882a593Smuzhiyun mxs_reg_32(hw_bch_flash1layout0) 33*4882a593Smuzhiyun mxs_reg_32(hw_bch_flash1layout1) 34*4882a593Smuzhiyun mxs_reg_32(hw_bch_flash2layout0) 35*4882a593Smuzhiyun mxs_reg_32(hw_bch_flash2layout1) 36*4882a593Smuzhiyun mxs_reg_32(hw_bch_flash3layout0) 37*4882a593Smuzhiyun mxs_reg_32(hw_bch_flash3layout1) 38*4882a593Smuzhiyun mxs_reg_32(hw_bch_dbgkesread) 39*4882a593Smuzhiyun mxs_reg_32(hw_bch_dbgcsferead) 40*4882a593Smuzhiyun mxs_reg_32(hw_bch_dbgsyndegread) 41*4882a593Smuzhiyun mxs_reg_32(hw_bch_dbgahbmread) 42*4882a593Smuzhiyun mxs_reg_32(hw_bch_blockname) 43*4882a593Smuzhiyun mxs_reg_32(hw_bch_version) 44*4882a593Smuzhiyun }; 45*4882a593Smuzhiyun #endif 46*4882a593Smuzhiyun 47*4882a593Smuzhiyun #define BCH_CTRL_SFTRST (1 << 31) 48*4882a593Smuzhiyun #define BCH_CTRL_CLKGATE (1 << 30) 49*4882a593Smuzhiyun #define BCH_CTRL_DEBUGSYNDROME (1 << 22) 50*4882a593Smuzhiyun #define BCH_CTRL_M2M_LAYOUT_MASK (0x3 << 18) 51*4882a593Smuzhiyun #define BCH_CTRL_M2M_LAYOUT_OFFSET 18 52*4882a593Smuzhiyun #define BCH_CTRL_M2M_ENCODE (1 << 17) 53*4882a593Smuzhiyun #define BCH_CTRL_M2M_ENABLE (1 << 16) 54*4882a593Smuzhiyun #define BCH_CTRL_DEBUG_STALL_IRQ_EN (1 << 10) 55*4882a593Smuzhiyun #define BCH_CTRL_COMPLETE_IRQ_EN (1 << 8) 56*4882a593Smuzhiyun #define BCH_CTRL_BM_ERROR_IRQ (1 << 3) 57*4882a593Smuzhiyun #define BCH_CTRL_DEBUG_STALL_IRQ (1 << 2) 58*4882a593Smuzhiyun #define BCH_CTRL_COMPLETE_IRQ (1 << 0) 59*4882a593Smuzhiyun 60*4882a593Smuzhiyun #define BCH_STATUS0_HANDLE_MASK (0xfff << 20) 61*4882a593Smuzhiyun #define BCH_STATUS0_HANDLE_OFFSET 20 62*4882a593Smuzhiyun #define BCH_STATUS0_COMPLETED_CE_MASK (0xf << 16) 63*4882a593Smuzhiyun #define BCH_STATUS0_COMPLETED_CE_OFFSET 16 64*4882a593Smuzhiyun #define BCH_STATUS0_STATUS_BLK0_MASK (0xff << 8) 65*4882a593Smuzhiyun #define BCH_STATUS0_STATUS_BLK0_OFFSET 8 66*4882a593Smuzhiyun #define BCH_STATUS0_STATUS_BLK0_ZERO (0x00 << 8) 67*4882a593Smuzhiyun #define BCH_STATUS0_STATUS_BLK0_ERROR1 (0x01 << 8) 68*4882a593Smuzhiyun #define BCH_STATUS0_STATUS_BLK0_ERROR2 (0x02 << 8) 69*4882a593Smuzhiyun #define BCH_STATUS0_STATUS_BLK0_ERROR3 (0x03 << 8) 70*4882a593Smuzhiyun #define BCH_STATUS0_STATUS_BLK0_ERROR4 (0x04 << 8) 71*4882a593Smuzhiyun #define BCH_STATUS0_STATUS_BLK0_UNCORRECTABLE (0xfe << 8) 72*4882a593Smuzhiyun #define BCH_STATUS0_STATUS_BLK0_ERASED (0xff << 8) 73*4882a593Smuzhiyun #define BCH_STATUS0_ALLONES (1 << 4) 74*4882a593Smuzhiyun #define BCH_STATUS0_CORRECTED (1 << 3) 75*4882a593Smuzhiyun #define BCH_STATUS0_UNCORRECTABLE (1 << 2) 76*4882a593Smuzhiyun 77*4882a593Smuzhiyun #define BCH_MODE_ERASE_THRESHOLD_MASK 0xff 78*4882a593Smuzhiyun #define BCH_MODE_ERASE_THRESHOLD_OFFSET 0 79*4882a593Smuzhiyun 80*4882a593Smuzhiyun #define BCH_ENCODEPTR_ADDR_MASK 0xffffffff 81*4882a593Smuzhiyun #define BCH_ENCODEPTR_ADDR_OFFSET 0 82*4882a593Smuzhiyun 83*4882a593Smuzhiyun #define BCH_DATAPTR_ADDR_MASK 0xffffffff 84*4882a593Smuzhiyun #define BCH_DATAPTR_ADDR_OFFSET 0 85*4882a593Smuzhiyun 86*4882a593Smuzhiyun #define BCH_METAPTR_ADDR_MASK 0xffffffff 87*4882a593Smuzhiyun #define BCH_METAPTR_ADDR_OFFSET 0 88*4882a593Smuzhiyun 89*4882a593Smuzhiyun #define BCH_LAYOUTSELECT_CS15_SELECT_MASK (0x3 << 30) 90*4882a593Smuzhiyun #define BCH_LAYOUTSELECT_CS15_SELECT_OFFSET 30 91*4882a593Smuzhiyun #define BCH_LAYOUTSELECT_CS14_SELECT_MASK (0x3 << 28) 92*4882a593Smuzhiyun #define BCH_LAYOUTSELECT_CS14_SELECT_OFFSET 28 93*4882a593Smuzhiyun #define BCH_LAYOUTSELECT_CS13_SELECT_MASK (0x3 << 26) 94*4882a593Smuzhiyun #define BCH_LAYOUTSELECT_CS13_SELECT_OFFSET 26 95*4882a593Smuzhiyun #define BCH_LAYOUTSELECT_CS12_SELECT_MASK (0x3 << 24) 96*4882a593Smuzhiyun #define BCH_LAYOUTSELECT_CS12_SELECT_OFFSET 24 97*4882a593Smuzhiyun #define BCH_LAYOUTSELECT_CS11_SELECT_MASK (0x3 << 22) 98*4882a593Smuzhiyun #define BCH_LAYOUTSELECT_CS11_SELECT_OFFSET 22 99*4882a593Smuzhiyun #define BCH_LAYOUTSELECT_CS10_SELECT_MASK (0x3 << 20) 100*4882a593Smuzhiyun #define BCH_LAYOUTSELECT_CS10_SELECT_OFFSET 20 101*4882a593Smuzhiyun #define BCH_LAYOUTSELECT_CS9_SELECT_MASK (0x3 << 18) 102*4882a593Smuzhiyun #define BCH_LAYOUTSELECT_CS9_SELECT_OFFSET 18 103*4882a593Smuzhiyun #define BCH_LAYOUTSELECT_CS8_SELECT_MASK (0x3 << 16) 104*4882a593Smuzhiyun #define BCH_LAYOUTSELECT_CS8_SELECT_OFFSET 16 105*4882a593Smuzhiyun #define BCH_LAYOUTSELECT_CS7_SELECT_MASK (0x3 << 14) 106*4882a593Smuzhiyun #define BCH_LAYOUTSELECT_CS7_SELECT_OFFSET 14 107*4882a593Smuzhiyun #define BCH_LAYOUTSELECT_CS6_SELECT_MASK (0x3 << 12) 108*4882a593Smuzhiyun #define BCH_LAYOUTSELECT_CS6_SELECT_OFFSET 12 109*4882a593Smuzhiyun #define BCH_LAYOUTSELECT_CS5_SELECT_MASK (0x3 << 10) 110*4882a593Smuzhiyun #define BCH_LAYOUTSELECT_CS5_SELECT_OFFSET 10 111*4882a593Smuzhiyun #define BCH_LAYOUTSELECT_CS4_SELECT_MASK (0x3 << 8) 112*4882a593Smuzhiyun #define BCH_LAYOUTSELECT_CS4_SELECT_OFFSET 8 113*4882a593Smuzhiyun #define BCH_LAYOUTSELECT_CS3_SELECT_MASK (0x3 << 6) 114*4882a593Smuzhiyun #define BCH_LAYOUTSELECT_CS3_SELECT_OFFSET 6 115*4882a593Smuzhiyun #define BCH_LAYOUTSELECT_CS2_SELECT_MASK (0x3 << 4) 116*4882a593Smuzhiyun #define BCH_LAYOUTSELECT_CS2_SELECT_OFFSET 4 117*4882a593Smuzhiyun #define BCH_LAYOUTSELECT_CS1_SELECT_MASK (0x3 << 2) 118*4882a593Smuzhiyun #define BCH_LAYOUTSELECT_CS1_SELECT_OFFSET 2 119*4882a593Smuzhiyun #define BCH_LAYOUTSELECT_CS0_SELECT_MASK (0x3 << 0) 120*4882a593Smuzhiyun #define BCH_LAYOUTSELECT_CS0_SELECT_OFFSET 0 121*4882a593Smuzhiyun 122*4882a593Smuzhiyun #define BCH_FLASHLAYOUT0_NBLOCKS_MASK (0xff << 24) 123*4882a593Smuzhiyun #define BCH_FLASHLAYOUT0_NBLOCKS_OFFSET 24 124*4882a593Smuzhiyun #define BCH_FLASHLAYOUT0_META_SIZE_MASK (0xff << 16) 125*4882a593Smuzhiyun #define BCH_FLASHLAYOUT0_META_SIZE_OFFSET 16 126*4882a593Smuzhiyun #if (defined(CONFIG_MX6) || defined(CONFIG_MX7)) 127*4882a593Smuzhiyun #define BCH_FLASHLAYOUT0_ECC0_MASK (0x1f << 11) 128*4882a593Smuzhiyun #define BCH_FLASHLAYOUT0_ECC0_OFFSET 11 129*4882a593Smuzhiyun #else 130*4882a593Smuzhiyun #define BCH_FLASHLAYOUT0_ECC0_MASK (0xf << 12) 131*4882a593Smuzhiyun #define BCH_FLASHLAYOUT0_ECC0_OFFSET 12 132*4882a593Smuzhiyun #endif 133*4882a593Smuzhiyun #define BCH_FLASHLAYOUT0_ECC0_NONE (0x0 << 12) 134*4882a593Smuzhiyun #define BCH_FLASHLAYOUT0_ECC0_ECC2 (0x1 << 12) 135*4882a593Smuzhiyun #define BCH_FLASHLAYOUT0_ECC0_ECC4 (0x2 << 12) 136*4882a593Smuzhiyun #define BCH_FLASHLAYOUT0_ECC0_ECC6 (0x3 << 12) 137*4882a593Smuzhiyun #define BCH_FLASHLAYOUT0_ECC0_ECC8 (0x4 << 12) 138*4882a593Smuzhiyun #define BCH_FLASHLAYOUT0_ECC0_ECC10 (0x5 << 12) 139*4882a593Smuzhiyun #define BCH_FLASHLAYOUT0_ECC0_ECC12 (0x6 << 12) 140*4882a593Smuzhiyun #define BCH_FLASHLAYOUT0_ECC0_ECC14 (0x7 << 12) 141*4882a593Smuzhiyun #define BCH_FLASHLAYOUT0_ECC0_ECC16 (0x8 << 12) 142*4882a593Smuzhiyun #define BCH_FLASHLAYOUT0_ECC0_ECC18 (0x9 << 12) 143*4882a593Smuzhiyun #define BCH_FLASHLAYOUT0_ECC0_ECC20 (0xa << 12) 144*4882a593Smuzhiyun #define BCH_FLASHLAYOUT0_ECC0_ECC22 (0xb << 12) 145*4882a593Smuzhiyun #define BCH_FLASHLAYOUT0_ECC0_ECC24 (0xc << 12) 146*4882a593Smuzhiyun #define BCH_FLASHLAYOUT0_ECC0_ECC26 (0xd << 12) 147*4882a593Smuzhiyun #define BCH_FLASHLAYOUT0_ECC0_ECC28 (0xe << 12) 148*4882a593Smuzhiyun #define BCH_FLASHLAYOUT0_ECC0_ECC30 (0xf << 12) 149*4882a593Smuzhiyun #define BCH_FLASHLAYOUT0_ECC0_ECC32 (0x10 << 12) 150*4882a593Smuzhiyun #define BCH_FLASHLAYOUT0_GF13_0_GF14_1 (1 << 10) 151*4882a593Smuzhiyun #define BCH_FLASHLAYOUT0_GF13_0_GF14_1_OFFSET 10 152*4882a593Smuzhiyun #define BCH_FLASHLAYOUT0_DATA0_SIZE_MASK 0xfff 153*4882a593Smuzhiyun #define BCH_FLASHLAYOUT0_DATA0_SIZE_OFFSET 0 154*4882a593Smuzhiyun 155*4882a593Smuzhiyun #define BCH_FLASHLAYOUT1_PAGE_SIZE_MASK (0xffff << 16) 156*4882a593Smuzhiyun #define BCH_FLASHLAYOUT1_PAGE_SIZE_OFFSET 16 157*4882a593Smuzhiyun #if (defined(CONFIG_MX6) || defined(CONFIG_MX7)) 158*4882a593Smuzhiyun #define BCH_FLASHLAYOUT1_ECCN_MASK (0x1f << 11) 159*4882a593Smuzhiyun #define BCH_FLASHLAYOUT1_ECCN_OFFSET 11 160*4882a593Smuzhiyun #else 161*4882a593Smuzhiyun #define BCH_FLASHLAYOUT1_ECCN_MASK (0xf << 12) 162*4882a593Smuzhiyun #define BCH_FLASHLAYOUT1_ECCN_OFFSET 12 163*4882a593Smuzhiyun #endif 164*4882a593Smuzhiyun #define BCH_FLASHLAYOUT1_ECCN_NONE (0x0 << 12) 165*4882a593Smuzhiyun #define BCH_FLASHLAYOUT1_ECCN_ECC2 (0x1 << 12) 166*4882a593Smuzhiyun #define BCH_FLASHLAYOUT1_ECCN_ECC4 (0x2 << 12) 167*4882a593Smuzhiyun #define BCH_FLASHLAYOUT1_ECCN_ECC6 (0x3 << 12) 168*4882a593Smuzhiyun #define BCH_FLASHLAYOUT1_ECCN_ECC8 (0x4 << 12) 169*4882a593Smuzhiyun #define BCH_FLASHLAYOUT1_ECCN_ECC10 (0x5 << 12) 170*4882a593Smuzhiyun #define BCH_FLASHLAYOUT1_ECCN_ECC12 (0x6 << 12) 171*4882a593Smuzhiyun #define BCH_FLASHLAYOUT1_ECCN_ECC14 (0x7 << 12) 172*4882a593Smuzhiyun #define BCH_FLASHLAYOUT1_ECCN_ECC16 (0x8 << 12) 173*4882a593Smuzhiyun #define BCH_FLASHLAYOUT1_ECCN_ECC18 (0x9 << 12) 174*4882a593Smuzhiyun #define BCH_FLASHLAYOUT1_ECCN_ECC20 (0xa << 12) 175*4882a593Smuzhiyun #define BCH_FLASHLAYOUT1_ECCN_ECC22 (0xb << 12) 176*4882a593Smuzhiyun #define BCH_FLASHLAYOUT1_ECCN_ECC24 (0xc << 12) 177*4882a593Smuzhiyun #define BCH_FLASHLAYOUT1_ECCN_ECC26 (0xd << 12) 178*4882a593Smuzhiyun #define BCH_FLASHLAYOUT1_ECCN_ECC28 (0xe << 12) 179*4882a593Smuzhiyun #define BCH_FLASHLAYOUT1_ECCN_ECC30 (0xf << 12) 180*4882a593Smuzhiyun #define BCH_FLASHLAYOUT1_ECCN_ECC32 (0x10 << 12) 181*4882a593Smuzhiyun #define BCH_FLASHLAYOUT1_GF13_0_GF14_1 (1 << 10) 182*4882a593Smuzhiyun #define BCH_FLASHLAYOUT1_GF13_0_GF14_1_OFFSET 10 183*4882a593Smuzhiyun #define BCH_FLASHLAYOUT1_DATAN_SIZE_MASK 0xfff 184*4882a593Smuzhiyun #define BCH_FLASHLAYOUT1_DATAN_SIZE_OFFSET 0 185*4882a593Smuzhiyun 186*4882a593Smuzhiyun #define BCH_DEBUG0_RSVD1_MASK (0x1f << 27) 187*4882a593Smuzhiyun #define BCH_DEBUG0_RSVD1_OFFSET 27 188*4882a593Smuzhiyun #define BCH_DEBUG0_ROM_BIST_ENABLE (1 << 26) 189*4882a593Smuzhiyun #define BCH_DEBUG0_ROM_BIST_COMPLETE (1 << 25) 190*4882a593Smuzhiyun #define BCH_DEBUG0_KES_DEBUG_SYNDROME_SYMBOL_MASK (0x1ff << 16) 191*4882a593Smuzhiyun #define BCH_DEBUG0_KES_DEBUG_SYNDROME_SYMBOL_OFFSET 16 192*4882a593Smuzhiyun #define BCH_DEBUG0_KES_DEBUG_SYNDROME_SYMBOL_NORMAL (0x0 << 16) 193*4882a593Smuzhiyun #define BCH_DEBUG0_KES_DEBUG_SYNDROME_SYMBOL_TEST_MODE (0x1 << 16) 194*4882a593Smuzhiyun #define BCH_DEBUG0_KES_DEBUG_SHIFT_SYND (1 << 15) 195*4882a593Smuzhiyun #define BCH_DEBUG0_KES_DEBUG_PAYLOAD_FLAG (1 << 14) 196*4882a593Smuzhiyun #define BCH_DEBUG0_KES_DEBUG_MODE4K (1 << 13) 197*4882a593Smuzhiyun #define BCH_DEBUG0_KES_DEBUG_KICK (1 << 12) 198*4882a593Smuzhiyun #define BCH_DEBUG0_KES_STANDALONE (1 << 11) 199*4882a593Smuzhiyun #define BCH_DEBUG0_KES_DEBUG_STEP (1 << 10) 200*4882a593Smuzhiyun #define BCH_DEBUG0_KES_DEBUG_STALL (1 << 9) 201*4882a593Smuzhiyun #define BCH_DEBUG0_BM_KES_TEST_BYPASS (1 << 8) 202*4882a593Smuzhiyun #define BCH_DEBUG0_RSVD0_MASK (0x3 << 6) 203*4882a593Smuzhiyun #define BCH_DEBUG0_RSVD0_OFFSET 6 204*4882a593Smuzhiyun #define BCH_DEBUG0_DEBUG_REG_SELECT_MASK 0x3f 205*4882a593Smuzhiyun #define BCH_DEBUG0_DEBUG_REG_SELECT_OFFSET 0 206*4882a593Smuzhiyun 207*4882a593Smuzhiyun #define BCH_DBGKESREAD_VALUES_MASK 0xffffffff 208*4882a593Smuzhiyun #define BCH_DBGKESREAD_VALUES_OFFSET 0 209*4882a593Smuzhiyun 210*4882a593Smuzhiyun #define BCH_DBGCSFEREAD_VALUES_MASK 0xffffffff 211*4882a593Smuzhiyun #define BCH_DBGCSFEREAD_VALUES_OFFSET 0 212*4882a593Smuzhiyun 213*4882a593Smuzhiyun #define BCH_DBGSYNDGENREAD_VALUES_MASK 0xffffffff 214*4882a593Smuzhiyun #define BCH_DBGSYNDGENREAD_VALUES_OFFSET 0 215*4882a593Smuzhiyun 216*4882a593Smuzhiyun #define BCH_DBGAHBMREAD_VALUES_MASK 0xffffffff 217*4882a593Smuzhiyun #define BCH_DBGAHBMREAD_VALUES_OFFSET 0 218*4882a593Smuzhiyun 219*4882a593Smuzhiyun #define BCH_BLOCKNAME_NAME_MASK 0xffffffff 220*4882a593Smuzhiyun #define BCH_BLOCKNAME_NAME_OFFSET 0 221*4882a593Smuzhiyun 222*4882a593Smuzhiyun #define BCH_VERSION_MAJOR_MASK (0xff << 24) 223*4882a593Smuzhiyun #define BCH_VERSION_MAJOR_OFFSET 24 224*4882a593Smuzhiyun #define BCH_VERSION_MINOR_MASK (0xff << 16) 225*4882a593Smuzhiyun #define BCH_VERSION_MINOR_OFFSET 16 226*4882a593Smuzhiyun #define BCH_VERSION_STEP_MASK 0xffff 227*4882a593Smuzhiyun #define BCH_VERSION_STEP_OFFSET 0 228*4882a593Smuzhiyun 229*4882a593Smuzhiyun #endif /* __MX28_REGS_BCH_H__ */ 230