xref: /OK3568_Linux_fs/u-boot/arch/arm/include/asm/emif.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * OMAP44xx EMIF header
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (C) 2009-2010 Texas Instruments, Inc.
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Aneesh V <aneesh@ti.com>
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * This program is free software; you can redistribute it and/or modify
9*4882a593Smuzhiyun  * it under the terms of the GNU General Public License version 2 as
10*4882a593Smuzhiyun  * published by the Free Software Foundation.
11*4882a593Smuzhiyun  */
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #ifndef _EMIF_H_
14*4882a593Smuzhiyun #define _EMIF_H_
15*4882a593Smuzhiyun #include <asm/types.h>
16*4882a593Smuzhiyun #include <common.h>
17*4882a593Smuzhiyun #include <asm/io.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun /* Base address */
20*4882a593Smuzhiyun #define EMIF1_BASE				0x4c000000
21*4882a593Smuzhiyun #define EMIF2_BASE				0x4d000000
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #define EMIF_4D					0x4
24*4882a593Smuzhiyun #define EMIF_4D5				0x5
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun /* Registers shifts, masks and values */
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun /* EMIF_MOD_ID_REV */
29*4882a593Smuzhiyun #define EMIF_REG_SCHEME_SHIFT			30
30*4882a593Smuzhiyun #define EMIF_REG_SCHEME_MASK			(0x3 << 30)
31*4882a593Smuzhiyun #define EMIF_REG_MODULE_ID_SHIFT			16
32*4882a593Smuzhiyun #define EMIF_REG_MODULE_ID_MASK			(0xfff << 16)
33*4882a593Smuzhiyun #define EMIF_REG_RTL_VERSION_SHIFT			11
34*4882a593Smuzhiyun #define EMIF_REG_RTL_VERSION_MASK			(0x1f << 11)
35*4882a593Smuzhiyun #define EMIF_REG_MAJOR_REVISION_SHIFT		8
36*4882a593Smuzhiyun #define EMIF_REG_MAJOR_REVISION_MASK		(0x7 << 8)
37*4882a593Smuzhiyun #define EMIF_REG_MINOR_REVISION_SHIFT		0
38*4882a593Smuzhiyun #define EMIF_REG_MINOR_REVISION_MASK		(0x3f << 0)
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun /* STATUS */
41*4882a593Smuzhiyun #define EMIF_REG_BE_SHIFT				31
42*4882a593Smuzhiyun #define EMIF_REG_BE_MASK				(1 << 31)
43*4882a593Smuzhiyun #define EMIF_REG_DUAL_CLK_MODE_SHIFT		30
44*4882a593Smuzhiyun #define EMIF_REG_DUAL_CLK_MODE_MASK			(1 << 30)
45*4882a593Smuzhiyun #define EMIF_REG_FAST_INIT_SHIFT			29
46*4882a593Smuzhiyun #define EMIF_REG_FAST_INIT_MASK			(1 << 29)
47*4882a593Smuzhiyun #define EMIF_REG_LEVLING_TO_SHIFT		4
48*4882a593Smuzhiyun #define EMIF_REG_LEVELING_TO_MASK		(7 << 4)
49*4882a593Smuzhiyun #define EMIF_REG_PHY_DLL_READY_SHIFT		2
50*4882a593Smuzhiyun #define EMIF_REG_PHY_DLL_READY_MASK			(1 << 2)
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun /* SDRAM_CONFIG */
53*4882a593Smuzhiyun #define EMIF_REG_SDRAM_TYPE_SHIFT			29
54*4882a593Smuzhiyun #define EMIF_REG_SDRAM_TYPE_MASK			(0x7 << 29)
55*4882a593Smuzhiyun #define EMIF_REG_SDRAM_TYPE_DDR1			0
56*4882a593Smuzhiyun #define EMIF_REG_SDRAM_TYPE_LPDDR1			1
57*4882a593Smuzhiyun #define EMIF_REG_SDRAM_TYPE_DDR2			2
58*4882a593Smuzhiyun #define EMIF_REG_SDRAM_TYPE_DDR3			3
59*4882a593Smuzhiyun #define EMIF_REG_SDRAM_TYPE_LPDDR2_S4			4
60*4882a593Smuzhiyun #define EMIF_REG_SDRAM_TYPE_LPDDR2_S2			5
61*4882a593Smuzhiyun #define EMIF_REG_IBANK_POS_SHIFT			27
62*4882a593Smuzhiyun #define EMIF_REG_IBANK_POS_MASK			(0x3 << 27)
63*4882a593Smuzhiyun #define EMIF_REG_DDR_TERM_SHIFT			24
64*4882a593Smuzhiyun #define EMIF_REG_DDR_TERM_MASK			(0x7 << 24)
65*4882a593Smuzhiyun #define EMIF_REG_DDR2_DDQS_SHIFT			23
66*4882a593Smuzhiyun #define EMIF_REG_DDR2_DDQS_MASK			(1 << 23)
67*4882a593Smuzhiyun #define EMIF_REG_DYN_ODT_SHIFT			21
68*4882a593Smuzhiyun #define EMIF_REG_DYN_ODT_MASK			(0x3 << 21)
69*4882a593Smuzhiyun #define EMIF_REG_DDR_DISABLE_DLL_SHIFT		20
70*4882a593Smuzhiyun #define EMIF_REG_DDR_DISABLE_DLL_MASK		(1 << 20)
71*4882a593Smuzhiyun #define EMIF_REG_SDRAM_DRIVE_SHIFT			18
72*4882a593Smuzhiyun #define EMIF_REG_SDRAM_DRIVE_MASK			(0x3 << 18)
73*4882a593Smuzhiyun #define EMIF_REG_CWL_SHIFT				16
74*4882a593Smuzhiyun #define EMIF_REG_CWL_MASK				(0x3 << 16)
75*4882a593Smuzhiyun #define EMIF_REG_NARROW_MODE_SHIFT			14
76*4882a593Smuzhiyun #define EMIF_REG_NARROW_MODE_MASK			(0x3 << 14)
77*4882a593Smuzhiyun #define EMIF_REG_CL_SHIFT				10
78*4882a593Smuzhiyun #define EMIF_REG_CL_MASK				(0xf << 10)
79*4882a593Smuzhiyun #define EMIF_REG_ROWSIZE_SHIFT			7
80*4882a593Smuzhiyun #define EMIF_REG_ROWSIZE_MASK			(0x7 << 7)
81*4882a593Smuzhiyun #define EMIF_REG_IBANK_SHIFT			4
82*4882a593Smuzhiyun #define EMIF_REG_IBANK_MASK				(0x7 << 4)
83*4882a593Smuzhiyun #define EMIF_REG_EBANK_SHIFT			3
84*4882a593Smuzhiyun #define EMIF_REG_EBANK_MASK				(1 << 3)
85*4882a593Smuzhiyun #define EMIF_REG_PAGESIZE_SHIFT			0
86*4882a593Smuzhiyun #define EMIF_REG_PAGESIZE_MASK			(0x7 << 0)
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun /* SDRAM_CONFIG_2 */
89*4882a593Smuzhiyun #define EMIF_REG_CS1NVMEN_SHIFT			30
90*4882a593Smuzhiyun #define EMIF_REG_CS1NVMEN_MASK			(1 << 30)
91*4882a593Smuzhiyun #define EMIF_REG_EBANK_POS_SHIFT			27
92*4882a593Smuzhiyun #define EMIF_REG_EBANK_POS_MASK			(1 << 27)
93*4882a593Smuzhiyun #define EMIF_REG_RDBNUM_SHIFT			4
94*4882a593Smuzhiyun #define EMIF_REG_RDBNUM_MASK			(0x3 << 4)
95*4882a593Smuzhiyun #define EMIF_REG_RDBSIZE_SHIFT			0
96*4882a593Smuzhiyun #define EMIF_REG_RDBSIZE_MASK			(0x7 << 0)
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun /* SDRAM_REF_CTRL */
99*4882a593Smuzhiyun #define EMIF_REG_INITREF_DIS_SHIFT			31
100*4882a593Smuzhiyun #define EMIF_REG_INITREF_DIS_MASK			(1 << 31)
101*4882a593Smuzhiyun #define EMIF_REG_SRT_SHIFT				29
102*4882a593Smuzhiyun #define EMIF_REG_SRT_MASK				(1 << 29)
103*4882a593Smuzhiyun #define EMIF_REG_ASR_SHIFT				28
104*4882a593Smuzhiyun #define EMIF_REG_ASR_MASK				(1 << 28)
105*4882a593Smuzhiyun #define EMIF_REG_PASR_SHIFT				24
106*4882a593Smuzhiyun #define EMIF_REG_PASR_MASK				(0x7 << 24)
107*4882a593Smuzhiyun #define EMIF_REG_REFRESH_RATE_SHIFT			0
108*4882a593Smuzhiyun #define EMIF_REG_REFRESH_RATE_MASK			(0xffff << 0)
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun /* SDRAM_REF_CTRL_SHDW */
111*4882a593Smuzhiyun #define EMIF_REG_REFRESH_RATE_SHDW_SHIFT		0
112*4882a593Smuzhiyun #define EMIF_REG_REFRESH_RATE_SHDW_MASK		(0xffff << 0)
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun /* SDRAM_TIM_1 */
115*4882a593Smuzhiyun #define EMIF_REG_T_RP_SHIFT				25
116*4882a593Smuzhiyun #define EMIF_REG_T_RP_MASK				(0xf << 25)
117*4882a593Smuzhiyun #define EMIF_REG_T_RCD_SHIFT			21
118*4882a593Smuzhiyun #define EMIF_REG_T_RCD_MASK				(0xf << 21)
119*4882a593Smuzhiyun #define EMIF_REG_T_WR_SHIFT				17
120*4882a593Smuzhiyun #define EMIF_REG_T_WR_MASK				(0xf << 17)
121*4882a593Smuzhiyun #define EMIF_REG_T_RAS_SHIFT			12
122*4882a593Smuzhiyun #define EMIF_REG_T_RAS_MASK				(0x1f << 12)
123*4882a593Smuzhiyun #define EMIF_REG_T_RC_SHIFT				6
124*4882a593Smuzhiyun #define EMIF_REG_T_RC_MASK				(0x3f << 6)
125*4882a593Smuzhiyun #define EMIF_REG_T_RRD_SHIFT			3
126*4882a593Smuzhiyun #define EMIF_REG_T_RRD_MASK				(0x7 << 3)
127*4882a593Smuzhiyun #define EMIF_REG_T_WTR_SHIFT			0
128*4882a593Smuzhiyun #define EMIF_REG_T_WTR_MASK				(0x7 << 0)
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun /* SDRAM_TIM_1_SHDW */
131*4882a593Smuzhiyun #define EMIF_REG_T_RP_SHDW_SHIFT			25
132*4882a593Smuzhiyun #define EMIF_REG_T_RP_SHDW_MASK			(0xf << 25)
133*4882a593Smuzhiyun #define EMIF_REG_T_RCD_SHDW_SHIFT			21
134*4882a593Smuzhiyun #define EMIF_REG_T_RCD_SHDW_MASK			(0xf << 21)
135*4882a593Smuzhiyun #define EMIF_REG_T_WR_SHDW_SHIFT			17
136*4882a593Smuzhiyun #define EMIF_REG_T_WR_SHDW_MASK			(0xf << 17)
137*4882a593Smuzhiyun #define EMIF_REG_T_RAS_SHDW_SHIFT			12
138*4882a593Smuzhiyun #define EMIF_REG_T_RAS_SHDW_MASK			(0x1f << 12)
139*4882a593Smuzhiyun #define EMIF_REG_T_RC_SHDW_SHIFT			6
140*4882a593Smuzhiyun #define EMIF_REG_T_RC_SHDW_MASK			(0x3f << 6)
141*4882a593Smuzhiyun #define EMIF_REG_T_RRD_SHDW_SHIFT			3
142*4882a593Smuzhiyun #define EMIF_REG_T_RRD_SHDW_MASK			(0x7 << 3)
143*4882a593Smuzhiyun #define EMIF_REG_T_WTR_SHDW_SHIFT			0
144*4882a593Smuzhiyun #define EMIF_REG_T_WTR_SHDW_MASK			(0x7 << 0)
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun /* SDRAM_TIM_2 */
147*4882a593Smuzhiyun #define EMIF_REG_T_XP_SHIFT				28
148*4882a593Smuzhiyun #define EMIF_REG_T_XP_MASK				(0x7 << 28)
149*4882a593Smuzhiyun #define EMIF_REG_T_ODT_SHIFT			25
150*4882a593Smuzhiyun #define EMIF_REG_T_ODT_MASK				(0x7 << 25)
151*4882a593Smuzhiyun #define EMIF_REG_T_XSNR_SHIFT			16
152*4882a593Smuzhiyun #define EMIF_REG_T_XSNR_MASK			(0x1ff << 16)
153*4882a593Smuzhiyun #define EMIF_REG_T_XSRD_SHIFT			6
154*4882a593Smuzhiyun #define EMIF_REG_T_XSRD_MASK			(0x3ff << 6)
155*4882a593Smuzhiyun #define EMIF_REG_T_RTP_SHIFT			3
156*4882a593Smuzhiyun #define EMIF_REG_T_RTP_MASK				(0x7 << 3)
157*4882a593Smuzhiyun #define EMIF_REG_T_CKE_SHIFT			0
158*4882a593Smuzhiyun #define EMIF_REG_T_CKE_MASK				(0x7 << 0)
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun /* SDRAM_TIM_2_SHDW */
161*4882a593Smuzhiyun #define EMIF_REG_T_XP_SHDW_SHIFT			28
162*4882a593Smuzhiyun #define EMIF_REG_T_XP_SHDW_MASK			(0x7 << 28)
163*4882a593Smuzhiyun #define EMIF_REG_T_ODT_SHDW_SHIFT			25
164*4882a593Smuzhiyun #define EMIF_REG_T_ODT_SHDW_MASK			(0x7 << 25)
165*4882a593Smuzhiyun #define EMIF_REG_T_XSNR_SHDW_SHIFT			16
166*4882a593Smuzhiyun #define EMIF_REG_T_XSNR_SHDW_MASK			(0x1ff << 16)
167*4882a593Smuzhiyun #define EMIF_REG_T_XSRD_SHDW_SHIFT			6
168*4882a593Smuzhiyun #define EMIF_REG_T_XSRD_SHDW_MASK			(0x3ff << 6)
169*4882a593Smuzhiyun #define EMIF_REG_T_RTP_SHDW_SHIFT			3
170*4882a593Smuzhiyun #define EMIF_REG_T_RTP_SHDW_MASK			(0x7 << 3)
171*4882a593Smuzhiyun #define EMIF_REG_T_CKE_SHDW_SHIFT			0
172*4882a593Smuzhiyun #define EMIF_REG_T_CKE_SHDW_MASK			(0x7 << 0)
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun /* SDRAM_TIM_3 */
175*4882a593Smuzhiyun #define EMIF_REG_T_CKESR_SHIFT			21
176*4882a593Smuzhiyun #define EMIF_REG_T_CKESR_MASK			(0x7 << 21)
177*4882a593Smuzhiyun #define EMIF_REG_ZQ_ZQCS_SHIFT			15
178*4882a593Smuzhiyun #define EMIF_REG_ZQ_ZQCS_MASK			(0x3f << 15)
179*4882a593Smuzhiyun #define EMIF_REG_T_TDQSCKMAX_SHIFT			13
180*4882a593Smuzhiyun #define EMIF_REG_T_TDQSCKMAX_MASK			(0x3 << 13)
181*4882a593Smuzhiyun #define EMIF_REG_T_RFC_SHIFT			4
182*4882a593Smuzhiyun #define EMIF_REG_T_RFC_MASK				(0x1ff << 4)
183*4882a593Smuzhiyun #define EMIF_REG_T_RAS_MAX_SHIFT			0
184*4882a593Smuzhiyun #define EMIF_REG_T_RAS_MAX_MASK			(0xf << 0)
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun /* SDRAM_TIM_3_SHDW */
187*4882a593Smuzhiyun #define EMIF_REG_T_CKESR_SHDW_SHIFT			21
188*4882a593Smuzhiyun #define EMIF_REG_T_CKESR_SHDW_MASK			(0x7 << 21)
189*4882a593Smuzhiyun #define EMIF_REG_ZQ_ZQCS_SHDW_SHIFT			15
190*4882a593Smuzhiyun #define EMIF_REG_ZQ_ZQCS_SHDW_MASK			(0x3f << 15)
191*4882a593Smuzhiyun #define EMIF_REG_T_TDQSCKMAX_SHDW_SHIFT		13
192*4882a593Smuzhiyun #define EMIF_REG_T_TDQSCKMAX_SHDW_MASK		(0x3 << 13)
193*4882a593Smuzhiyun #define EMIF_REG_T_RFC_SHDW_SHIFT			4
194*4882a593Smuzhiyun #define EMIF_REG_T_RFC_SHDW_MASK			(0x1ff << 4)
195*4882a593Smuzhiyun #define EMIF_REG_T_RAS_MAX_SHDW_SHIFT		0
196*4882a593Smuzhiyun #define EMIF_REG_T_RAS_MAX_SHDW_MASK		(0xf << 0)
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun /* LPDDR2_NVM_TIM */
199*4882a593Smuzhiyun #define EMIF_REG_NVM_T_XP_SHIFT			28
200*4882a593Smuzhiyun #define EMIF_REG_NVM_T_XP_MASK			(0x7 << 28)
201*4882a593Smuzhiyun #define EMIF_REG_NVM_T_WTR_SHIFT			24
202*4882a593Smuzhiyun #define EMIF_REG_NVM_T_WTR_MASK			(0x7 << 24)
203*4882a593Smuzhiyun #define EMIF_REG_NVM_T_RP_SHIFT			20
204*4882a593Smuzhiyun #define EMIF_REG_NVM_T_RP_MASK			(0xf << 20)
205*4882a593Smuzhiyun #define EMIF_REG_NVM_T_WRA_SHIFT			16
206*4882a593Smuzhiyun #define EMIF_REG_NVM_T_WRA_MASK			(0xf << 16)
207*4882a593Smuzhiyun #define EMIF_REG_NVM_T_RRD_SHIFT			8
208*4882a593Smuzhiyun #define EMIF_REG_NVM_T_RRD_MASK			(0xff << 8)
209*4882a593Smuzhiyun #define EMIF_REG_NVM_T_RCDMIN_SHIFT			0
210*4882a593Smuzhiyun #define EMIF_REG_NVM_T_RCDMIN_MASK			(0xff << 0)
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun /* LPDDR2_NVM_TIM_SHDW */
213*4882a593Smuzhiyun #define EMIF_REG_NVM_T_XP_SHDW_SHIFT		28
214*4882a593Smuzhiyun #define EMIF_REG_NVM_T_XP_SHDW_MASK			(0x7 << 28)
215*4882a593Smuzhiyun #define EMIF_REG_NVM_T_WTR_SHDW_SHIFT		24
216*4882a593Smuzhiyun #define EMIF_REG_NVM_T_WTR_SHDW_MASK		(0x7 << 24)
217*4882a593Smuzhiyun #define EMIF_REG_NVM_T_RP_SHDW_SHIFT		20
218*4882a593Smuzhiyun #define EMIF_REG_NVM_T_RP_SHDW_MASK			(0xf << 20)
219*4882a593Smuzhiyun #define EMIF_REG_NVM_T_WRA_SHDW_SHIFT		16
220*4882a593Smuzhiyun #define EMIF_REG_NVM_T_WRA_SHDW_MASK		(0xf << 16)
221*4882a593Smuzhiyun #define EMIF_REG_NVM_T_RRD_SHDW_SHIFT		8
222*4882a593Smuzhiyun #define EMIF_REG_NVM_T_RRD_SHDW_MASK		(0xff << 8)
223*4882a593Smuzhiyun #define EMIF_REG_NVM_T_RCDMIN_SHDW_SHIFT		0
224*4882a593Smuzhiyun #define EMIF_REG_NVM_T_RCDMIN_SHDW_MASK		(0xff << 0)
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun /* PWR_MGMT_CTRL */
227*4882a593Smuzhiyun #define EMIF_REG_IDLEMODE_SHIFT			30
228*4882a593Smuzhiyun #define EMIF_REG_IDLEMODE_MASK			(0x3 << 30)
229*4882a593Smuzhiyun #define EMIF_REG_PD_TIM_SHIFT			12
230*4882a593Smuzhiyun #define EMIF_REG_PD_TIM_MASK			(0xf << 12)
231*4882a593Smuzhiyun #define EMIF_REG_DPD_EN_SHIFT			11
232*4882a593Smuzhiyun #define EMIF_REG_DPD_EN_MASK			(1 << 11)
233*4882a593Smuzhiyun #define EMIF_REG_LP_MODE_SHIFT			8
234*4882a593Smuzhiyun #define EMIF_REG_LP_MODE_MASK			(0x7 << 8)
235*4882a593Smuzhiyun #define EMIF_REG_SR_TIM_SHIFT			4
236*4882a593Smuzhiyun #define EMIF_REG_SR_TIM_MASK			(0xf << 4)
237*4882a593Smuzhiyun #define EMIF_REG_CS_TIM_SHIFT			0
238*4882a593Smuzhiyun #define EMIF_REG_CS_TIM_MASK			(0xf << 0)
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun /* PWR_MGMT_CTRL_SHDW */
241*4882a593Smuzhiyun #define EMIF_REG_PD_TIM_SHDW_SHIFT			12
242*4882a593Smuzhiyun #define EMIF_REG_PD_TIM_SHDW_MASK			(0xf << 12)
243*4882a593Smuzhiyun #define EMIF_REG_SR_TIM_SHDW_SHIFT			4
244*4882a593Smuzhiyun #define EMIF_REG_SR_TIM_SHDW_MASK			(0xf << 4)
245*4882a593Smuzhiyun #define EMIF_REG_CS_TIM_SHDW_SHIFT			0
246*4882a593Smuzhiyun #define EMIF_REG_CS_TIM_SHDW_MASK			(0xf << 0)
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun /* LPDDR2_MODE_REG_DATA */
249*4882a593Smuzhiyun #define EMIF_REG_VALUE_0_SHIFT			0
250*4882a593Smuzhiyun #define EMIF_REG_VALUE_0_MASK			(0x7f << 0)
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun /* LPDDR2_MODE_REG_CFG */
253*4882a593Smuzhiyun #define EMIF_REG_CS_SHIFT				31
254*4882a593Smuzhiyun #define EMIF_REG_CS_MASK				(1 << 31)
255*4882a593Smuzhiyun #define EMIF_REG_REFRESH_EN_SHIFT			30
256*4882a593Smuzhiyun #define EMIF_REG_REFRESH_EN_MASK			(1 << 30)
257*4882a593Smuzhiyun #define EMIF_REG_ADDRESS_SHIFT			0
258*4882a593Smuzhiyun #define EMIF_REG_ADDRESS_MASK			(0xff << 0)
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun /* OCP_CONFIG */
261*4882a593Smuzhiyun #define EMIF_REG_SYS_THRESH_MAX_SHIFT		24
262*4882a593Smuzhiyun #define EMIF_REG_SYS_THRESH_MAX_MASK		(0xf << 24)
263*4882a593Smuzhiyun #define EMIF_REG_MPU_THRESH_MAX_SHIFT		20
264*4882a593Smuzhiyun #define EMIF_REG_MPU_THRESH_MAX_MASK		(0xf << 20)
265*4882a593Smuzhiyun #define EMIF_REG_LL_THRESH_MAX_SHIFT		16
266*4882a593Smuzhiyun #define EMIF_REG_LL_THRESH_MAX_MASK			(0xf << 16)
267*4882a593Smuzhiyun #define EMIF_REG_PR_OLD_COUNT_SHIFT			0
268*4882a593Smuzhiyun #define EMIF_REG_PR_OLD_COUNT_MASK			(0xff << 0)
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun /* OCP_CFG_VAL_1 */
271*4882a593Smuzhiyun #define EMIF_REG_SYS_BUS_WIDTH_SHIFT		30
272*4882a593Smuzhiyun #define EMIF_REG_SYS_BUS_WIDTH_MASK			(0x3 << 30)
273*4882a593Smuzhiyun #define EMIF_REG_LL_BUS_WIDTH_SHIFT			28
274*4882a593Smuzhiyun #define EMIF_REG_LL_BUS_WIDTH_MASK			(0x3 << 28)
275*4882a593Smuzhiyun #define EMIF_REG_WR_FIFO_DEPTH_SHIFT		8
276*4882a593Smuzhiyun #define EMIF_REG_WR_FIFO_DEPTH_MASK			(0xff << 8)
277*4882a593Smuzhiyun #define EMIF_REG_CMD_FIFO_DEPTH_SHIFT		0
278*4882a593Smuzhiyun #define EMIF_REG_CMD_FIFO_DEPTH_MASK		(0xff << 0)
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun /* OCP_CFG_VAL_2 */
281*4882a593Smuzhiyun #define EMIF_REG_RREG_FIFO_DEPTH_SHIFT		16
282*4882a593Smuzhiyun #define EMIF_REG_RREG_FIFO_DEPTH_MASK		(0xff << 16)
283*4882a593Smuzhiyun #define EMIF_REG_RSD_FIFO_DEPTH_SHIFT		8
284*4882a593Smuzhiyun #define EMIF_REG_RSD_FIFO_DEPTH_MASK		(0xff << 8)
285*4882a593Smuzhiyun #define EMIF_REG_RCMD_FIFO_DEPTH_SHIFT		0
286*4882a593Smuzhiyun #define EMIF_REG_RCMD_FIFO_DEPTH_MASK		(0xff << 0)
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun /* IODFT_TLGC */
289*4882a593Smuzhiyun #define EMIF_REG_TLEC_SHIFT				16
290*4882a593Smuzhiyun #define EMIF_REG_TLEC_MASK				(0xffff << 16)
291*4882a593Smuzhiyun #define EMIF_REG_MT_SHIFT				14
292*4882a593Smuzhiyun #define EMIF_REG_MT_MASK				(1 << 14)
293*4882a593Smuzhiyun #define EMIF_REG_ACT_CAP_EN_SHIFT			13
294*4882a593Smuzhiyun #define EMIF_REG_ACT_CAP_EN_MASK			(1 << 13)
295*4882a593Smuzhiyun #define EMIF_REG_OPG_LD_SHIFT			12
296*4882a593Smuzhiyun #define EMIF_REG_OPG_LD_MASK			(1 << 12)
297*4882a593Smuzhiyun #define EMIF_REG_RESET_PHY_SHIFT			10
298*4882a593Smuzhiyun #define EMIF_REG_RESET_PHY_MASK			(1 << 10)
299*4882a593Smuzhiyun #define EMIF_REG_MMS_SHIFT				8
300*4882a593Smuzhiyun #define EMIF_REG_MMS_MASK				(1 << 8)
301*4882a593Smuzhiyun #define EMIF_REG_MC_SHIFT				4
302*4882a593Smuzhiyun #define EMIF_REG_MC_MASK				(0x3 << 4)
303*4882a593Smuzhiyun #define EMIF_REG_PC_SHIFT				1
304*4882a593Smuzhiyun #define EMIF_REG_PC_MASK				(0x7 << 1)
305*4882a593Smuzhiyun #define EMIF_REG_TM_SHIFT				0
306*4882a593Smuzhiyun #define EMIF_REG_TM_MASK				(1 << 0)
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun /* IODFT_CTRL_MISR_RSLT */
309*4882a593Smuzhiyun #define EMIF_REG_DQM_TLMR_SHIFT			16
310*4882a593Smuzhiyun #define EMIF_REG_DQM_TLMR_MASK			(0x3ff << 16)
311*4882a593Smuzhiyun #define EMIF_REG_CTL_TLMR_SHIFT			0
312*4882a593Smuzhiyun #define EMIF_REG_CTL_TLMR_MASK			(0x7ff << 0)
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun /* IODFT_ADDR_MISR_RSLT */
315*4882a593Smuzhiyun #define EMIF_REG_ADDR_TLMR_SHIFT			0
316*4882a593Smuzhiyun #define EMIF_REG_ADDR_TLMR_MASK			(0x1fffff << 0)
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun /* IODFT_DATA_MISR_RSLT_1 */
319*4882a593Smuzhiyun #define EMIF_REG_DATA_TLMR_31_0_SHIFT		0
320*4882a593Smuzhiyun #define EMIF_REG_DATA_TLMR_31_0_MASK		(0xffffffff << 0)
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun /* IODFT_DATA_MISR_RSLT_2 */
323*4882a593Smuzhiyun #define EMIF_REG_DATA_TLMR_63_32_SHIFT		0
324*4882a593Smuzhiyun #define EMIF_REG_DATA_TLMR_63_32_MASK		(0xffffffff << 0)
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun /* IODFT_DATA_MISR_RSLT_3 */
327*4882a593Smuzhiyun #define EMIF_REG_DATA_TLMR_66_64_SHIFT		0
328*4882a593Smuzhiyun #define EMIF_REG_DATA_TLMR_66_64_MASK		(0x7 << 0)
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun /* PERF_CNT_1 */
331*4882a593Smuzhiyun #define EMIF_REG_COUNTER1_SHIFT			0
332*4882a593Smuzhiyun #define EMIF_REG_COUNTER1_MASK			(0xffffffff << 0)
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun /* PERF_CNT_2 */
335*4882a593Smuzhiyun #define EMIF_REG_COUNTER2_SHIFT			0
336*4882a593Smuzhiyun #define EMIF_REG_COUNTER2_MASK			(0xffffffff << 0)
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun /* PERF_CNT_CFG */
339*4882a593Smuzhiyun #define EMIF_REG_CNTR2_MCONNID_EN_SHIFT		31
340*4882a593Smuzhiyun #define EMIF_REG_CNTR2_MCONNID_EN_MASK		(1 << 31)
341*4882a593Smuzhiyun #define EMIF_REG_CNTR2_REGION_EN_SHIFT		30
342*4882a593Smuzhiyun #define EMIF_REG_CNTR2_REGION_EN_MASK		(1 << 30)
343*4882a593Smuzhiyun #define EMIF_REG_CNTR2_CFG_SHIFT			16
344*4882a593Smuzhiyun #define EMIF_REG_CNTR2_CFG_MASK			(0xf << 16)
345*4882a593Smuzhiyun #define EMIF_REG_CNTR1_MCONNID_EN_SHIFT		15
346*4882a593Smuzhiyun #define EMIF_REG_CNTR1_MCONNID_EN_MASK		(1 << 15)
347*4882a593Smuzhiyun #define EMIF_REG_CNTR1_REGION_EN_SHIFT		14
348*4882a593Smuzhiyun #define EMIF_REG_CNTR1_REGION_EN_MASK		(1 << 14)
349*4882a593Smuzhiyun #define EMIF_REG_CNTR1_CFG_SHIFT			0
350*4882a593Smuzhiyun #define EMIF_REG_CNTR1_CFG_MASK			(0xf << 0)
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun /* PERF_CNT_SEL */
353*4882a593Smuzhiyun #define EMIF_REG_MCONNID2_SHIFT			24
354*4882a593Smuzhiyun #define EMIF_REG_MCONNID2_MASK			(0xff << 24)
355*4882a593Smuzhiyun #define EMIF_REG_REGION_SEL2_SHIFT			16
356*4882a593Smuzhiyun #define EMIF_REG_REGION_SEL2_MASK			(0x3 << 16)
357*4882a593Smuzhiyun #define EMIF_REG_MCONNID1_SHIFT			8
358*4882a593Smuzhiyun #define EMIF_REG_MCONNID1_MASK			(0xff << 8)
359*4882a593Smuzhiyun #define EMIF_REG_REGION_SEL1_SHIFT			0
360*4882a593Smuzhiyun #define EMIF_REG_REGION_SEL1_MASK			(0x3 << 0)
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun /* PERF_CNT_TIM */
363*4882a593Smuzhiyun #define EMIF_REG_TOTAL_TIME_SHIFT			0
364*4882a593Smuzhiyun #define EMIF_REG_TOTAL_TIME_MASK			(0xffffffff << 0)
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun /* READ_IDLE_CTRL */
367*4882a593Smuzhiyun #define EMIF_REG_READ_IDLE_LEN_SHIFT		16
368*4882a593Smuzhiyun #define EMIF_REG_READ_IDLE_LEN_MASK			(0xf << 16)
369*4882a593Smuzhiyun #define EMIF_REG_READ_IDLE_INTERVAL_SHIFT		0
370*4882a593Smuzhiyun #define EMIF_REG_READ_IDLE_INTERVAL_MASK		(0x1ff << 0)
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun /* READ_IDLE_CTRL_SHDW */
373*4882a593Smuzhiyun #define EMIF_REG_READ_IDLE_LEN_SHDW_SHIFT		16
374*4882a593Smuzhiyun #define EMIF_REG_READ_IDLE_LEN_SHDW_MASK		(0xf << 16)
375*4882a593Smuzhiyun #define EMIF_REG_READ_IDLE_INTERVAL_SHDW_SHIFT	0
376*4882a593Smuzhiyun #define EMIF_REG_READ_IDLE_INTERVAL_SHDW_MASK	(0x1ff << 0)
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun /* IRQ_EOI */
379*4882a593Smuzhiyun #define EMIF_REG_EOI_SHIFT				0
380*4882a593Smuzhiyun #define EMIF_REG_EOI_MASK				(1 << 0)
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun /* IRQSTATUS_RAW_SYS */
383*4882a593Smuzhiyun #define EMIF_REG_DNV_SYS_SHIFT			2
384*4882a593Smuzhiyun #define EMIF_REG_DNV_SYS_MASK			(1 << 2)
385*4882a593Smuzhiyun #define EMIF_REG_TA_SYS_SHIFT			1
386*4882a593Smuzhiyun #define EMIF_REG_TA_SYS_MASK			(1 << 1)
387*4882a593Smuzhiyun #define EMIF_REG_ERR_SYS_SHIFT			0
388*4882a593Smuzhiyun #define EMIF_REG_ERR_SYS_MASK			(1 << 0)
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun /* IRQSTATUS_RAW_LL */
391*4882a593Smuzhiyun #define EMIF_REG_DNV_LL_SHIFT			2
392*4882a593Smuzhiyun #define EMIF_REG_DNV_LL_MASK			(1 << 2)
393*4882a593Smuzhiyun #define EMIF_REG_TA_LL_SHIFT			1
394*4882a593Smuzhiyun #define EMIF_REG_TA_LL_MASK				(1 << 1)
395*4882a593Smuzhiyun #define EMIF_REG_ERR_LL_SHIFT			0
396*4882a593Smuzhiyun #define EMIF_REG_ERR_LL_MASK			(1 << 0)
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun /* IRQSTATUS_SYS */
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun /* IRQSTATUS_LL */
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun /* IRQENABLE_SET_SYS */
403*4882a593Smuzhiyun #define EMIF_REG_EN_DNV_SYS_SHIFT			2
404*4882a593Smuzhiyun #define EMIF_REG_EN_DNV_SYS_MASK			(1 << 2)
405*4882a593Smuzhiyun #define EMIF_REG_EN_TA_SYS_SHIFT			1
406*4882a593Smuzhiyun #define EMIF_REG_EN_TA_SYS_MASK			(1 << 1)
407*4882a593Smuzhiyun #define EMIF_REG_EN_ERR_SYS_SHIFT			0
408*4882a593Smuzhiyun #define EMIF_REG_EN_ERR_SYS_MASK			(1 << 0)
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun /* IRQENABLE_SET_LL */
411*4882a593Smuzhiyun #define EMIF_REG_EN_DNV_LL_SHIFT			2
412*4882a593Smuzhiyun #define EMIF_REG_EN_DNV_LL_MASK			(1 << 2)
413*4882a593Smuzhiyun #define EMIF_REG_EN_TA_LL_SHIFT			1
414*4882a593Smuzhiyun #define EMIF_REG_EN_TA_LL_MASK			(1 << 1)
415*4882a593Smuzhiyun #define EMIF_REG_EN_ERR_LL_SHIFT			0
416*4882a593Smuzhiyun #define EMIF_REG_EN_ERR_LL_MASK			(1 << 0)
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun /* IRQENABLE_CLR_SYS */
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun /* IRQENABLE_CLR_LL */
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun /* ZQ_CONFIG */
423*4882a593Smuzhiyun #define EMIF_REG_ZQ_CS1EN_SHIFT			31
424*4882a593Smuzhiyun #define EMIF_REG_ZQ_CS1EN_MASK			(1 << 31)
425*4882a593Smuzhiyun #define EMIF_REG_ZQ_CS0EN_SHIFT			30
426*4882a593Smuzhiyun #define EMIF_REG_ZQ_CS0EN_MASK			(1 << 30)
427*4882a593Smuzhiyun #define EMIF_REG_ZQ_DUALCALEN_SHIFT			29
428*4882a593Smuzhiyun #define EMIF_REG_ZQ_DUALCALEN_MASK			(1 << 29)
429*4882a593Smuzhiyun #define EMIF_REG_ZQ_SFEXITEN_SHIFT			28
430*4882a593Smuzhiyun #define EMIF_REG_ZQ_SFEXITEN_MASK			(1 << 28)
431*4882a593Smuzhiyun #define EMIF_REG_ZQ_ZQINIT_MULT_SHIFT		18
432*4882a593Smuzhiyun #define EMIF_REG_ZQ_ZQINIT_MULT_MASK		(0x3 << 18)
433*4882a593Smuzhiyun #define EMIF_REG_ZQ_ZQCL_MULT_SHIFT			16
434*4882a593Smuzhiyun #define EMIF_REG_ZQ_ZQCL_MULT_MASK			(0x3 << 16)
435*4882a593Smuzhiyun #define EMIF_REG_ZQ_REFINTERVAL_SHIFT		0
436*4882a593Smuzhiyun #define EMIF_REG_ZQ_REFINTERVAL_MASK		(0xffff << 0)
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun /* TEMP_ALERT_CONFIG */
439*4882a593Smuzhiyun #define EMIF_REG_TA_CS1EN_SHIFT			31
440*4882a593Smuzhiyun #define EMIF_REG_TA_CS1EN_MASK			(1 << 31)
441*4882a593Smuzhiyun #define EMIF_REG_TA_CS0EN_SHIFT			30
442*4882a593Smuzhiyun #define EMIF_REG_TA_CS0EN_MASK			(1 << 30)
443*4882a593Smuzhiyun #define EMIF_REG_TA_SFEXITEN_SHIFT			28
444*4882a593Smuzhiyun #define EMIF_REG_TA_SFEXITEN_MASK			(1 << 28)
445*4882a593Smuzhiyun #define EMIF_REG_TA_DEVWDT_SHIFT			26
446*4882a593Smuzhiyun #define EMIF_REG_TA_DEVWDT_MASK			(0x3 << 26)
447*4882a593Smuzhiyun #define EMIF_REG_TA_DEVCNT_SHIFT			24
448*4882a593Smuzhiyun #define EMIF_REG_TA_DEVCNT_MASK			(0x3 << 24)
449*4882a593Smuzhiyun #define EMIF_REG_TA_REFINTERVAL_SHIFT		0
450*4882a593Smuzhiyun #define EMIF_REG_TA_REFINTERVAL_MASK		(0x3fffff << 0)
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun /* OCP_ERR_LOG */
453*4882a593Smuzhiyun #define EMIF_REG_MADDRSPACE_SHIFT			14
454*4882a593Smuzhiyun #define EMIF_REG_MADDRSPACE_MASK			(0x3 << 14)
455*4882a593Smuzhiyun #define EMIF_REG_MBURSTSEQ_SHIFT			11
456*4882a593Smuzhiyun #define EMIF_REG_MBURSTSEQ_MASK			(0x7 << 11)
457*4882a593Smuzhiyun #define EMIF_REG_MCMD_SHIFT				8
458*4882a593Smuzhiyun #define EMIF_REG_MCMD_MASK				(0x7 << 8)
459*4882a593Smuzhiyun #define EMIF_REG_MCONNID_SHIFT			0
460*4882a593Smuzhiyun #define EMIF_REG_MCONNID_MASK			(0xff << 0)
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun /* DDR_PHY_CTRL_1 */
463*4882a593Smuzhiyun #define EMIF_REG_DDR_PHY_CTRL_1_SHIFT		4
464*4882a593Smuzhiyun #define EMIF_REG_DDR_PHY_CTRL_1_MASK		(0xfffffff << 4)
465*4882a593Smuzhiyun #define EMIF_REG_READ_LATENCY_SHIFT			0
466*4882a593Smuzhiyun #define EMIF_REG_READ_LATENCY_MASK			(0xf << 0)
467*4882a593Smuzhiyun #define EMIF_REG_DLL_SLAVE_DLY_CTRL_SHIFT		4
468*4882a593Smuzhiyun #define EMIF_REG_DLL_SLAVE_DLY_CTRL_MASK		(0xFF << 4)
469*4882a593Smuzhiyun #define EMIF_EMIF_DDR_PHY_CTRL_1_BASE_VAL_SHIFT	12
470*4882a593Smuzhiyun #define EMIF_EMIF_DDR_PHY_CTRL_1_BASE_VAL_MASK	(0xFFFFF << 12)
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun /* DDR_PHY_CTRL_1_SHDW */
473*4882a593Smuzhiyun #define EMIF_REG_DDR_PHY_CTRL_1_SHDW_SHIFT		4
474*4882a593Smuzhiyun #define EMIF_REG_DDR_PHY_CTRL_1_SHDW_MASK		(0xfffffff << 4)
475*4882a593Smuzhiyun #define EMIF_REG_READ_LATENCY_SHDW_SHIFT		0
476*4882a593Smuzhiyun #define EMIF_REG_READ_LATENCY_SHDW_MASK		(0xf << 0)
477*4882a593Smuzhiyun #define EMIF_REG_DLL_SLAVE_DLY_CTRL_SHDW_SHIFT	4
478*4882a593Smuzhiyun #define EMIF_REG_DLL_SLAVE_DLY_CTRL_SHDW_MASK	(0xFF << 4)
479*4882a593Smuzhiyun #define EMIF_EMIF_DDR_PHY_CTRL_1_BASE_VAL_SHDW_SHIFT 12
480*4882a593Smuzhiyun #define EMIF_EMIF_DDR_PHY_CTRL_1_BASE_VAL_SHDW_MASK	(0xFFFFF << 12)
481*4882a593Smuzhiyun #define EMIF_DDR_PHY_CTRL_1_WRLVL_MASK_SHIFT		25
482*4882a593Smuzhiyun #define EMIF_DDR_PHY_CTRL_1_WRLVL_MASK_MASK		(1 << 25)
483*4882a593Smuzhiyun #define EMIF_DDR_PHY_CTRL_1_RDLVLGATE_MASK_SHIFT	26
484*4882a593Smuzhiyun #define EMIF_DDR_PHY_CTRL_1_RDLVLGATE_MASK_MASK		(1 << 26)
485*4882a593Smuzhiyun #define EMIF_DDR_PHY_CTRL_1_RDLVL_MASK_SHIFT		27
486*4882a593Smuzhiyun #define EMIF_DDR_PHY_CTRL_1_RDLVL_MASK_MASK		(1 << 27)
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun /* DDR_PHY_CTRL_2 */
489*4882a593Smuzhiyun #define EMIF_REG_DDR_PHY_CTRL_2_SHIFT		0
490*4882a593Smuzhiyun #define EMIF_REG_DDR_PHY_CTRL_2_MASK		(0xffffffff << 0)
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun /*EMIF_READ_WRITE_LEVELING_CONTROL*/
493*4882a593Smuzhiyun #define EMIF_REG_RDWRLVLFULL_START_SHIFT	31
494*4882a593Smuzhiyun #define EMIF_REG_RDWRLVLFULL_START_MASK		(1 << 31)
495*4882a593Smuzhiyun #define EMIF_REG_RDWRLVLINC_PRE_SHIFT		24
496*4882a593Smuzhiyun #define EMIF_REG_RDWRLVLINC_PRE_MASK		(0x7F << 24)
497*4882a593Smuzhiyun #define EMIF_REG_RDLVLINC_INT_SHIFT		16
498*4882a593Smuzhiyun #define EMIF_REG_RDLVLINC_INT_MASK		(0xFF << 16)
499*4882a593Smuzhiyun #define EMIF_REG_RDLVLGATEINC_INT_SHIFT		8
500*4882a593Smuzhiyun #define EMIF_REG_RDLVLGATEINC_INT_MASK		(0xFF << 8)
501*4882a593Smuzhiyun #define EMIF_REG_WRLVLINC_INT_SHIFT		0
502*4882a593Smuzhiyun #define EMIF_REG_WRLVLINC_INT_MASK		(0xFF << 0)
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun /*EMIF_READ_WRITE_LEVELING_RAMP_CONTROL*/
505*4882a593Smuzhiyun #define EMIF_REG_RDWRLVL_EN_SHIFT		31
506*4882a593Smuzhiyun #define EMIF_REG_RDWRLVL_EN_MASK		(1 << 31)
507*4882a593Smuzhiyun #define EMIF_REG_RDWRLVLINC_RMP_PRE_SHIFT	24
508*4882a593Smuzhiyun #define EMIF_REG_RDWRLVLINC_RMP_PRE_MASK	(0x7F << 24)
509*4882a593Smuzhiyun #define EMIF_REG_RDLVLINC_RMP_INT_SHIFT		16
510*4882a593Smuzhiyun #define EMIF_REG_RDLVLINC_RMP_INT_MASK		(0xFF << 16)
511*4882a593Smuzhiyun #define EMIF_REG_RDLVLGATEINC_RMP_INT_SHIFT	8
512*4882a593Smuzhiyun #define EMIF_REG_RDLVLGATEINC_RMP_INT_MASK	(0xFF << 8)
513*4882a593Smuzhiyun #define EMIF_REG_WRLVLINC_RMP_INT_SHIFT		0
514*4882a593Smuzhiyun #define EMIF_REG_WRLVLINC_RMP_INT_MASK		(0xFF << 0)
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun /*EMIF_READ_WRITE_LEVELING_RAMP_WINDOW*/
517*4882a593Smuzhiyun #define EMIF_REG_RDWRLVLINC_RMP_WIN_SHIFT	0
518*4882a593Smuzhiyun #define EMIF_REG_RDWRLVLINC_RMP_WIN_MASK	(0x1FFF << 0)
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun /* EMIF_PHY_CTRL_36 */
521*4882a593Smuzhiyun #define EMIF_REG_PHY_FIFO_WE_IN_MISALINED_CLR	(1 << 8)
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun #define PHY_RDDQS_RATIO_REGS		5
524*4882a593Smuzhiyun #define PHY_FIFO_WE_SLAVE_RATIO_REGS	5
525*4882a593Smuzhiyun #define PHY_REG_WR_DQ_SLAVE_RATIO_REGS	10
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun /*Leveling Fields */
528*4882a593Smuzhiyun #define DDR3_WR_LVL_INT		0x73
529*4882a593Smuzhiyun #define DDR3_RD_LVL_INT		0x33
530*4882a593Smuzhiyun #define DDR3_RD_LVL_GATE_INT	0x59
531*4882a593Smuzhiyun #define RD_RW_LVL_INC_PRE	0x0
532*4882a593Smuzhiyun #define DDR3_FULL_LVL		(1 << EMIF_REG_RDWRLVL_EN_SHIFT)
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun #define DDR3_INC_LVL	((DDR3_WR_LVL_INT << EMIF_REG_WRLVLINC_INT_SHIFT)   \
535*4882a593Smuzhiyun 		| (DDR3_RD_LVL_GATE_INT << EMIF_REG_RDLVLGATEINC_INT_SHIFT) \
536*4882a593Smuzhiyun 		| (DDR3_RD_LVL_INT << EMIF_REG_RDLVLINC_RMP_INT_SHIFT)      \
537*4882a593Smuzhiyun 		| (RD_RW_LVL_INC_PRE << EMIF_REG_RDWRLVLINC_RMP_PRE_SHIFT))
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun #define SDRAM_CONFIG_EXT_RD_LVL_11_SAMPLES	0x0000C1A7
540*4882a593Smuzhiyun #define SDRAM_CONFIG_EXT_RD_LVL_4_SAMPLES	0x000001A7
541*4882a593Smuzhiyun #define SDRAM_CONFIG_EXT_RD_LVL_11_SAMPLES_ES2 0x0000C1C7
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun /* DMM */
544*4882a593Smuzhiyun #define DMM_BASE			0x4E000040
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun /* Memory Adapter */
547*4882a593Smuzhiyun #define MA_BASE				0x482AF040
548*4882a593Smuzhiyun #define MA_PRIORITY			0x482A2000
549*4882a593Smuzhiyun #define MA_HIMEM_INTERLEAVE_UN_SHIFT	8
550*4882a593Smuzhiyun #define MA_HIMEM_INTERLEAVE_UN_MASK	(1 << 8)
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun /* DMM_LISA_MAP */
553*4882a593Smuzhiyun #define EMIF_SYS_ADDR_SHIFT		24
554*4882a593Smuzhiyun #define EMIF_SYS_ADDR_MASK		(0xff << 24)
555*4882a593Smuzhiyun #define EMIF_SYS_SIZE_SHIFT		20
556*4882a593Smuzhiyun #define EMIF_SYS_SIZE_MASK		(0x7 << 20)
557*4882a593Smuzhiyun #define EMIF_SDRC_INTL_SHIFT	18
558*4882a593Smuzhiyun #define EMIF_SDRC_INTL_MASK		(0x3 << 18)
559*4882a593Smuzhiyun #define EMIF_SDRC_ADDRSPC_SHIFT	16
560*4882a593Smuzhiyun #define EMIF_SDRC_ADDRSPC_MASK	(0x3 << 16)
561*4882a593Smuzhiyun #define EMIF_SDRC_MAP_SHIFT		8
562*4882a593Smuzhiyun #define EMIF_SDRC_MAP_MASK		(0x3 << 8)
563*4882a593Smuzhiyun #define EMIF_SDRC_ADDR_SHIFT	0
564*4882a593Smuzhiyun #define EMIF_SDRC_ADDR_MASK		(0xff << 0)
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun /* DMM_LISA_MAP fields */
567*4882a593Smuzhiyun #define DMM_SDRC_MAP_UNMAPPED		0
568*4882a593Smuzhiyun #define DMM_SDRC_MAP_EMIF1_ONLY		1
569*4882a593Smuzhiyun #define DMM_SDRC_MAP_EMIF2_ONLY		2
570*4882a593Smuzhiyun #define DMM_SDRC_MAP_EMIF1_AND_EMIF2	3
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun #define DMM_SDRC_INTL_NONE		0
573*4882a593Smuzhiyun #define DMM_SDRC_INTL_128B		1
574*4882a593Smuzhiyun #define DMM_SDRC_INTL_256B		2
575*4882a593Smuzhiyun #define DMM_SDRC_INTL_512		3
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun #define DMM_SDRC_ADDR_SPC_SDRAM		0
578*4882a593Smuzhiyun #define DMM_SDRC_ADDR_SPC_NVM		1
579*4882a593Smuzhiyun #define DMM_SDRC_ADDR_SPC_INVALID	2
580*4882a593Smuzhiyun 
581*4882a593Smuzhiyun #define DMM_LISA_MAP_INTERLEAVED_BASE_VAL		(\
582*4882a593Smuzhiyun 	(DMM_SDRC_MAP_EMIF1_AND_EMIF2 << EMIF_SDRC_MAP_SHIFT) |\
583*4882a593Smuzhiyun 	(DMM_SDRC_ADDR_SPC_SDRAM << EMIF_SDRC_ADDRSPC_SHIFT) |\
584*4882a593Smuzhiyun 	(DMM_SDRC_INTL_128B << EMIF_SDRC_INTL_SHIFT) |\
585*4882a593Smuzhiyun 	(CONFIG_SYS_SDRAM_BASE << EMIF_SYS_ADDR_SHIFT))
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun #define DMM_LISA_MAP_EMIF1_ONLY_BASE_VAL	(\
588*4882a593Smuzhiyun 	(DMM_SDRC_MAP_EMIF1_ONLY << EMIF_SDRC_MAP_SHIFT)|\
589*4882a593Smuzhiyun 	(DMM_SDRC_ADDR_SPC_SDRAM << EMIF_SDRC_ADDRSPC_SHIFT)|\
590*4882a593Smuzhiyun 	(DMM_SDRC_INTL_NONE << EMIF_SDRC_INTL_SHIFT))
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun #define DMM_LISA_MAP_EMIF2_ONLY_BASE_VAL	(\
593*4882a593Smuzhiyun 	(DMM_SDRC_MAP_EMIF2_ONLY << EMIF_SDRC_MAP_SHIFT)|\
594*4882a593Smuzhiyun 	(DMM_SDRC_ADDR_SPC_SDRAM << EMIF_SDRC_ADDRSPC_SHIFT)|\
595*4882a593Smuzhiyun 	(DMM_SDRC_INTL_NONE << EMIF_SDRC_INTL_SHIFT))
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun /* Trap for invalid TILER PAT entries */
598*4882a593Smuzhiyun #define DMM_LISA_MAP_0_INVAL_ADDR_TRAP		(\
599*4882a593Smuzhiyun 	(0  << EMIF_SDRC_ADDR_SHIFT) |\
600*4882a593Smuzhiyun 	(DMM_SDRC_MAP_EMIF1_ONLY << EMIF_SDRC_MAP_SHIFT)|\
601*4882a593Smuzhiyun 	(DMM_SDRC_ADDR_SPC_INVALID << EMIF_SDRC_ADDRSPC_SHIFT)|\
602*4882a593Smuzhiyun 	(DMM_SDRC_INTL_NONE << EMIF_SDRC_INTL_SHIFT)|\
603*4882a593Smuzhiyun 	(0xFF << EMIF_SYS_ADDR_SHIFT))
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun #define EMIF_EXT_PHY_CTRL_TIMING_REG	0x5
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun /* Reg mapping structure */
608*4882a593Smuzhiyun struct emif_reg_struct {
609*4882a593Smuzhiyun 	u32 emif_mod_id_rev;
610*4882a593Smuzhiyun 	u32 emif_status;
611*4882a593Smuzhiyun 	u32 emif_sdram_config;
612*4882a593Smuzhiyun 	u32 emif_lpddr2_nvm_config;
613*4882a593Smuzhiyun 	u32 emif_sdram_ref_ctrl;
614*4882a593Smuzhiyun 	u32 emif_sdram_ref_ctrl_shdw;
615*4882a593Smuzhiyun 	u32 emif_sdram_tim_1;
616*4882a593Smuzhiyun 	u32 emif_sdram_tim_1_shdw;
617*4882a593Smuzhiyun 	u32 emif_sdram_tim_2;
618*4882a593Smuzhiyun 	u32 emif_sdram_tim_2_shdw;
619*4882a593Smuzhiyun 	u32 emif_sdram_tim_3;
620*4882a593Smuzhiyun 	u32 emif_sdram_tim_3_shdw;
621*4882a593Smuzhiyun 	u32 emif_lpddr2_nvm_tim;
622*4882a593Smuzhiyun 	u32 emif_lpddr2_nvm_tim_shdw;
623*4882a593Smuzhiyun 	u32 emif_pwr_mgmt_ctrl;
624*4882a593Smuzhiyun 	u32 emif_pwr_mgmt_ctrl_shdw;
625*4882a593Smuzhiyun 	u32 emif_lpddr2_mode_reg_data;
626*4882a593Smuzhiyun 	u32 padding1[1];
627*4882a593Smuzhiyun 	u32 emif_lpddr2_mode_reg_data_es2;
628*4882a593Smuzhiyun 	u32 padding11[1];
629*4882a593Smuzhiyun 	u32 emif_lpddr2_mode_reg_cfg;
630*4882a593Smuzhiyun 	u32 emif_l3_config;
631*4882a593Smuzhiyun 	u32 emif_l3_cfg_val_1;
632*4882a593Smuzhiyun 	u32 emif_l3_cfg_val_2;
633*4882a593Smuzhiyun 	u32 emif_iodft_tlgc;
634*4882a593Smuzhiyun 	u32 padding2[7];
635*4882a593Smuzhiyun 	u32 emif_perf_cnt_1;
636*4882a593Smuzhiyun 	u32 emif_perf_cnt_2;
637*4882a593Smuzhiyun 	u32 emif_perf_cnt_cfg;
638*4882a593Smuzhiyun 	u32 emif_perf_cnt_sel;
639*4882a593Smuzhiyun 	u32 emif_perf_cnt_tim;
640*4882a593Smuzhiyun 	u32 padding3;
641*4882a593Smuzhiyun 	u32 emif_read_idlectrl;
642*4882a593Smuzhiyun 	u32 emif_read_idlectrl_shdw;
643*4882a593Smuzhiyun 	u32 padding4;
644*4882a593Smuzhiyun 	u32 emif_irqstatus_raw_sys;
645*4882a593Smuzhiyun 	u32 emif_irqstatus_raw_ll;
646*4882a593Smuzhiyun 	u32 emif_irqstatus_sys;
647*4882a593Smuzhiyun 	u32 emif_irqstatus_ll;
648*4882a593Smuzhiyun 	u32 emif_irqenable_set_sys;
649*4882a593Smuzhiyun 	u32 emif_irqenable_set_ll;
650*4882a593Smuzhiyun 	u32 emif_irqenable_clr_sys;
651*4882a593Smuzhiyun 	u32 emif_irqenable_clr_ll;
652*4882a593Smuzhiyun 	u32 padding5;
653*4882a593Smuzhiyun 	u32 emif_zq_config;
654*4882a593Smuzhiyun 	u32 emif_temp_alert_config;
655*4882a593Smuzhiyun 	u32 emif_l3_err_log;
656*4882a593Smuzhiyun 	u32 emif_rd_wr_lvl_rmp_win;
657*4882a593Smuzhiyun 	u32 emif_rd_wr_lvl_rmp_ctl;
658*4882a593Smuzhiyun 	u32 emif_rd_wr_lvl_ctl;
659*4882a593Smuzhiyun 	u32 padding6[1];
660*4882a593Smuzhiyun 	u32 emif_ddr_phy_ctrl_1;
661*4882a593Smuzhiyun 	u32 emif_ddr_phy_ctrl_1_shdw;
662*4882a593Smuzhiyun 	u32 emif_ddr_phy_ctrl_2;
663*4882a593Smuzhiyun 	u32 padding7[4];
664*4882a593Smuzhiyun 	u32 emif_prio_class_serv_map;
665*4882a593Smuzhiyun 	u32 emif_connect_id_serv_1_map;
666*4882a593Smuzhiyun 	u32 emif_connect_id_serv_2_map;
667*4882a593Smuzhiyun 	u32 padding8[5];
668*4882a593Smuzhiyun 	u32 emif_rd_wr_exec_thresh;
669*4882a593Smuzhiyun 	u32 emif_cos_config;
670*4882a593Smuzhiyun 	u32 padding9[6];
671*4882a593Smuzhiyun 	u32 emif_ddr_phy_status[28];
672*4882a593Smuzhiyun 	u32 padding10[20];
673*4882a593Smuzhiyun 	u32 emif_ddr_ext_phy_ctrl_1;
674*4882a593Smuzhiyun 	u32 emif_ddr_ext_phy_ctrl_1_shdw;
675*4882a593Smuzhiyun 	u32 emif_ddr_ext_phy_ctrl_2;
676*4882a593Smuzhiyun 	u32 emif_ddr_ext_phy_ctrl_2_shdw;
677*4882a593Smuzhiyun 	u32 emif_ddr_ext_phy_ctrl_3;
678*4882a593Smuzhiyun 	u32 emif_ddr_ext_phy_ctrl_3_shdw;
679*4882a593Smuzhiyun 	u32 emif_ddr_ext_phy_ctrl_4;
680*4882a593Smuzhiyun 	u32 emif_ddr_ext_phy_ctrl_4_shdw;
681*4882a593Smuzhiyun 	u32 emif_ddr_ext_phy_ctrl_5;
682*4882a593Smuzhiyun 	u32 emif_ddr_ext_phy_ctrl_5_shdw;
683*4882a593Smuzhiyun 	u32 emif_ddr_ext_phy_ctrl_6;
684*4882a593Smuzhiyun 	u32 emif_ddr_ext_phy_ctrl_6_shdw;
685*4882a593Smuzhiyun 	u32 emif_ddr_ext_phy_ctrl_7;
686*4882a593Smuzhiyun 	u32 emif_ddr_ext_phy_ctrl_7_shdw;
687*4882a593Smuzhiyun 	u32 emif_ddr_ext_phy_ctrl_8;
688*4882a593Smuzhiyun 	u32 emif_ddr_ext_phy_ctrl_8_shdw;
689*4882a593Smuzhiyun 	u32 emif_ddr_ext_phy_ctrl_9;
690*4882a593Smuzhiyun 	u32 emif_ddr_ext_phy_ctrl_9_shdw;
691*4882a593Smuzhiyun 	u32 emif_ddr_ext_phy_ctrl_10;
692*4882a593Smuzhiyun 	u32 emif_ddr_ext_phy_ctrl_10_shdw;
693*4882a593Smuzhiyun 	u32 emif_ddr_ext_phy_ctrl_11;
694*4882a593Smuzhiyun 	u32 emif_ddr_ext_phy_ctrl_11_shdw;
695*4882a593Smuzhiyun 	u32 emif_ddr_ext_phy_ctrl_12;
696*4882a593Smuzhiyun 	u32 emif_ddr_ext_phy_ctrl_12_shdw;
697*4882a593Smuzhiyun 	u32 emif_ddr_ext_phy_ctrl_13;
698*4882a593Smuzhiyun 	u32 emif_ddr_ext_phy_ctrl_13_shdw;
699*4882a593Smuzhiyun 	u32 emif_ddr_ext_phy_ctrl_14;
700*4882a593Smuzhiyun 	u32 emif_ddr_ext_phy_ctrl_14_shdw;
701*4882a593Smuzhiyun 	u32 emif_ddr_ext_phy_ctrl_15;
702*4882a593Smuzhiyun 	u32 emif_ddr_ext_phy_ctrl_15_shdw;
703*4882a593Smuzhiyun 	u32 emif_ddr_ext_phy_ctrl_16;
704*4882a593Smuzhiyun 	u32 emif_ddr_ext_phy_ctrl_16_shdw;
705*4882a593Smuzhiyun 	u32 emif_ddr_ext_phy_ctrl_17;
706*4882a593Smuzhiyun 	u32 emif_ddr_ext_phy_ctrl_17_shdw;
707*4882a593Smuzhiyun 	u32 emif_ddr_ext_phy_ctrl_18;
708*4882a593Smuzhiyun 	u32 emif_ddr_ext_phy_ctrl_18_shdw;
709*4882a593Smuzhiyun 	u32 emif_ddr_ext_phy_ctrl_19;
710*4882a593Smuzhiyun 	u32 emif_ddr_ext_phy_ctrl_19_shdw;
711*4882a593Smuzhiyun 	u32 emif_ddr_ext_phy_ctrl_20;
712*4882a593Smuzhiyun 	u32 emif_ddr_ext_phy_ctrl_20_shdw;
713*4882a593Smuzhiyun 	u32 emif_ddr_ext_phy_ctrl_21;
714*4882a593Smuzhiyun 	u32 emif_ddr_ext_phy_ctrl_21_shdw;
715*4882a593Smuzhiyun 	u32 emif_ddr_ext_phy_ctrl_22;
716*4882a593Smuzhiyun 	u32 emif_ddr_ext_phy_ctrl_22_shdw;
717*4882a593Smuzhiyun 	u32 emif_ddr_ext_phy_ctrl_23;
718*4882a593Smuzhiyun 	u32 emif_ddr_ext_phy_ctrl_23_shdw;
719*4882a593Smuzhiyun 	u32 emif_ddr_ext_phy_ctrl_24;
720*4882a593Smuzhiyun 	u32 emif_ddr_ext_phy_ctrl_24_shdw;
721*4882a593Smuzhiyun 	u32 emif_ddr_ext_phy_ctrl_25;
722*4882a593Smuzhiyun 	u32 emif_ddr_ext_phy_ctrl_25_shdw;
723*4882a593Smuzhiyun 	u32 emif_ddr_ext_phy_ctrl_26;
724*4882a593Smuzhiyun 	u32 emif_ddr_ext_phy_ctrl_26_shdw;
725*4882a593Smuzhiyun 	u32 emif_ddr_ext_phy_ctrl_27;
726*4882a593Smuzhiyun 	u32 emif_ddr_ext_phy_ctrl_27_shdw;
727*4882a593Smuzhiyun 	u32 emif_ddr_ext_phy_ctrl_28;
728*4882a593Smuzhiyun 	u32 emif_ddr_ext_phy_ctrl_28_shdw;
729*4882a593Smuzhiyun 	u32 emif_ddr_ext_phy_ctrl_29;
730*4882a593Smuzhiyun 	u32 emif_ddr_ext_phy_ctrl_29_shdw;
731*4882a593Smuzhiyun 	u32 emif_ddr_ext_phy_ctrl_30;
732*4882a593Smuzhiyun 	u32 emif_ddr_ext_phy_ctrl_30_shdw;
733*4882a593Smuzhiyun 	u32 emif_ddr_ext_phy_ctrl_31;
734*4882a593Smuzhiyun 	u32 emif_ddr_ext_phy_ctrl_31_shdw;
735*4882a593Smuzhiyun 	u32 emif_ddr_ext_phy_ctrl_32;
736*4882a593Smuzhiyun 	u32 emif_ddr_ext_phy_ctrl_32_shdw;
737*4882a593Smuzhiyun 	u32 emif_ddr_ext_phy_ctrl_33;
738*4882a593Smuzhiyun 	u32 emif_ddr_ext_phy_ctrl_33_shdw;
739*4882a593Smuzhiyun 	u32 emif_ddr_ext_phy_ctrl_34;
740*4882a593Smuzhiyun 	u32 emif_ddr_ext_phy_ctrl_34_shdw;
741*4882a593Smuzhiyun 	u32 emif_ddr_ext_phy_ctrl_35;
742*4882a593Smuzhiyun 	u32 emif_ddr_ext_phy_ctrl_35_shdw;
743*4882a593Smuzhiyun 	union {
744*4882a593Smuzhiyun 		u32 emif_ddr_ext_phy_ctrl_36;
745*4882a593Smuzhiyun 		u32 emif_ddr_fifo_misaligned_clear_1;
746*4882a593Smuzhiyun 	};
747*4882a593Smuzhiyun 	union {
748*4882a593Smuzhiyun 		u32 emif_ddr_ext_phy_ctrl_36_shdw;
749*4882a593Smuzhiyun 		u32 emif_ddr_fifo_misaligned_clear_2;
750*4882a593Smuzhiyun 	};
751*4882a593Smuzhiyun };
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun struct dmm_lisa_map_regs {
754*4882a593Smuzhiyun 	u32 dmm_lisa_map_0;
755*4882a593Smuzhiyun 	u32 dmm_lisa_map_1;
756*4882a593Smuzhiyun 	u32 dmm_lisa_map_2;
757*4882a593Smuzhiyun 	u32 dmm_lisa_map_3;
758*4882a593Smuzhiyun 	u8 is_ma_present;
759*4882a593Smuzhiyun };
760*4882a593Smuzhiyun 
761*4882a593Smuzhiyun #define CS0	0
762*4882a593Smuzhiyun #define CS1	1
763*4882a593Smuzhiyun /* The maximum frequency at which the LPDDR2 interface can operate in Hz*/
764*4882a593Smuzhiyun #define MAX_LPDDR2_FREQ	400000000	/* 400 MHz */
765*4882a593Smuzhiyun 
766*4882a593Smuzhiyun /*
767*4882a593Smuzhiyun  * The period of DDR clk is represented as numerator and denominator for
768*4882a593Smuzhiyun  * better accuracy in integer based calculations. However, if the numerator
769*4882a593Smuzhiyun  * and denominator are very huge there may be chances of overflow in
770*4882a593Smuzhiyun  * calculations. So, as a trade-off keep denominator(and consequently
771*4882a593Smuzhiyun  * numerator) within a limit sacrificing some accuracy - but not much
772*4882a593Smuzhiyun  * If denominator and numerator are already small (such as at 400 MHz)
773*4882a593Smuzhiyun  * no adjustment is needed
774*4882a593Smuzhiyun  */
775*4882a593Smuzhiyun #define EMIF_PERIOD_DEN_LIMIT	1000
776*4882a593Smuzhiyun /*
777*4882a593Smuzhiyun  * Maximum number of different frequencies supported by EMIF driver
778*4882a593Smuzhiyun  * Determines the number of entries in the pointer array for register
779*4882a593Smuzhiyun  * cache
780*4882a593Smuzhiyun  */
781*4882a593Smuzhiyun #define EMIF_MAX_NUM_FREQUENCIES	6
782*4882a593Smuzhiyun /*
783*4882a593Smuzhiyun  * Indices into the Addressing Table array.
784*4882a593Smuzhiyun  * One entry each for all the different types of devices with different
785*4882a593Smuzhiyun  * addressing schemes
786*4882a593Smuzhiyun  */
787*4882a593Smuzhiyun #define ADDR_TABLE_INDEX64M	0
788*4882a593Smuzhiyun #define ADDR_TABLE_INDEX128M	1
789*4882a593Smuzhiyun #define ADDR_TABLE_INDEX256M	2
790*4882a593Smuzhiyun #define ADDR_TABLE_INDEX512M	3
791*4882a593Smuzhiyun #define ADDR_TABLE_INDEX1GS4	4
792*4882a593Smuzhiyun #define ADDR_TABLE_INDEX2GS4	5
793*4882a593Smuzhiyun #define ADDR_TABLE_INDEX4G	6
794*4882a593Smuzhiyun #define ADDR_TABLE_INDEX8G	7
795*4882a593Smuzhiyun #define ADDR_TABLE_INDEX1GS2	8
796*4882a593Smuzhiyun #define ADDR_TABLE_INDEX2GS2	9
797*4882a593Smuzhiyun #define ADDR_TABLE_INDEXMAX	10
798*4882a593Smuzhiyun 
799*4882a593Smuzhiyun /* Number of Row bits */
800*4882a593Smuzhiyun #define ROW_9  0
801*4882a593Smuzhiyun #define ROW_10 1
802*4882a593Smuzhiyun #define ROW_11 2
803*4882a593Smuzhiyun #define ROW_12 3
804*4882a593Smuzhiyun #define ROW_13 4
805*4882a593Smuzhiyun #define ROW_14 5
806*4882a593Smuzhiyun #define ROW_15 6
807*4882a593Smuzhiyun #define ROW_16 7
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun /* Number of Column bits */
810*4882a593Smuzhiyun #define COL_8   0
811*4882a593Smuzhiyun #define COL_9   1
812*4882a593Smuzhiyun #define COL_10  2
813*4882a593Smuzhiyun #define COL_11  3
814*4882a593Smuzhiyun #define COL_7   4 /*Not supported by OMAP included for completeness */
815*4882a593Smuzhiyun 
816*4882a593Smuzhiyun /* Number of Banks*/
817*4882a593Smuzhiyun #define BANKS1 0
818*4882a593Smuzhiyun #define BANKS2 1
819*4882a593Smuzhiyun #define BANKS4 2
820*4882a593Smuzhiyun #define BANKS8 3
821*4882a593Smuzhiyun 
822*4882a593Smuzhiyun /* Refresh rate in micro seconds x 10 */
823*4882a593Smuzhiyun #define T_REFI_15_6	156
824*4882a593Smuzhiyun #define T_REFI_7_8	78
825*4882a593Smuzhiyun #define T_REFI_3_9	39
826*4882a593Smuzhiyun 
827*4882a593Smuzhiyun #define EBANK_CS1_DIS	0
828*4882a593Smuzhiyun #define EBANK_CS1_EN	1
829*4882a593Smuzhiyun 
830*4882a593Smuzhiyun /* Read Latency used by the device at reset */
831*4882a593Smuzhiyun #define RL_BOOT		3
832*4882a593Smuzhiyun /* Read Latency for the highest frequency you want to use */
833*4882a593Smuzhiyun #ifdef CONFIG_OMAP54XX
834*4882a593Smuzhiyun #define RL_FINAL	8
835*4882a593Smuzhiyun #else
836*4882a593Smuzhiyun #define RL_FINAL	6
837*4882a593Smuzhiyun #endif
838*4882a593Smuzhiyun 
839*4882a593Smuzhiyun 
840*4882a593Smuzhiyun /* Interleaving policies at EMIF level- between banks and Chip Selects */
841*4882a593Smuzhiyun #define EMIF_INTERLEAVING_POLICY_MAX_INTERLEAVING	0
842*4882a593Smuzhiyun #define EMIF_INTERLEAVING_POLICY_NO_BANK_INTERLEAVING	3
843*4882a593Smuzhiyun 
844*4882a593Smuzhiyun /*
845*4882a593Smuzhiyun  * Interleaving policy to be used
846*4882a593Smuzhiyun  * Currently set to MAX interleaving for better performance
847*4882a593Smuzhiyun  */
848*4882a593Smuzhiyun #define EMIF_INTERLEAVING_POLICY EMIF_INTERLEAVING_POLICY_MAX_INTERLEAVING
849*4882a593Smuzhiyun 
850*4882a593Smuzhiyun /* State of the core voltage:
851*4882a593Smuzhiyun  * This is important for some parameters such as read idle control and
852*4882a593Smuzhiyun  * ZQ calibration timings. Timings are much stricter when voltage ramp
853*4882a593Smuzhiyun  * is happening compared to when the voltage is stable.
854*4882a593Smuzhiyun  * We need to calculate two sets of values for these parameters and use
855*4882a593Smuzhiyun  * them accordingly
856*4882a593Smuzhiyun  */
857*4882a593Smuzhiyun #define LPDDR2_VOLTAGE_STABLE	0
858*4882a593Smuzhiyun #define LPDDR2_VOLTAGE_RAMPING	1
859*4882a593Smuzhiyun 
860*4882a593Smuzhiyun /* Length of the forced read idle period in terms of cycles */
861*4882a593Smuzhiyun #define EMIF_REG_READ_IDLE_LEN_VAL	5
862*4882a593Smuzhiyun 
863*4882a593Smuzhiyun /* Interval between forced 'read idles' */
864*4882a593Smuzhiyun /* To be used when voltage is changed for DPS/DVFS - 1us */
865*4882a593Smuzhiyun #define READ_IDLE_INTERVAL_DVFS		(1*1000)
866*4882a593Smuzhiyun /*
867*4882a593Smuzhiyun  * To be used when voltage is not scaled except by Smart Reflex
868*4882a593Smuzhiyun  * 50us - or maximum value will do
869*4882a593Smuzhiyun  */
870*4882a593Smuzhiyun #define READ_IDLE_INTERVAL_NORMAL	(50*1000)
871*4882a593Smuzhiyun 
872*4882a593Smuzhiyun 
873*4882a593Smuzhiyun /*
874*4882a593Smuzhiyun  * Unless voltage is changing due to DVFS one ZQCS command every 50ms should
875*4882a593Smuzhiyun  * be enough. This shoule be enough also in the case when voltage is changing
876*4882a593Smuzhiyun  * due to smart-reflex.
877*4882a593Smuzhiyun  */
878*4882a593Smuzhiyun #define EMIF_ZQCS_INTERVAL_NORMAL_IN_US	(50*1000)
879*4882a593Smuzhiyun /*
880*4882a593Smuzhiyun  * If voltage is changing due to DVFS ZQCS should be performed more
881*4882a593Smuzhiyun  * often(every 50us)
882*4882a593Smuzhiyun  */
883*4882a593Smuzhiyun #define EMIF_ZQCS_INTERVAL_DVFS_IN_US	50
884*4882a593Smuzhiyun 
885*4882a593Smuzhiyun /* The interval between ZQCL commands as a multiple of ZQCS interval */
886*4882a593Smuzhiyun #define REG_ZQ_ZQCL_MULT		4
887*4882a593Smuzhiyun /* The interval between ZQINIT commands as a multiple of ZQCL interval */
888*4882a593Smuzhiyun #define REG_ZQ_ZQINIT_MULT		3
889*4882a593Smuzhiyun /* Enable ZQ Calibration on exiting Self-refresh */
890*4882a593Smuzhiyun #define REG_ZQ_SFEXITEN_ENABLE		1
891*4882a593Smuzhiyun /*
892*4882a593Smuzhiyun  * ZQ Calibration simultaneously on both chip-selects:
893*4882a593Smuzhiyun  * Needs one calibration resistor per CS
894*4882a593Smuzhiyun  * None of the boards that we know of have this capability
895*4882a593Smuzhiyun  * So disabled by default
896*4882a593Smuzhiyun  */
897*4882a593Smuzhiyun #define REG_ZQ_DUALCALEN_DISABLE	0
898*4882a593Smuzhiyun /*
899*4882a593Smuzhiyun  * Enable ZQ Calibration by default on CS0. If we are asked to program
900*4882a593Smuzhiyun  * the EMIF there will be something connected to CS0 for sure
901*4882a593Smuzhiyun  */
902*4882a593Smuzhiyun #define REG_ZQ_CS0EN_ENABLE		1
903*4882a593Smuzhiyun 
904*4882a593Smuzhiyun /* EMIF_PWR_MGMT_CTRL register */
905*4882a593Smuzhiyun /* Low power modes */
906*4882a593Smuzhiyun #define LP_MODE_DISABLE		0
907*4882a593Smuzhiyun #define LP_MODE_CLOCK_STOP	1
908*4882a593Smuzhiyun #define LP_MODE_SELF_REFRESH	2
909*4882a593Smuzhiyun #define LP_MODE_PWR_DN		3
910*4882a593Smuzhiyun 
911*4882a593Smuzhiyun /* REG_DPD_EN */
912*4882a593Smuzhiyun #define DPD_DISABLE	0
913*4882a593Smuzhiyun #define DPD_ENABLE	1
914*4882a593Smuzhiyun 
915*4882a593Smuzhiyun /* Maximum delay before Low Power Modes */
916*4882a593Smuzhiyun #define REG_CS_TIM		0x0
917*4882a593Smuzhiyun #define REG_SR_TIM		0xF
918*4882a593Smuzhiyun #define REG_PD_TIM		0xF
919*4882a593Smuzhiyun 
920*4882a593Smuzhiyun 
921*4882a593Smuzhiyun /* EMIF_PWR_MGMT_CTRL register */
922*4882a593Smuzhiyun #define EMIF_PWR_MGMT_CTRL (\
923*4882a593Smuzhiyun 	((REG_CS_TIM << EMIF_REG_CS_TIM_SHIFT) & EMIF_REG_CS_TIM_MASK)|\
924*4882a593Smuzhiyun 	((REG_SR_TIM << EMIF_REG_SR_TIM_SHIFT) & EMIF_REG_SR_TIM_MASK)|\
925*4882a593Smuzhiyun 	((REG_PD_TIM << EMIF_REG_PD_TIM_SHIFT) & EMIF_REG_PD_TIM_MASK)|\
926*4882a593Smuzhiyun 	((LP_MODE_SELF_REFRESH << EMIF_REG_LP_MODE_SHIFT)\
927*4882a593Smuzhiyun 			& EMIF_REG_LP_MODE_MASK) |\
928*4882a593Smuzhiyun 	((DPD_DISABLE << EMIF_REG_DPD_EN_SHIFT)\
929*4882a593Smuzhiyun 			& EMIF_REG_DPD_EN_MASK))\
930*4882a593Smuzhiyun 
931*4882a593Smuzhiyun #define EMIF_PWR_MGMT_CTRL_SHDW (\
932*4882a593Smuzhiyun 	((REG_CS_TIM << EMIF_REG_CS_TIM_SHDW_SHIFT)\
933*4882a593Smuzhiyun 			& EMIF_REG_CS_TIM_SHDW_MASK) |\
934*4882a593Smuzhiyun 	((REG_SR_TIM << EMIF_REG_SR_TIM_SHDW_SHIFT)\
935*4882a593Smuzhiyun 			& EMIF_REG_SR_TIM_SHDW_MASK) |\
936*4882a593Smuzhiyun 	((REG_PD_TIM << EMIF_REG_PD_TIM_SHDW_SHIFT)\
937*4882a593Smuzhiyun 			& EMIF_REG_PD_TIM_SHDW_MASK))
938*4882a593Smuzhiyun 
939*4882a593Smuzhiyun /* EMIF_L3_CONFIG register value */
940*4882a593Smuzhiyun #define EMIF_L3_CONFIG_VAL_SYS_10_LL_0	0x0A0000FF
941*4882a593Smuzhiyun #define EMIF_L3_CONFIG_VAL_SYS_10_MPU_3_LL_0	0x0A300000
942*4882a593Smuzhiyun #define EMIF_L3_CONFIG_VAL_SYS_10_MPU_5_LL_0	0x0A500000
943*4882a593Smuzhiyun 
944*4882a593Smuzhiyun /*
945*4882a593Smuzhiyun  * Value of bits 12:31 of DDR_PHY_CTRL_1 register:
946*4882a593Smuzhiyun  * All these fields have magic values dependent on frequency and
947*4882a593Smuzhiyun  * determined by PHY and DLL integration with EMIF. Setting the magic
948*4882a593Smuzhiyun  * values suggested by hw team.
949*4882a593Smuzhiyun  */
950*4882a593Smuzhiyun #define EMIF_DDR_PHY_CTRL_1_BASE_VAL			0x049FF
951*4882a593Smuzhiyun #define EMIF_DLL_SLAVE_DLY_CTRL_400_MHZ			0x41
952*4882a593Smuzhiyun #define EMIF_DLL_SLAVE_DLY_CTRL_200_MHZ			0x80
953*4882a593Smuzhiyun #define EMIF_DLL_SLAVE_DLY_CTRL_100_MHZ_AND_LESS	0xFF
954*4882a593Smuzhiyun 
955*4882a593Smuzhiyun /*
956*4882a593Smuzhiyun * MR1 value:
957*4882a593Smuzhiyun * Burst length	: 8
958*4882a593Smuzhiyun * Burst type	: sequential
959*4882a593Smuzhiyun * Wrap		: enabled
960*4882a593Smuzhiyun * nWR		: 3(default). EMIF does not do pre-charge.
961*4882a593Smuzhiyun *		: So nWR is don't care
962*4882a593Smuzhiyun */
963*4882a593Smuzhiyun #define MR1_BL_8_BT_SEQ_WRAP_EN_NWR_3	0x23
964*4882a593Smuzhiyun #define MR1_BL_8_BT_SEQ_WRAP_EN_NWR_8	0xc3
965*4882a593Smuzhiyun 
966*4882a593Smuzhiyun /* MR2 */
967*4882a593Smuzhiyun #define MR2_RL3_WL1			1
968*4882a593Smuzhiyun #define MR2_RL4_WL2			2
969*4882a593Smuzhiyun #define MR2_RL5_WL2			3
970*4882a593Smuzhiyun #define MR2_RL6_WL3			4
971*4882a593Smuzhiyun 
972*4882a593Smuzhiyun /* MR10: ZQ calibration codes */
973*4882a593Smuzhiyun #define MR10_ZQ_ZQCS		0x56
974*4882a593Smuzhiyun #define MR10_ZQ_ZQCL		0xAB
975*4882a593Smuzhiyun #define MR10_ZQ_ZQINIT		0xFF
976*4882a593Smuzhiyun #define MR10_ZQ_ZQRESET		0xC3
977*4882a593Smuzhiyun 
978*4882a593Smuzhiyun /* TEMP_ALERT_CONFIG */
979*4882a593Smuzhiyun #define TEMP_ALERT_POLL_INTERVAL_MS	360 /* for temp gradient - 5 C/s */
980*4882a593Smuzhiyun #define TEMP_ALERT_CONFIG_DEVCT_1	0
981*4882a593Smuzhiyun #define TEMP_ALERT_CONFIG_DEVWDT_32	2
982*4882a593Smuzhiyun 
983*4882a593Smuzhiyun /* MR16 value: refresh full array(no partial array self refresh) */
984*4882a593Smuzhiyun #define MR16_REF_FULL_ARRAY	0
985*4882a593Smuzhiyun 
986*4882a593Smuzhiyun /*
987*4882a593Smuzhiyun  * Maximum number of entries we keep in our array of timing tables
988*4882a593Smuzhiyun  * We need not keep all the speed bins supported by the device
989*4882a593Smuzhiyun  * We need to keep timing tables for only the speed bins that we
990*4882a593Smuzhiyun  * are interested in
991*4882a593Smuzhiyun  */
992*4882a593Smuzhiyun #define MAX_NUM_SPEEDBINS	4
993*4882a593Smuzhiyun 
994*4882a593Smuzhiyun /* LPDDR2 Densities */
995*4882a593Smuzhiyun #define LPDDR2_DENSITY_64Mb	0
996*4882a593Smuzhiyun #define LPDDR2_DENSITY_128Mb	1
997*4882a593Smuzhiyun #define LPDDR2_DENSITY_256Mb	2
998*4882a593Smuzhiyun #define LPDDR2_DENSITY_512Mb	3
999*4882a593Smuzhiyun #define LPDDR2_DENSITY_1Gb	4
1000*4882a593Smuzhiyun #define LPDDR2_DENSITY_2Gb	5
1001*4882a593Smuzhiyun #define LPDDR2_DENSITY_4Gb	6
1002*4882a593Smuzhiyun #define LPDDR2_DENSITY_8Gb	7
1003*4882a593Smuzhiyun #define LPDDR2_DENSITY_16Gb	8
1004*4882a593Smuzhiyun #define LPDDR2_DENSITY_32Gb	9
1005*4882a593Smuzhiyun 
1006*4882a593Smuzhiyun /* LPDDR2 type */
1007*4882a593Smuzhiyun #define	LPDDR2_TYPE_S4	0
1008*4882a593Smuzhiyun #define	LPDDR2_TYPE_S2	1
1009*4882a593Smuzhiyun #define	LPDDR2_TYPE_NVM	2
1010*4882a593Smuzhiyun 
1011*4882a593Smuzhiyun /* LPDDR2 IO width */
1012*4882a593Smuzhiyun #define	LPDDR2_IO_WIDTH_32	0
1013*4882a593Smuzhiyun #define	LPDDR2_IO_WIDTH_16	1
1014*4882a593Smuzhiyun #define	LPDDR2_IO_WIDTH_8	2
1015*4882a593Smuzhiyun 
1016*4882a593Smuzhiyun /* Mode register numbers */
1017*4882a593Smuzhiyun #define LPDDR2_MR0	0
1018*4882a593Smuzhiyun #define LPDDR2_MR1	1
1019*4882a593Smuzhiyun #define LPDDR2_MR2	2
1020*4882a593Smuzhiyun #define LPDDR2_MR3	3
1021*4882a593Smuzhiyun #define LPDDR2_MR4	4
1022*4882a593Smuzhiyun #define LPDDR2_MR5	5
1023*4882a593Smuzhiyun #define LPDDR2_MR6	6
1024*4882a593Smuzhiyun #define LPDDR2_MR7	7
1025*4882a593Smuzhiyun #define LPDDR2_MR8	8
1026*4882a593Smuzhiyun #define LPDDR2_MR9	9
1027*4882a593Smuzhiyun #define LPDDR2_MR10	10
1028*4882a593Smuzhiyun #define LPDDR2_MR11	11
1029*4882a593Smuzhiyun #define LPDDR2_MR16	16
1030*4882a593Smuzhiyun #define LPDDR2_MR17	17
1031*4882a593Smuzhiyun #define LPDDR2_MR18	18
1032*4882a593Smuzhiyun 
1033*4882a593Smuzhiyun /* MR0 */
1034*4882a593Smuzhiyun #define LPDDR2_MR0_DAI_SHIFT	0
1035*4882a593Smuzhiyun #define LPDDR2_MR0_DAI_MASK	1
1036*4882a593Smuzhiyun #define LPDDR2_MR0_DI_SHIFT	1
1037*4882a593Smuzhiyun #define LPDDR2_MR0_DI_MASK	(1 << 1)
1038*4882a593Smuzhiyun #define LPDDR2_MR0_DNVI_SHIFT	2
1039*4882a593Smuzhiyun #define LPDDR2_MR0_DNVI_MASK	(1 << 2)
1040*4882a593Smuzhiyun 
1041*4882a593Smuzhiyun /* MR4 */
1042*4882a593Smuzhiyun #define MR4_SDRAM_REF_RATE_SHIFT	0
1043*4882a593Smuzhiyun #define MR4_SDRAM_REF_RATE_MASK		7
1044*4882a593Smuzhiyun #define MR4_TUF_SHIFT			7
1045*4882a593Smuzhiyun #define MR4_TUF_MASK			(1 << 7)
1046*4882a593Smuzhiyun 
1047*4882a593Smuzhiyun /* MR4 SDRAM Refresh Rate field values */
1048*4882a593Smuzhiyun #define SDRAM_TEMP_LESS_LOW_SHUTDOWN			0x0
1049*4882a593Smuzhiyun #define SDRAM_TEMP_LESS_4X_REFRESH_AND_TIMINGS		0x1
1050*4882a593Smuzhiyun #define SDRAM_TEMP_LESS_2X_REFRESH_AND_TIMINGS		0x2
1051*4882a593Smuzhiyun #define SDRAM_TEMP_NOMINAL				0x3
1052*4882a593Smuzhiyun #define SDRAM_TEMP_RESERVED_4				0x4
1053*4882a593Smuzhiyun #define SDRAM_TEMP_HIGH_DERATE_REFRESH			0x5
1054*4882a593Smuzhiyun #define SDRAM_TEMP_HIGH_DERATE_REFRESH_AND_TIMINGS	0x6
1055*4882a593Smuzhiyun #define SDRAM_TEMP_VERY_HIGH_SHUTDOWN			0x7
1056*4882a593Smuzhiyun 
1057*4882a593Smuzhiyun #define LPDDR2_MANUFACTURER_SAMSUNG	1
1058*4882a593Smuzhiyun #define LPDDR2_MANUFACTURER_QIMONDA	2
1059*4882a593Smuzhiyun #define LPDDR2_MANUFACTURER_ELPIDA	3
1060*4882a593Smuzhiyun #define LPDDR2_MANUFACTURER_ETRON	4
1061*4882a593Smuzhiyun #define LPDDR2_MANUFACTURER_NANYA	5
1062*4882a593Smuzhiyun #define LPDDR2_MANUFACTURER_HYNIX	6
1063*4882a593Smuzhiyun #define LPDDR2_MANUFACTURER_MOSEL	7
1064*4882a593Smuzhiyun #define LPDDR2_MANUFACTURER_WINBOND	8
1065*4882a593Smuzhiyun #define LPDDR2_MANUFACTURER_ESMT	9
1066*4882a593Smuzhiyun #define LPDDR2_MANUFACTURER_SPANSION 11
1067*4882a593Smuzhiyun #define LPDDR2_MANUFACTURER_SST		12
1068*4882a593Smuzhiyun #define LPDDR2_MANUFACTURER_ZMOS	13
1069*4882a593Smuzhiyun #define LPDDR2_MANUFACTURER_INTEL	14
1070*4882a593Smuzhiyun #define LPDDR2_MANUFACTURER_NUMONYX	254
1071*4882a593Smuzhiyun #define LPDDR2_MANUFACTURER_MICRON	255
1072*4882a593Smuzhiyun 
1073*4882a593Smuzhiyun /* MR8 register fields */
1074*4882a593Smuzhiyun #define MR8_TYPE_SHIFT		0x0
1075*4882a593Smuzhiyun #define MR8_TYPE_MASK		0x3
1076*4882a593Smuzhiyun #define MR8_DENSITY_SHIFT	0x2
1077*4882a593Smuzhiyun #define MR8_DENSITY_MASK	(0xF << 0x2)
1078*4882a593Smuzhiyun #define MR8_IO_WIDTH_SHIFT	0x6
1079*4882a593Smuzhiyun #define MR8_IO_WIDTH_MASK	(0x3 << 0x6)
1080*4882a593Smuzhiyun 
1081*4882a593Smuzhiyun /* SDRAM TYPE */
1082*4882a593Smuzhiyun #define EMIF_SDRAM_TYPE_DDR2	0x2
1083*4882a593Smuzhiyun #define EMIF_SDRAM_TYPE_DDR3	0x3
1084*4882a593Smuzhiyun #define EMIF_SDRAM_TYPE_LPDDR2	0x4
1085*4882a593Smuzhiyun 
1086*4882a593Smuzhiyun struct lpddr2_addressing {
1087*4882a593Smuzhiyun 	u8	num_banks;
1088*4882a593Smuzhiyun 	u8	t_REFI_us_x10;
1089*4882a593Smuzhiyun 	u8	row_sz[2]; /* One entry each for x32 and x16 */
1090*4882a593Smuzhiyun 	u8	col_sz[2]; /* One entry each for x32 and x16 */
1091*4882a593Smuzhiyun };
1092*4882a593Smuzhiyun 
1093*4882a593Smuzhiyun /* Structure for timings from the DDR datasheet */
1094*4882a593Smuzhiyun struct lpddr2_ac_timings {
1095*4882a593Smuzhiyun 	u32 max_freq;
1096*4882a593Smuzhiyun 	u8 RL;
1097*4882a593Smuzhiyun 	u8 tRPab;
1098*4882a593Smuzhiyun 	u8 tRCD;
1099*4882a593Smuzhiyun 	u8 tWR;
1100*4882a593Smuzhiyun 	u8 tRASmin;
1101*4882a593Smuzhiyun 	u8 tRRD;
1102*4882a593Smuzhiyun 	u8 tWTRx2;
1103*4882a593Smuzhiyun 	u8 tXSR;
1104*4882a593Smuzhiyun 	u8 tXPx2;
1105*4882a593Smuzhiyun 	u8 tRFCab;
1106*4882a593Smuzhiyun 	u8 tRTPx2;
1107*4882a593Smuzhiyun 	u8 tCKE;
1108*4882a593Smuzhiyun 	u8 tCKESR;
1109*4882a593Smuzhiyun 	u8 tZQCS;
1110*4882a593Smuzhiyun 	u32 tZQCL;
1111*4882a593Smuzhiyun 	u32 tZQINIT;
1112*4882a593Smuzhiyun 	u8 tDQSCKMAXx2;
1113*4882a593Smuzhiyun 	u8 tRASmax;
1114*4882a593Smuzhiyun 	u8 tFAW;
1115*4882a593Smuzhiyun 
1116*4882a593Smuzhiyun };
1117*4882a593Smuzhiyun 
1118*4882a593Smuzhiyun /*
1119*4882a593Smuzhiyun  * Min tCK values for some of the parameters:
1120*4882a593Smuzhiyun  * If the calculated clock cycles for the respective parameter is
1121*4882a593Smuzhiyun  * less than the corresponding min tCK value, we need to set the min
1122*4882a593Smuzhiyun  * tCK value. This may happen at lower frequencies.
1123*4882a593Smuzhiyun  */
1124*4882a593Smuzhiyun struct lpddr2_min_tck {
1125*4882a593Smuzhiyun 	u32 tRL;
1126*4882a593Smuzhiyun 	u32 tRP_AB;
1127*4882a593Smuzhiyun 	u32 tRCD;
1128*4882a593Smuzhiyun 	u32 tWR;
1129*4882a593Smuzhiyun 	u32 tRAS_MIN;
1130*4882a593Smuzhiyun 	u32 tRRD;
1131*4882a593Smuzhiyun 	u32 tWTR;
1132*4882a593Smuzhiyun 	u32 tXP;
1133*4882a593Smuzhiyun 	u32 tRTP;
1134*4882a593Smuzhiyun 	u8  tCKE;
1135*4882a593Smuzhiyun 	u32 tCKESR;
1136*4882a593Smuzhiyun 	u32 tFAW;
1137*4882a593Smuzhiyun };
1138*4882a593Smuzhiyun 
1139*4882a593Smuzhiyun struct lpddr2_device_details {
1140*4882a593Smuzhiyun 	u8	type;
1141*4882a593Smuzhiyun 	u8	density;
1142*4882a593Smuzhiyun 	u8	io_width;
1143*4882a593Smuzhiyun 	u8	manufacturer;
1144*4882a593Smuzhiyun };
1145*4882a593Smuzhiyun 
1146*4882a593Smuzhiyun struct lpddr2_device_timings {
1147*4882a593Smuzhiyun 	const struct lpddr2_ac_timings **ac_timings;
1148*4882a593Smuzhiyun 	const struct lpddr2_min_tck *min_tck;
1149*4882a593Smuzhiyun };
1150*4882a593Smuzhiyun 
1151*4882a593Smuzhiyun /* Details of the devices connected to each chip-select of an EMIF instance */
1152*4882a593Smuzhiyun struct emif_device_details {
1153*4882a593Smuzhiyun 	const struct lpddr2_device_details *cs0_device_details;
1154*4882a593Smuzhiyun 	const struct lpddr2_device_details *cs1_device_details;
1155*4882a593Smuzhiyun 	const struct lpddr2_device_timings *cs0_device_timings;
1156*4882a593Smuzhiyun 	const struct lpddr2_device_timings *cs1_device_timings;
1157*4882a593Smuzhiyun };
1158*4882a593Smuzhiyun 
1159*4882a593Smuzhiyun /*
1160*4882a593Smuzhiyun  * Structure containing shadow of important registers in EMIF
1161*4882a593Smuzhiyun  * The calculation function fills in this structure to be later used for
1162*4882a593Smuzhiyun  * initialization and DVFS
1163*4882a593Smuzhiyun  */
1164*4882a593Smuzhiyun struct emif_regs {
1165*4882a593Smuzhiyun 	u32 freq;
1166*4882a593Smuzhiyun 	u32 sdram_config_init;
1167*4882a593Smuzhiyun 	u32 sdram_config;
1168*4882a593Smuzhiyun 	u32 sdram_config2;
1169*4882a593Smuzhiyun 	u32 ref_ctrl;
1170*4882a593Smuzhiyun 	u32 ref_ctrl_final;
1171*4882a593Smuzhiyun 	u32 sdram_tim1;
1172*4882a593Smuzhiyun 	u32 sdram_tim2;
1173*4882a593Smuzhiyun 	u32 sdram_tim3;
1174*4882a593Smuzhiyun 	u32 ocp_config;
1175*4882a593Smuzhiyun 	u32 read_idle_ctrl;
1176*4882a593Smuzhiyun 	u32 zq_config;
1177*4882a593Smuzhiyun 	u32 temp_alert_config;
1178*4882a593Smuzhiyun 	u32 emif_ddr_phy_ctlr_1_init;
1179*4882a593Smuzhiyun 	u32 emif_ddr_phy_ctlr_1;
1180*4882a593Smuzhiyun 	u32 emif_ddr_ext_phy_ctrl_1;
1181*4882a593Smuzhiyun 	u32 emif_ddr_ext_phy_ctrl_2;
1182*4882a593Smuzhiyun 	u32 emif_ddr_ext_phy_ctrl_3;
1183*4882a593Smuzhiyun 	u32 emif_ddr_ext_phy_ctrl_4;
1184*4882a593Smuzhiyun 	u32 emif_ddr_ext_phy_ctrl_5;
1185*4882a593Smuzhiyun 	u32 emif_rd_wr_lvl_rmp_win;
1186*4882a593Smuzhiyun 	u32 emif_rd_wr_lvl_rmp_ctl;
1187*4882a593Smuzhiyun 	u32 emif_rd_wr_lvl_ctl;
1188*4882a593Smuzhiyun 	u32 emif_rd_wr_exec_thresh;
1189*4882a593Smuzhiyun 	u32 emif_prio_class_serv_map;
1190*4882a593Smuzhiyun 	u32 emif_connect_id_serv_1_map;
1191*4882a593Smuzhiyun 	u32 emif_connect_id_serv_2_map;
1192*4882a593Smuzhiyun 	u32 emif_cos_config;
1193*4882a593Smuzhiyun };
1194*4882a593Smuzhiyun 
1195*4882a593Smuzhiyun struct lpddr2_mr_regs {
1196*4882a593Smuzhiyun 	s8 mr1;
1197*4882a593Smuzhiyun 	s8 mr2;
1198*4882a593Smuzhiyun 	s8 mr3;
1199*4882a593Smuzhiyun 	s8 mr10;
1200*4882a593Smuzhiyun 	s8 mr16;
1201*4882a593Smuzhiyun };
1202*4882a593Smuzhiyun 
1203*4882a593Smuzhiyun struct read_write_regs {
1204*4882a593Smuzhiyun 	u32 read_reg;
1205*4882a593Smuzhiyun 	u32 write_reg;
1206*4882a593Smuzhiyun };
1207*4882a593Smuzhiyun 
get_emif_rev(u32 base)1208*4882a593Smuzhiyun static inline u32 get_emif_rev(u32 base)
1209*4882a593Smuzhiyun {
1210*4882a593Smuzhiyun 	struct emif_reg_struct *emif = (struct emif_reg_struct *)base;
1211*4882a593Smuzhiyun 
1212*4882a593Smuzhiyun 	return (readl(&emif->emif_mod_id_rev) & EMIF_REG_MAJOR_REVISION_MASK)
1213*4882a593Smuzhiyun 		>> EMIF_REG_MAJOR_REVISION_SHIFT;
1214*4882a593Smuzhiyun }
1215*4882a593Smuzhiyun 
1216*4882a593Smuzhiyun /*
1217*4882a593Smuzhiyun  * Get SDRAM type connected to EMIF.
1218*4882a593Smuzhiyun  * Assuming similar SDRAM parts are connected to both EMIF's
1219*4882a593Smuzhiyun  * which is typically the case. So it is sufficient to get
1220*4882a593Smuzhiyun  * SDRAM type from EMIF1.
1221*4882a593Smuzhiyun  */
emif_sdram_type(u32 sdram_config)1222*4882a593Smuzhiyun static inline u32 emif_sdram_type(u32 sdram_config)
1223*4882a593Smuzhiyun {
1224*4882a593Smuzhiyun 	return (sdram_config & EMIF_REG_SDRAM_TYPE_MASK)
1225*4882a593Smuzhiyun 	       >> EMIF_REG_SDRAM_TYPE_SHIFT;
1226*4882a593Smuzhiyun }
1227*4882a593Smuzhiyun 
1228*4882a593Smuzhiyun /* assert macros */
1229*4882a593Smuzhiyun #if defined(DEBUG)
1230*4882a593Smuzhiyun #define emif_assert(c)	({ if (!(c)) for (;;); })
1231*4882a593Smuzhiyun #else
1232*4882a593Smuzhiyun #define emif_assert(c)	({ if (0) hang(); })
1233*4882a593Smuzhiyun #endif
1234*4882a593Smuzhiyun 
1235*4882a593Smuzhiyun #ifdef CONFIG_SYS_EMIF_PRECALCULATED_TIMING_REGS
1236*4882a593Smuzhiyun void emif_get_reg_dump(u32 emif_nr, const struct emif_regs **regs);
1237*4882a593Smuzhiyun void emif_get_dmm_regs(const struct dmm_lisa_map_regs **dmm_lisa_regs);
1238*4882a593Smuzhiyun #else
1239*4882a593Smuzhiyun struct lpddr2_device_details *emif_get_device_details(u32 emif_nr, u8 cs,
1240*4882a593Smuzhiyun 			struct lpddr2_device_details *lpddr2_dev_details);
1241*4882a593Smuzhiyun void emif_get_device_timings(u32 emif_nr,
1242*4882a593Smuzhiyun 		const struct lpddr2_device_timings **cs0_device_timings,
1243*4882a593Smuzhiyun 		const struct lpddr2_device_timings **cs1_device_timings);
1244*4882a593Smuzhiyun #endif
1245*4882a593Smuzhiyun 
1246*4882a593Smuzhiyun void do_ext_phy_settings(u32 base, const struct emif_regs *regs);
1247*4882a593Smuzhiyun void get_lpddr2_mr_regs(const struct lpddr2_mr_regs **regs);
1248*4882a593Smuzhiyun 
1249*4882a593Smuzhiyun #ifndef CONFIG_SYS_EMIF_PRECALCULATED_TIMING_REGS
1250*4882a593Smuzhiyun extern u32 *const T_num;
1251*4882a593Smuzhiyun extern u32 *const T_den;
1252*4882a593Smuzhiyun #endif
1253*4882a593Smuzhiyun 
1254*4882a593Smuzhiyun void config_data_eye_leveling_samples(u32 emif_base);
1255*4882a593Smuzhiyun const struct read_write_regs *get_bug_regs(u32 *iterations);
1256*4882a593Smuzhiyun #endif
1257