1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * (C) Copyright 2014 - 2015 Xilinx, Inc. 3*4882a593Smuzhiyun * Michal Simek <michal.simek@xilinx.com> 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 6*4882a593Smuzhiyun */ 7*4882a593Smuzhiyun 8*4882a593Smuzhiyun #ifndef _ASM_ARCH_HARDWARE_H 9*4882a593Smuzhiyun #define _ASM_ARCH_HARDWARE_H 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun #define ZYNQ_GEM_BASEADDR0 0xFF0B0000 12*4882a593Smuzhiyun #define ZYNQ_GEM_BASEADDR1 0xFF0C0000 13*4882a593Smuzhiyun #define ZYNQ_GEM_BASEADDR2 0xFF0D0000 14*4882a593Smuzhiyun #define ZYNQ_GEM_BASEADDR3 0xFF0E0000 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun #define ZYNQ_I2C_BASEADDR0 0xFF020000 17*4882a593Smuzhiyun #define ZYNQ_I2C_BASEADDR1 0xFF030000 18*4882a593Smuzhiyun 19*4882a593Smuzhiyun #define ARASAN_NAND_BASEADDR 0xFF100000 20*4882a593Smuzhiyun 21*4882a593Smuzhiyun #define ZYNQMP_USB0_XHCI_BASEADDR 0xFE200000 22*4882a593Smuzhiyun #define ZYNQMP_USB1_XHCI_BASEADDR 0xFE300000 23*4882a593Smuzhiyun 24*4882a593Smuzhiyun #define ZYNQMP_CRL_APB_BASEADDR 0xFF5E0000 25*4882a593Smuzhiyun #define ZYNQMP_CRL_APB_TIMESTAMP_REF_CTRL_CLKACT 0x1000000 26*4882a593Smuzhiyun #define ZYNQMP_CRL_APB_BOOT_PIN_CTRL_OUT_EN_SHIFT 0 27*4882a593Smuzhiyun #define ZYNQMP_CRL_APB_BOOT_PIN_CTRL_OUT_VAL_SHIFT 8 28*4882a593Smuzhiyun 29*4882a593Smuzhiyun #define PS_MODE0 BIT(0) 30*4882a593Smuzhiyun #define PS_MODE1 BIT(1) 31*4882a593Smuzhiyun #define PS_MODE2 BIT(2) 32*4882a593Smuzhiyun #define PS_MODE3 BIT(3) 33*4882a593Smuzhiyun 34*4882a593Smuzhiyun struct crlapb_regs { 35*4882a593Smuzhiyun u32 reserved0[36]; 36*4882a593Smuzhiyun u32 cpu_r5_ctrl; /* 0x90 */ 37*4882a593Smuzhiyun u32 reserved1[37]; 38*4882a593Smuzhiyun u32 timestamp_ref_ctrl; /* 0x128 */ 39*4882a593Smuzhiyun u32 reserved2[53]; 40*4882a593Smuzhiyun u32 boot_mode; /* 0x200 */ 41*4882a593Smuzhiyun u32 reserved3[14]; 42*4882a593Smuzhiyun u32 rst_lpd_top; /* 0x23C */ 43*4882a593Smuzhiyun u32 reserved4[4]; 44*4882a593Smuzhiyun u32 boot_pin_ctrl; /* 0x250 */ 45*4882a593Smuzhiyun u32 reserved5[21]; 46*4882a593Smuzhiyun }; 47*4882a593Smuzhiyun 48*4882a593Smuzhiyun #define crlapb_base ((struct crlapb_regs *)ZYNQMP_CRL_APB_BASEADDR) 49*4882a593Smuzhiyun 50*4882a593Smuzhiyun #define ZYNQMP_IOU_SCNTR_SECURE 0xFF260000 51*4882a593Smuzhiyun #define ZYNQMP_IOU_SCNTR_COUNTER_CONTROL_REGISTER_EN 0x1 52*4882a593Smuzhiyun #define ZYNQMP_IOU_SCNTR_COUNTER_CONTROL_REGISTER_HDBG 0x2 53*4882a593Smuzhiyun 54*4882a593Smuzhiyun struct iou_scntr_secure { 55*4882a593Smuzhiyun u32 counter_control_register; 56*4882a593Smuzhiyun u32 reserved0[7]; 57*4882a593Smuzhiyun u32 base_frequency_id_register; 58*4882a593Smuzhiyun }; 59*4882a593Smuzhiyun 60*4882a593Smuzhiyun #define iou_scntr_secure ((struct iou_scntr_secure *)ZYNQMP_IOU_SCNTR_SECURE) 61*4882a593Smuzhiyun 62*4882a593Smuzhiyun /* Bootmode setting values */ 63*4882a593Smuzhiyun #define BOOT_MODES_MASK 0x0000000F 64*4882a593Smuzhiyun #define QSPI_MODE_24BIT 0x00000001 65*4882a593Smuzhiyun #define QSPI_MODE_32BIT 0x00000002 66*4882a593Smuzhiyun #define SD_MODE 0x00000003 /* sd 0 */ 67*4882a593Smuzhiyun #define SD_MODE1 0x00000005 /* sd 1 */ 68*4882a593Smuzhiyun #define NAND_MODE 0x00000004 69*4882a593Smuzhiyun #define EMMC_MODE 0x00000006 70*4882a593Smuzhiyun #define USB_MODE 0x00000007 71*4882a593Smuzhiyun #define SD1_LSHFT_MODE 0x0000000E /* SD1 Level shifter */ 72*4882a593Smuzhiyun #define JTAG_MODE 0x00000000 73*4882a593Smuzhiyun #define BOOT_MODE_USE_ALT 0x100 74*4882a593Smuzhiyun #define BOOT_MODE_ALT_SHIFT 12 75*4882a593Smuzhiyun /* SW secondary boot modes 0xa - 0xd */ 76*4882a593Smuzhiyun #define SW_USBHOST_MODE 0x0000000A 77*4882a593Smuzhiyun #define SW_SATA_MODE 0x0000000B 78*4882a593Smuzhiyun 79*4882a593Smuzhiyun #define ZYNQMP_IOU_SLCR_BASEADDR 0xFF180000 80*4882a593Smuzhiyun 81*4882a593Smuzhiyun struct iou_slcr_regs { 82*4882a593Smuzhiyun u32 mio_pin[78]; 83*4882a593Smuzhiyun u32 reserved[442]; 84*4882a593Smuzhiyun }; 85*4882a593Smuzhiyun 86*4882a593Smuzhiyun #define slcr_base ((struct iou_slcr_regs *)ZYNQMP_IOU_SLCR_BASEADDR) 87*4882a593Smuzhiyun 88*4882a593Smuzhiyun #define ZYNQMP_RPU_BASEADDR 0xFF9A0000 89*4882a593Smuzhiyun 90*4882a593Smuzhiyun struct rpu_regs { 91*4882a593Smuzhiyun u32 rpu_glbl_ctrl; 92*4882a593Smuzhiyun u32 reserved0[63]; 93*4882a593Smuzhiyun u32 rpu0_cfg; /* 0x100 */ 94*4882a593Smuzhiyun u32 reserved1[63]; 95*4882a593Smuzhiyun u32 rpu1_cfg; /* 0x200 */ 96*4882a593Smuzhiyun }; 97*4882a593Smuzhiyun 98*4882a593Smuzhiyun #define rpu_base ((struct rpu_regs *)ZYNQMP_RPU_BASEADDR) 99*4882a593Smuzhiyun 100*4882a593Smuzhiyun #define ZYNQMP_CRF_APB_BASEADDR 0xFD1A0000 101*4882a593Smuzhiyun 102*4882a593Smuzhiyun struct crfapb_regs { 103*4882a593Smuzhiyun u32 reserved0[65]; 104*4882a593Smuzhiyun u32 rst_fpd_apu; /* 0x104 */ 105*4882a593Smuzhiyun u32 reserved1; 106*4882a593Smuzhiyun }; 107*4882a593Smuzhiyun 108*4882a593Smuzhiyun #define crfapb_base ((struct crfapb_regs *)ZYNQMP_CRF_APB_BASEADDR) 109*4882a593Smuzhiyun 110*4882a593Smuzhiyun #define ZYNQMP_APU_BASEADDR 0xFD5C0000 111*4882a593Smuzhiyun 112*4882a593Smuzhiyun struct apu_regs { 113*4882a593Smuzhiyun u32 reserved0[16]; 114*4882a593Smuzhiyun u32 rvbar_addr0_l; /* 0x40 */ 115*4882a593Smuzhiyun u32 rvbar_addr0_h; /* 0x44 */ 116*4882a593Smuzhiyun u32 reserved1[20]; 117*4882a593Smuzhiyun }; 118*4882a593Smuzhiyun 119*4882a593Smuzhiyun #define apu_base ((struct apu_regs *)ZYNQMP_APU_BASEADDR) 120*4882a593Smuzhiyun 121*4882a593Smuzhiyun /* Board version value */ 122*4882a593Smuzhiyun #define ZYNQMP_CSU_BASEADDR 0xFFCA0000 123*4882a593Smuzhiyun #define ZYNQMP_CSU_VERSION_SILICON 0x0 124*4882a593Smuzhiyun #define ZYNQMP_CSU_VERSION_EP108 0x1 125*4882a593Smuzhiyun #define ZYNQMP_CSU_VERSION_VELOCE 0x2 126*4882a593Smuzhiyun #define ZYNQMP_CSU_VERSION_QEMU 0x3 127*4882a593Smuzhiyun 128*4882a593Smuzhiyun #define ZYNQMP_SILICON_VER_MASK 0xF000 129*4882a593Smuzhiyun #define ZYNQMP_SILICON_VER_SHIFT 12 130*4882a593Smuzhiyun 131*4882a593Smuzhiyun struct csu_regs { 132*4882a593Smuzhiyun u32 reserved0[17]; 133*4882a593Smuzhiyun u32 version; 134*4882a593Smuzhiyun }; 135*4882a593Smuzhiyun 136*4882a593Smuzhiyun #define csu_base ((struct csu_regs *)ZYNQMP_CSU_BASEADDR) 137*4882a593Smuzhiyun 138*4882a593Smuzhiyun #define ZYNQMP_PMU_BASEADDR 0xFFD80000 139*4882a593Smuzhiyun 140*4882a593Smuzhiyun struct pmu_regs { 141*4882a593Smuzhiyun u32 reserved[18]; 142*4882a593Smuzhiyun u32 gen_storage6; /* 0x48 */ 143*4882a593Smuzhiyun }; 144*4882a593Smuzhiyun 145*4882a593Smuzhiyun #define pmu_base ((struct pmu_regs *)ZYNQMP_PMU_BASEADDR) 146*4882a593Smuzhiyun 147*4882a593Smuzhiyun #define ZYNQMP_CSU_IDCODE_ADDR 0xFFCA0040 148*4882a593Smuzhiyun #define ZYNQMP_CSU_VER_ADDR 0xFFCA0044 149*4882a593Smuzhiyun 150*4882a593Smuzhiyun #endif /* _ASM_ARCH_HARDWARE_H */ 151