1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Copyright 2013-2014 Freescale Semiconductor, Inc. 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 5*4882a593Smuzhiyun */ 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun #ifndef __ASM_ARCH_IMX_REGS_H__ 8*4882a593Smuzhiyun #define __ASM_ARCH_IMX_REGS_H__ 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun #define ARCH_MXC 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun #define IRAM_BASE_ADDR 0x3F000000 /* internal ram */ 13*4882a593Smuzhiyun #define IRAM_SIZE 0x00080000 /* 512 KB */ 14*4882a593Smuzhiyun 15*4882a593Smuzhiyun #define AIPS0_BASE_ADDR 0x40000000 16*4882a593Smuzhiyun #define AIPS1_BASE_ADDR 0x40080000 17*4882a593Smuzhiyun 18*4882a593Smuzhiyun /* AIPS 0 */ 19*4882a593Smuzhiyun #define MSCM_BASE_ADDR (AIPS0_BASE_ADDR + 0x00001000) 20*4882a593Smuzhiyun #define MSCM_IR_BASE_ADDR (AIPS0_BASE_ADDR + 0x00001800) 21*4882a593Smuzhiyun #define CA5SCU_BASE_ADDR (AIPS0_BASE_ADDR + 0x00002000) 22*4882a593Smuzhiyun #define CA5_INTD_BASE_ADDR (AIPS0_BASE_ADDR + 0x00003000) 23*4882a593Smuzhiyun #define CA5_L2C_BASE_ADDR (AIPS0_BASE_ADDR + 0x00006000) 24*4882a593Smuzhiyun #define NIC0_BASE_ADDR (AIPS0_BASE_ADDR + 0x00008000) 25*4882a593Smuzhiyun #define NIC1_BASE_ADDR (AIPS0_BASE_ADDR + 0x00009000) 26*4882a593Smuzhiyun #define NIC2_BASE_ADDR (AIPS0_BASE_ADDR + 0x0000A000) 27*4882a593Smuzhiyun #define NIC3_BASE_ADDR (AIPS0_BASE_ADDR + 0x0000B000) 28*4882a593Smuzhiyun #define NIC4_BASE_ADDR (AIPS0_BASE_ADDR + 0x0000C000) 29*4882a593Smuzhiyun #define NIC5_BASE_ADDR (AIPS0_BASE_ADDR + 0x0000D000) 30*4882a593Smuzhiyun #define NIC6_BASE_ADDR (AIPS0_BASE_ADDR + 0x0000E000) 31*4882a593Smuzhiyun #define NIC7_BASE_ADDR (AIPS0_BASE_ADDR + 0x0000F000) 32*4882a593Smuzhiyun #define AHBTZASC_BASE_ADDR (AIPS0_BASE_ADDR + 0x00010000) 33*4882a593Smuzhiyun #define TZASC_SYS0_BASE_ADDR (AIPS0_BASE_ADDR + 0x00011000) 34*4882a593Smuzhiyun #define TZASC_SYS1_BASE_ADDR (AIPS0_BASE_ADDR + 0x00012000) 35*4882a593Smuzhiyun #define TZASC_GFX_BASE_ADDR (AIPS0_BASE_ADDR + 0x00013000) 36*4882a593Smuzhiyun #define TZASC_DDR0_BASE_ADDR (AIPS0_BASE_ADDR + 0x00014000) 37*4882a593Smuzhiyun #define TZASC_DDR1_BASE_ADDR (AIPS0_BASE_ADDR + 0x00015000) 38*4882a593Smuzhiyun #define CSU_BASE_ADDR (AIPS0_BASE_ADDR + 0x00017000) 39*4882a593Smuzhiyun #define DMA0_BASE_ADDR (AIPS0_BASE_ADDR + 0x00018000) 40*4882a593Smuzhiyun #define DMA0_TCD_BASE_ADDR (AIPS0_BASE_ADDR + 0x00019000) 41*4882a593Smuzhiyun #define SEMA4_BASE_ADDR (AIPS0_BASE_ADDR + 0x0001D000) 42*4882a593Smuzhiyun #define FB_BASE_ADDR (AIPS0_BASE_ADDR + 0x0001E000) 43*4882a593Smuzhiyun #define DMA_MUX0_BASE_ADDR (AIPS0_BASE_ADDR + 0x00024000) 44*4882a593Smuzhiyun #define UART0_BASE (AIPS0_BASE_ADDR + 0x00027000) 45*4882a593Smuzhiyun #define UART1_BASE (AIPS0_BASE_ADDR + 0x00028000) 46*4882a593Smuzhiyun #define UART2_BASE (AIPS0_BASE_ADDR + 0x00029000) 47*4882a593Smuzhiyun #define UART3_BASE (AIPS0_BASE_ADDR + 0x0002A000) 48*4882a593Smuzhiyun #define SPI0_BASE_ADDR (AIPS0_BASE_ADDR + 0x0002C000) 49*4882a593Smuzhiyun #define SPI1_BASE_ADDR (AIPS0_BASE_ADDR + 0x0002D000) 50*4882a593Smuzhiyun #define SAI0_BASE_ADDR (AIPS0_BASE_ADDR + 0x0002F000) 51*4882a593Smuzhiyun #define SAI1_BASE_ADDR (AIPS0_BASE_ADDR + 0x00030000) 52*4882a593Smuzhiyun #define SAI2_BASE_ADDR (AIPS0_BASE_ADDR + 0x00031000) 53*4882a593Smuzhiyun #define SAI3_BASE_ADDR (AIPS0_BASE_ADDR + 0x00032000) 54*4882a593Smuzhiyun #define CRC_BASE_ADDR (AIPS0_BASE_ADDR + 0x00033000) 55*4882a593Smuzhiyun #define USBC0_BASE_ADDR (AIPS0_BASE_ADDR + 0x00034000) 56*4882a593Smuzhiyun #define PDB_BASE_ADDR (AIPS0_BASE_ADDR + 0x00036000) 57*4882a593Smuzhiyun #define PIT_BASE_ADDR (AIPS0_BASE_ADDR + 0x00037000) 58*4882a593Smuzhiyun #define FTM0_BASE_ADDR (AIPS0_BASE_ADDR + 0x00038000) 59*4882a593Smuzhiyun #define FTM1_BASE_ADDR (AIPS0_BASE_ADDR + 0x00039000) 60*4882a593Smuzhiyun #define ADC_BASE_ADDR (AIPS0_BASE_ADDR + 0x0003B000) 61*4882a593Smuzhiyun #define TCON0_BASE_ADDR (AIPS0_BASE_ADDR + 0x0003D000) 62*4882a593Smuzhiyun #define WDOG1_BASE_ADDR (AIPS0_BASE_ADDR + 0x0003E000) 63*4882a593Smuzhiyun #define LPTMR_BASE_ADDR (AIPS0_BASE_ADDR + 0x00040000) 64*4882a593Smuzhiyun #define RLE_BASE_ADDR (AIPS0_BASE_ADDR + 0x00042000) 65*4882a593Smuzhiyun #define MLB_BASE_ADDR (AIPS0_BASE_ADDR + 0x00043000) 66*4882a593Smuzhiyun #define QSPI0_BASE_ADDR (AIPS0_BASE_ADDR + 0x00044000) 67*4882a593Smuzhiyun #define IOMUXC_BASE_ADDR (AIPS0_BASE_ADDR + 0x00048000) 68*4882a593Smuzhiyun #define ANADIG_BASE_ADDR (AIPS0_BASE_ADDR + 0x00050000) 69*4882a593Smuzhiyun #define USB_PHY0_BASE_ADDR (AIPS0_BASE_ADDR + 0x00050800) 70*4882a593Smuzhiyun #define USB_PHY1_BASE_ADDR (AIPS0_BASE_ADDR + 0x00050C00) 71*4882a593Smuzhiyun #define SCSC_BASE_ADDR (AIPS0_BASE_ADDR + 0x00052000) 72*4882a593Smuzhiyun #define DCU0_BASE_ADDR (AIPS0_BASE_ADDR + 0x00058000) 73*4882a593Smuzhiyun #define ASRC_BASE_ADDR (AIPS0_BASE_ADDR + 0x00060000) 74*4882a593Smuzhiyun #define SPDIF_BASE_ADDR (AIPS0_BASE_ADDR + 0x00061000) 75*4882a593Smuzhiyun #define ESAI_BASE_ADDR (AIPS0_BASE_ADDR + 0x00062000) 76*4882a593Smuzhiyun #define ESAI_FIFO_BASE_ADDR (AIPS0_BASE_ADDR + 0x00063000) 77*4882a593Smuzhiyun #define WDOG_BASE_ADDR (AIPS0_BASE_ADDR + 0x00065000) 78*4882a593Smuzhiyun #define I2C1_BASE_ADDR (AIPS0_BASE_ADDR + 0x00066000) 79*4882a593Smuzhiyun #define I2C2_BASE_ADDR (AIPS0_BASE_ADDR + 0x00067000) 80*4882a593Smuzhiyun #define I2C3_BASE_ADDR (AIPS0_BASE_ADDR + 0x000E6000) 81*4882a593Smuzhiyun #define I2C4_BASE_ADDR (AIPS0_BASE_ADDR + 0x000E7000) 82*4882a593Smuzhiyun #define WKUP_BASE_ADDR (AIPS0_BASE_ADDR + 0x0006A000) 83*4882a593Smuzhiyun #define CCM_BASE_ADDR (AIPS0_BASE_ADDR + 0x0006B000) 84*4882a593Smuzhiyun #define GPC_BASE_ADDR (AIPS0_BASE_ADDR + 0x0006C000) 85*4882a593Smuzhiyun #define VREG_DIG_BASE_ADDR (AIPS0_BASE_ADDR + 0x0006D000) 86*4882a593Smuzhiyun #define SRC_BASE_ADDR (AIPS0_BASE_ADDR + 0x0006E000) 87*4882a593Smuzhiyun #define CMU_BASE_ADDR (AIPS0_BASE_ADDR + 0x0006F000) 88*4882a593Smuzhiyun #define GPIO0_BASE_ADDR (AIPS0_BASE_ADDR + 0x000FF000) 89*4882a593Smuzhiyun #define GPIO1_BASE_ADDR (AIPS0_BASE_ADDR + 0x000FF040) 90*4882a593Smuzhiyun #define GPIO2_BASE_ADDR (AIPS0_BASE_ADDR + 0x000FF080) 91*4882a593Smuzhiyun #define GPIO3_BASE_ADDR (AIPS0_BASE_ADDR + 0x000FF0C0) 92*4882a593Smuzhiyun #define GPIO4_BASE_ADDR (AIPS0_BASE_ADDR + 0x000FF100) 93*4882a593Smuzhiyun 94*4882a593Smuzhiyun /* AIPS 1 */ 95*4882a593Smuzhiyun #define OCOTP_BASE_ADDR (AIPS1_BASE_ADDR + 0x00025000) 96*4882a593Smuzhiyun #define DDR_BASE_ADDR (AIPS1_BASE_ADDR + 0x0002E000) 97*4882a593Smuzhiyun #define ESDHC0_BASE_ADDR (AIPS1_BASE_ADDR + 0x00031000) 98*4882a593Smuzhiyun #define ESDHC1_BASE_ADDR (AIPS1_BASE_ADDR + 0x00032000) 99*4882a593Smuzhiyun #define USBC1_BASE_ADDR (AIPS1_BASE_ADDR + 0x00034000) 100*4882a593Smuzhiyun #define ENET_BASE_ADDR (AIPS1_BASE_ADDR + 0x00050000) 101*4882a593Smuzhiyun #define ENET1_BASE_ADDR (AIPS1_BASE_ADDR + 0x00051000) 102*4882a593Smuzhiyun #define DCU1_BASE_ADDR (AIPS1_BASE_ADDR + 0x00058000) 103*4882a593Smuzhiyun #define NFC_BASE_ADDR (AIPS1_BASE_ADDR + 0x00060000) 104*4882a593Smuzhiyun 105*4882a593Smuzhiyun #define QSPI0_AMBA_BASE 0x20000000 106*4882a593Smuzhiyun 107*4882a593Smuzhiyun /* MUX mode and PAD ctrl are in one register */ 108*4882a593Smuzhiyun #define CONFIG_IOMUX_SHARE_CONF_REG 109*4882a593Smuzhiyun 110*4882a593Smuzhiyun #define FEC_QUIRK_ENET_MAC 111*4882a593Smuzhiyun #define I2C_QUIRK_REG 112*4882a593Smuzhiyun 113*4882a593Smuzhiyun /* MSCM interrupt rounter */ 114*4882a593Smuzhiyun #define MSCM_IRSPRC_CP0_EN 1 115*4882a593Smuzhiyun #define MSCM_IRSPRC_NUM 112 116*4882a593Smuzhiyun 117*4882a593Smuzhiyun /* DDRMC */ 118*4882a593Smuzhiyun #define DDRMC_PHY_DQ_TIMING 0x00002613 119*4882a593Smuzhiyun #define DDRMC_PHY_DQS_TIMING 0x00002615 120*4882a593Smuzhiyun #define DDRMC_PHY_CTRL 0x00210000 121*4882a593Smuzhiyun #define DDRMC_PHY_MASTER_CTRL 0x0001012a 122*4882a593Smuzhiyun #define DDRMC_PHY_SLAVE_CTRL 0x00002000 123*4882a593Smuzhiyun #define DDRMC_PHY_OFF 0x00000000 124*4882a593Smuzhiyun #define DDRMC_PHY_PROC_PAD_ODT 0x00010101 125*4882a593Smuzhiyun 126*4882a593Smuzhiyun #define DDRMC_PHY50_DDR3_MODE (1 << 12) 127*4882a593Smuzhiyun #define DDRMC_PHY50_EN_SW_HALF_CYCLE (1 << 8) 128*4882a593Smuzhiyun 129*4882a593Smuzhiyun #define DDRMC_CR00_DRAM_CLASS_DDR3 (0x6 << 8) 130*4882a593Smuzhiyun #define DDRMC_CR00_DRAM_CLASS_LPDDR2 (0x5 << 8) 131*4882a593Smuzhiyun #define DDRMC_CR00_START 1 132*4882a593Smuzhiyun #define DDRMC_CR02_DRAM_TINIT(v) ((v) & 0xffffff) 133*4882a593Smuzhiyun #define DDRMC_CR10_TRST_PWRON(v) (v) 134*4882a593Smuzhiyun #define DDRMC_CR11_CKE_INACTIVE(v) (v) 135*4882a593Smuzhiyun #define DDRMC_CR12_WRLAT(v) (((v) & 0x1f) << 8) 136*4882a593Smuzhiyun #define DDRMC_CR12_CASLAT_LIN(v) ((v) & 0x3f) 137*4882a593Smuzhiyun #define DDRMC_CR13_TRC(v) (((v) & 0xff) << 24) 138*4882a593Smuzhiyun #define DDRMC_CR13_TRRD(v) (((v) & 0xff) << 16) 139*4882a593Smuzhiyun #define DDRMC_CR13_TCCD(v) (((v) & 0x1f) << 8) 140*4882a593Smuzhiyun #define DDRMC_CR13_TBST_INT_INTERVAL(v) ((v) & 0x7) 141*4882a593Smuzhiyun #define DDRMC_CR14_TFAW(v) (((v) & 0x3f) << 24) 142*4882a593Smuzhiyun #define DDRMC_CR14_TRP(v) (((v) & 0x1f) << 16) 143*4882a593Smuzhiyun #define DDRMC_CR14_TWTR(v) (((v) & 0xf) << 8) 144*4882a593Smuzhiyun #define DDRMC_CR14_TRAS_MIN(v) ((v) & 0xff) 145*4882a593Smuzhiyun #define DDRMC_CR16_TMRD(v) (((v) & 0x1f) << 24) 146*4882a593Smuzhiyun #define DDRMC_CR16_TRTP(v) (((v) & 0xf) << 16) 147*4882a593Smuzhiyun #define DDRMC_CR17_TRAS_MAX(v) (((v) & 0x1ffff) << 8) 148*4882a593Smuzhiyun #define DDRMC_CR17_TMOD(v) ((v) & 0xff) 149*4882a593Smuzhiyun #define DDRMC_CR18_TCKESR(v) (((v) & 0x1f) << 8) 150*4882a593Smuzhiyun #define DDRMC_CR18_TCKE(v) ((v) & 0x7) 151*4882a593Smuzhiyun #define DDRMC_CR20_AP_EN (1 << 24) 152*4882a593Smuzhiyun #define DDRMC_CR21_TRCD_INT(v) (((v) & 0xff) << 16) 153*4882a593Smuzhiyun #define DDRMC_CR21_TRAS_LOCKOUT(v) ((v) << 8) 154*4882a593Smuzhiyun #define DDRMC_CR21_CCMAP_EN 1 155*4882a593Smuzhiyun #define DDRMC_CR22_TDAL(v) (((v) & 0x3f) << 16) 156*4882a593Smuzhiyun #define DDRMC_CR23_BSTLEN(v) (((v) & 0x7) << 24) 157*4882a593Smuzhiyun #define DDRMC_CR23_TDLL(v) ((v) & 0xffff) 158*4882a593Smuzhiyun #define DDRMC_CR24_TRP_AB(v) ((v) & 0x1f) 159*4882a593Smuzhiyun #define DDRMC_CR25_TREF_EN (1 << 16) 160*4882a593Smuzhiyun #define DDRMC_CR26_TREF(v) (((v) & 0xffff) << 16) 161*4882a593Smuzhiyun #define DDRMC_CR26_TRFC(v) ((v) & 0x3ff) 162*4882a593Smuzhiyun #define DDRMC_CR28_TREF_INT(v) ((v) & 0xffff) 163*4882a593Smuzhiyun #define DDRMC_CR29_TPDEX(v) ((v) & 0xffff) 164*4882a593Smuzhiyun #define DDRMC_CR30_TXPDLL(v) ((v) & 0xffff) 165*4882a593Smuzhiyun #define DDRMC_CR31_TXSNR(v) (((v) & 0xffff) << 16) 166*4882a593Smuzhiyun #define DDRMC_CR31_TXSR(v) ((v) & 0xffff) 167*4882a593Smuzhiyun #define DDRMC_CR33_EN_QK_SREF (1 << 16) 168*4882a593Smuzhiyun #define DDRMC_CR34_CKSRX(v) (((v) & 0xf) << 16) 169*4882a593Smuzhiyun #define DDRMC_CR34_CKSRE(v) (((v) & 0xf) << 8) 170*4882a593Smuzhiyun #define DDRMC_CR38_FREQ_CHG_EN(v) (((v) & 0x1) << 8) 171*4882a593Smuzhiyun #define DDRMC_CR39_PHY_INI_COM(v) (((v) & 0xffff) << 16) 172*4882a593Smuzhiyun #define DDRMC_CR39_PHY_INI_STA(v) (((v) & 0xff) << 8) 173*4882a593Smuzhiyun #define DDRMC_CR39_FRQ_CH_DLLOFF(v) ((v) & 0x3) 174*4882a593Smuzhiyun #define DDRMC_CR41_PHY_INI_STRT_INI_DIS 1 175*4882a593Smuzhiyun #define DDRMC_CR48_MR1_DA_0(v) (((v) & 0xffff) << 16) 176*4882a593Smuzhiyun #define DDRMC_CR48_MR0_DA_0(v) ((v) & 0xffff) 177*4882a593Smuzhiyun #define DDRMC_CR66_ZQCL(v) (((v) & 0xfff) << 16) 178*4882a593Smuzhiyun #define DDRMC_CR66_ZQINIT(v) ((v) & 0xfff) 179*4882a593Smuzhiyun #define DDRMC_CR67_ZQCS(v) ((v) & 0xfff) 180*4882a593Smuzhiyun #define DDRMC_CR69_ZQ_ON_SREF_EX(v) (((v) & 0xf) << 8) 181*4882a593Smuzhiyun #define DDRMC_CR70_REF_PER_ZQ(v) (v) 182*4882a593Smuzhiyun #define DDRMC_CR72_ZQCS_ROTATE(v) (((v) & 0x1) << 24) 183*4882a593Smuzhiyun #define DDRMC_CR73_APREBIT(v) (((v) & 0xf) << 24) 184*4882a593Smuzhiyun #define DDRMC_CR73_COL_DIFF(v) (((v) & 0x7) << 16) 185*4882a593Smuzhiyun #define DDRMC_CR73_ROW_DIFF(v) (((v) & 0x3) << 8) 186*4882a593Smuzhiyun #define DDRMC_CR74_BANKSPLT_EN (1 << 24) 187*4882a593Smuzhiyun #define DDRMC_CR74_ADDR_CMP_EN (1 << 16) 188*4882a593Smuzhiyun #define DDRMC_CR74_CMD_AGE_CNT(v) (((v) & 0xff) << 8) 189*4882a593Smuzhiyun #define DDRMC_CR74_AGE_CNT(v) ((v) & 0xff) 190*4882a593Smuzhiyun #define DDRMC_CR75_RW_PG_EN (1 << 24) 191*4882a593Smuzhiyun #define DDRMC_CR75_RW_EN (1 << 16) 192*4882a593Smuzhiyun #define DDRMC_CR75_PRI_EN (1 << 8) 193*4882a593Smuzhiyun #define DDRMC_CR75_PLEN 1 194*4882a593Smuzhiyun #define DDRMC_CR76_NQENT_ACTDIS(v) (((v) & 0x7) << 24) 195*4882a593Smuzhiyun #define DDRMC_CR76_D_RW_G_BKCN(v) (((v) & 0x3) << 16) 196*4882a593Smuzhiyun #define DDRMC_CR76_W2R_SPLT_EN (1 << 8) 197*4882a593Smuzhiyun #define DDRMC_CR76_CS_EN 1 198*4882a593Smuzhiyun #define DDRMC_CR77_CS_MAP (1 << 24) 199*4882a593Smuzhiyun #define DDRMC_CR77_DI_RD_INTLEAVE (1 << 8) 200*4882a593Smuzhiyun #define DDRMC_CR77_SWAP_EN 1 201*4882a593Smuzhiyun #define DDRMC_CR78_Q_FULLNESS(v) (((v) & 0x7) << 24) 202*4882a593Smuzhiyun #define DDRMC_CR78_BUR_ON_FLY_BIT(v) ((v) & 0xf) 203*4882a593Smuzhiyun #define DDRMC_CR79_CTLUPD_AREF(v) (((v) & 0x1) << 24) 204*4882a593Smuzhiyun #define DDRMC_CR82_INT_MASK 0x10000000 205*4882a593Smuzhiyun #define DDRMC_CR87_ODT_WR_MAPCS0(v) ((v) << 24) 206*4882a593Smuzhiyun #define DDRMC_CR87_ODT_RD_MAPCS0(v) ((v) << 16) 207*4882a593Smuzhiyun #define DDRMC_CR88_TODTL_CMD(v) (((v) & 0x1f) << 16) 208*4882a593Smuzhiyun #define DDRMC_CR89_AODT_RWSMCS(v) ((v) & 0xf) 209*4882a593Smuzhiyun #define DDRMC_CR91_R2W_SMCSDL(v) (((v) & 0x7) << 16) 210*4882a593Smuzhiyun #define DDRMC_CR96_WLMRD(v) (((v) & 0x3f) << 8) 211*4882a593Smuzhiyun #define DDRMC_CR96_WLDQSEN(v) ((v) & 0x3f) 212*4882a593Smuzhiyun #define DDRMC_CR97_WRLVL_EN (1 << 24) 213*4882a593Smuzhiyun #define DDRMC_CR98_WRLVL_DL_0(v) ((v) & 0xffff) 214*4882a593Smuzhiyun #define DDRMC_CR99_WRLVL_DL_1(v) ((v) & 0xffff) 215*4882a593Smuzhiyun #define DDRMC_CR102_RDLVL_GT_REGEN (1 << 16) 216*4882a593Smuzhiyun #define DDRMC_CR102_RDLVL_REG_EN (1 << 8) 217*4882a593Smuzhiyun #define DDRMC_CR105_RDLVL_DL_0(v) (((v) & 0xff) << 8) 218*4882a593Smuzhiyun #define DDRMC_CR106_RDLVL_GTDL_0(v) ((v) & 0xff) 219*4882a593Smuzhiyun #define DDRMC_CR110_RDLVL_DL_1(v) ((v) & 0xff) 220*4882a593Smuzhiyun #define DDRMC_CR110_RDLVL_GTDL_1(v) (((v) & 0xff) << 16) 221*4882a593Smuzhiyun #define DDRMC_CR114_RDLVL_GTDL_2(v) (((v) & 0xffff) << 8) 222*4882a593Smuzhiyun #define DDRMC_CR115_RDLVL_GTDL_2(v) ((v) & 0xff) 223*4882a593Smuzhiyun #define DDRMC_CR117_AXI0_W_PRI(v) (((v) & 0x3) << 8) 224*4882a593Smuzhiyun #define DDRMC_CR117_AXI0_R_PRI(v) ((v) & 0x3) 225*4882a593Smuzhiyun #define DDRMC_CR118_AXI1_W_PRI(v) (((v) & 0x3) << 24) 226*4882a593Smuzhiyun #define DDRMC_CR118_AXI1_R_PRI(v) (((v) & 0x3) << 16) 227*4882a593Smuzhiyun #define DDRMC_CR120_AXI0_PRI1_RPRI(v) (((v) & 0xf) << 24) 228*4882a593Smuzhiyun #define DDRMC_CR120_AXI0_PRI0_RPRI(v) (((v) & 0xf) << 16) 229*4882a593Smuzhiyun #define DDRMC_CR121_AXI0_PRI3_RPRI(v) (((v) & 0xf) << 8) 230*4882a593Smuzhiyun #define DDRMC_CR121_AXI0_PRI2_RPRI(v) ((v) & 0xf) 231*4882a593Smuzhiyun #define DDRMC_CR122_AXI1_PRI1_RPRI(v) (((v) & 0xf) << 24) 232*4882a593Smuzhiyun #define DDRMC_CR122_AXI1_PRI0_RPRI(v) (((v) & 0xf) << 16) 233*4882a593Smuzhiyun #define DDRMC_CR122_AXI0_PRIRLX(v) ((v) & 0x3ff) 234*4882a593Smuzhiyun #define DDRMC_CR123_AXI1_PRI3_RPRI(v) (((v) & 0xf) << 8) 235*4882a593Smuzhiyun #define DDRMC_CR123_AXI1_PRI2_RPRI(v) ((v) & 0xf) 236*4882a593Smuzhiyun #define DDRMC_CR123_AXI1_P_ODR_EN (1 << 16) 237*4882a593Smuzhiyun #define DDRMC_CR124_AXI1_PRIRLX(v) ((v) & 0x3ff) 238*4882a593Smuzhiyun #define DDRMC_CR126_PHY_RDLAT(v) (((v) & 0x3f) << 8) 239*4882a593Smuzhiyun #define DDRMC_CR132_WRLAT_ADJ(v) (((v) & 0x1f) << 8) 240*4882a593Smuzhiyun #define DDRMC_CR132_RDLAT_ADJ(v) ((v) & 0x3f) 241*4882a593Smuzhiyun #define DDRMC_CR137_PHYCTL_DL(v) (((v) & 0xf) << 16) 242*4882a593Smuzhiyun #define DDRMC_CR138_PHY_WRLV_MXDL(v) (((v) & 0xffff) << 16) 243*4882a593Smuzhiyun #define DDRMC_CR138_PHYDRAM_CK_EN(v) (((v) & 0x8) << 8) 244*4882a593Smuzhiyun #define DDRMC_CR139_PHY_WRLV_RESPLAT(v) (((v) & 0xff) << 24) 245*4882a593Smuzhiyun #define DDRMC_CR139_PHY_WRLV_LOAD(v) (((v) & 0xff) << 16) 246*4882a593Smuzhiyun #define DDRMC_CR139_PHY_WRLV_DLL(v) (((v) & 0xff) << 8) 247*4882a593Smuzhiyun #define DDRMC_CR139_PHY_WRLV_EN(v) ((v) & 0xff) 248*4882a593Smuzhiyun #define DDRMC_CR140_PHY_WRLV_WW(v) ((v) & 0x3ff) 249*4882a593Smuzhiyun #define DDRMC_CR143_RDLV_GAT_MXDL(v) (((v) & 0xffff) << 16) 250*4882a593Smuzhiyun #define DDRMC_CR143_RDLV_MXDL(v) ((v) & 0xffff) 251*4882a593Smuzhiyun #define DDRMC_CR144_PHY_RDLVL_RES(v) (((v) & 0xff) << 24) 252*4882a593Smuzhiyun #define DDRMC_CR144_PHY_RDLV_LOAD(v) (((v) & 0xff) << 16) 253*4882a593Smuzhiyun #define DDRMC_CR144_PHY_RDLV_DLL(v) (((v) & 0xff) << 8) 254*4882a593Smuzhiyun #define DDRMC_CR144_PHY_RDLV_EN(v) ((v) & 0xff) 255*4882a593Smuzhiyun #define DDRMC_CR145_PHY_RDLV_RR(v) ((v) & 0x3ff) 256*4882a593Smuzhiyun #define DDRMC_CR146_PHY_RDLVL_RESP(v) (v) 257*4882a593Smuzhiyun #define DDRMC_CR147_RDLV_RESP_MASK(v) ((v) & 0xfffff) 258*4882a593Smuzhiyun #define DDRMC_CR148_RDLV_GATE_RESP_MASK(v) ((v) & 0xfffff) 259*4882a593Smuzhiyun #define DDRMC_CR151_RDLV_GAT_DQ_ZERO_CNT(v) (((v) & 0xf) << 8) 260*4882a593Smuzhiyun #define DDRMC_CR151_RDLVL_DQ_ZERO_CNT(v) ((v) & 0xf) 261*4882a593Smuzhiyun #define DDRMC_CR154_PAD_ZQ_EARLY_CMP_EN_TIMER(v) (((v) & 0x1f) << 27) 262*4882a593Smuzhiyun #define DDRMC_CR154_PAD_ZQ_MODE(v) (((v) & 0x3) << 21) 263*4882a593Smuzhiyun #define DDRMC_CR154_DDR_SEL_PAD_CONTR(v) (((v) & 0x3) << 18) 264*4882a593Smuzhiyun #define DDRMC_CR154_PAD_ZQ_HW_FOR(v) (((v) & 0x1) << 14) 265*4882a593Smuzhiyun #define DDRMC_CR155_AXI0_AWCACHE (1 << 10) 266*4882a593Smuzhiyun #define DDRMC_CR155_PAD_ODT_BYTE1(v) (((v) & 0x7) << 3) 267*4882a593Smuzhiyun #define DDRMC_CR155_PAD_ODT_BYTE0(v) ((v) & 0x7) 268*4882a593Smuzhiyun #define DDRMC_CR158_TWR(v) ((v) & 0x3f) 269*4882a593Smuzhiyun #define DDRMC_CR161_ODT_EN(v) (((v) & 0x1) << 16) 270*4882a593Smuzhiyun #define DDRMC_CR161_TODTH_RD(v) (((v) & 0xf) << 8) 271*4882a593Smuzhiyun #define DDRMC_CR161_TODTH_WR(v) ((v) & 0xf) 272*4882a593Smuzhiyun 273*4882a593Smuzhiyun /* System Reset Controller (SRC) */ 274*4882a593Smuzhiyun #define SRC_SRSR_SW_RST (0x1 << 18) 275*4882a593Smuzhiyun #define SRC_SRSR_RESETB (0x1 << 7) 276*4882a593Smuzhiyun #define SRC_SRSR_JTAG_RST (0x1 << 5) 277*4882a593Smuzhiyun #define SRC_SRSR_WDOG_M4 (0x1 << 4) 278*4882a593Smuzhiyun #define SRC_SRSR_WDOG_A5 (0x1 << 3) 279*4882a593Smuzhiyun #define SRC_SRSR_POR_RST (0x1 << 0) 280*4882a593Smuzhiyun #define SRC_SBMR2_BMOD_MASK (0x3 << 24) 281*4882a593Smuzhiyun #define SRC_SBMR2_BMOD_SHIFT 24 282*4882a593Smuzhiyun #define SRC_SBMR2_BMOD_FUSES 0x0 283*4882a593Smuzhiyun #define SRC_SBMR2_BMOD_SERIAL 0x1 284*4882a593Smuzhiyun #define SRC_SBMR2_BMOD_RCON 0x2 285*4882a593Smuzhiyun 286*4882a593Smuzhiyun /* Slow Clock Source Controller Module (SCSC) */ 287*4882a593Smuzhiyun #define SCSC_SOSC_CTR_SOSC_EN 0x1 288*4882a593Smuzhiyun 289*4882a593Smuzhiyun #if !(defined(__KERNEL_STRICT_NAMES) || defined(__ASSEMBLY__)) 290*4882a593Smuzhiyun #include <asm/types.h> 291*4882a593Smuzhiyun 292*4882a593Smuzhiyun /* System Reset Controller (SRC) */ 293*4882a593Smuzhiyun struct src { 294*4882a593Smuzhiyun u32 scr; 295*4882a593Smuzhiyun u32 sbmr1; 296*4882a593Smuzhiyun u32 srsr; 297*4882a593Smuzhiyun u32 secr; 298*4882a593Smuzhiyun u32 gpsr; 299*4882a593Smuzhiyun u32 sicr; 300*4882a593Smuzhiyun u32 simr; 301*4882a593Smuzhiyun u32 sbmr2; 302*4882a593Smuzhiyun u32 gpr0; 303*4882a593Smuzhiyun u32 gpr1; 304*4882a593Smuzhiyun u32 gpr2; 305*4882a593Smuzhiyun u32 gpr3; 306*4882a593Smuzhiyun u32 gpr4; 307*4882a593Smuzhiyun u32 hab0; 308*4882a593Smuzhiyun u32 hab1; 309*4882a593Smuzhiyun u32 hab2; 310*4882a593Smuzhiyun u32 hab3; 311*4882a593Smuzhiyun u32 hab4; 312*4882a593Smuzhiyun u32 hab5; 313*4882a593Smuzhiyun u32 misc0; 314*4882a593Smuzhiyun u32 misc1; 315*4882a593Smuzhiyun u32 misc2; 316*4882a593Smuzhiyun u32 misc3; 317*4882a593Smuzhiyun }; 318*4882a593Smuzhiyun 319*4882a593Smuzhiyun /* Periodic Interrupt Timer (PIT) */ 320*4882a593Smuzhiyun struct pit_reg { 321*4882a593Smuzhiyun u32 mcr; 322*4882a593Smuzhiyun u32 recv0[55]; 323*4882a593Smuzhiyun u32 ltmr64h; 324*4882a593Smuzhiyun u32 ltmr64l; 325*4882a593Smuzhiyun u32 recv1[6]; 326*4882a593Smuzhiyun u32 ldval0; 327*4882a593Smuzhiyun u32 cval0; 328*4882a593Smuzhiyun u32 tctrl0; 329*4882a593Smuzhiyun u32 tflg0; 330*4882a593Smuzhiyun u32 ldval1; 331*4882a593Smuzhiyun u32 cval1; 332*4882a593Smuzhiyun u32 tctrl1; 333*4882a593Smuzhiyun u32 tflg1; 334*4882a593Smuzhiyun u32 ldval2; 335*4882a593Smuzhiyun u32 cval2; 336*4882a593Smuzhiyun u32 tctrl2; 337*4882a593Smuzhiyun u32 tflg2; 338*4882a593Smuzhiyun u32 ldval3; 339*4882a593Smuzhiyun u32 cval3; 340*4882a593Smuzhiyun u32 tctrl3; 341*4882a593Smuzhiyun u32 tflg3; 342*4882a593Smuzhiyun u32 ldval4; 343*4882a593Smuzhiyun u32 cval4; 344*4882a593Smuzhiyun u32 tctrl4; 345*4882a593Smuzhiyun u32 tflg4; 346*4882a593Smuzhiyun u32 ldval5; 347*4882a593Smuzhiyun u32 cval5; 348*4882a593Smuzhiyun u32 tctrl5; 349*4882a593Smuzhiyun u32 tflg5; 350*4882a593Smuzhiyun u32 ldval6; 351*4882a593Smuzhiyun u32 cval6; 352*4882a593Smuzhiyun u32 tctrl6; 353*4882a593Smuzhiyun u32 tflg6; 354*4882a593Smuzhiyun u32 ldval7; 355*4882a593Smuzhiyun u32 cval7; 356*4882a593Smuzhiyun u32 tctrl7; 357*4882a593Smuzhiyun u32 tflg7; 358*4882a593Smuzhiyun }; 359*4882a593Smuzhiyun 360*4882a593Smuzhiyun /* Watchdog Timer (WDOG) */ 361*4882a593Smuzhiyun struct wdog_regs { 362*4882a593Smuzhiyun u16 wcr; 363*4882a593Smuzhiyun u16 wsr; 364*4882a593Smuzhiyun u16 wrsr; 365*4882a593Smuzhiyun u16 wicr; 366*4882a593Smuzhiyun u16 wmcr; 367*4882a593Smuzhiyun }; 368*4882a593Smuzhiyun 369*4882a593Smuzhiyun /* LPDDR2/DDR3 SDRAM Memory Controller (DDRMC) */ 370*4882a593Smuzhiyun struct ddrmr_regs { 371*4882a593Smuzhiyun u32 cr[162]; 372*4882a593Smuzhiyun u32 rsvd[94]; 373*4882a593Smuzhiyun u32 phy[53]; 374*4882a593Smuzhiyun }; 375*4882a593Smuzhiyun 376*4882a593Smuzhiyun /* On-Chip One Time Programmable Controller (OCOTP) */ 377*4882a593Smuzhiyun struct ocotp_regs { 378*4882a593Smuzhiyun u32 ctrl; 379*4882a593Smuzhiyun u32 ctrl_set; 380*4882a593Smuzhiyun u32 ctrl_clr; 381*4882a593Smuzhiyun u32 ctrl_tog; 382*4882a593Smuzhiyun u32 timing; 383*4882a593Smuzhiyun u32 rsvd0[3]; 384*4882a593Smuzhiyun u32 data; 385*4882a593Smuzhiyun u32 rsvd1[3]; 386*4882a593Smuzhiyun u32 read_ctrl; 387*4882a593Smuzhiyun u32 rsvd2[3]; 388*4882a593Smuzhiyun u32 read_fuse_data; 389*4882a593Smuzhiyun u32 rsvd3[7]; 390*4882a593Smuzhiyun u32 scs; 391*4882a593Smuzhiyun u32 scs_set; 392*4882a593Smuzhiyun u32 scs_clr; 393*4882a593Smuzhiyun u32 scs_tog; 394*4882a593Smuzhiyun u32 crc_addr; 395*4882a593Smuzhiyun u32 rsvd4[3]; 396*4882a593Smuzhiyun u32 crc_value; 397*4882a593Smuzhiyun u32 rsvd5[3]; 398*4882a593Smuzhiyun u32 version; 399*4882a593Smuzhiyun u32 rsvd6[0xdb]; 400*4882a593Smuzhiyun 401*4882a593Smuzhiyun struct fuse_bank { 402*4882a593Smuzhiyun u32 fuse_regs[0x20]; 403*4882a593Smuzhiyun } bank[16]; 404*4882a593Smuzhiyun }; 405*4882a593Smuzhiyun 406*4882a593Smuzhiyun struct fuse_bank0_regs { 407*4882a593Smuzhiyun u32 lock; 408*4882a593Smuzhiyun u32 rsvd0[3]; 409*4882a593Smuzhiyun u32 uid_low; 410*4882a593Smuzhiyun u32 rsvd1[3]; 411*4882a593Smuzhiyun u32 uid_high; 412*4882a593Smuzhiyun u32 rsvd2[0x17]; 413*4882a593Smuzhiyun }; 414*4882a593Smuzhiyun 415*4882a593Smuzhiyun struct fuse_bank4_regs { 416*4882a593Smuzhiyun u32 sjc_resp0; 417*4882a593Smuzhiyun u32 rsvd0[3]; 418*4882a593Smuzhiyun u32 sjc_resp1; 419*4882a593Smuzhiyun u32 rsvd1[3]; 420*4882a593Smuzhiyun u32 mac_addr0; 421*4882a593Smuzhiyun u32 rsvd2[3]; 422*4882a593Smuzhiyun u32 mac_addr1; 423*4882a593Smuzhiyun u32 rsvd3[3]; 424*4882a593Smuzhiyun u32 mac_addr2; 425*4882a593Smuzhiyun u32 rsvd4[3]; 426*4882a593Smuzhiyun u32 mac_addr3; 427*4882a593Smuzhiyun u32 rsvd5[3]; 428*4882a593Smuzhiyun u32 gp1; 429*4882a593Smuzhiyun u32 rsvd6[3]; 430*4882a593Smuzhiyun u32 gp2; 431*4882a593Smuzhiyun u32 rsvd7[3]; 432*4882a593Smuzhiyun }; 433*4882a593Smuzhiyun 434*4882a593Smuzhiyun /* MSCM Interrupt Router */ 435*4882a593Smuzhiyun struct mscm_ir { 436*4882a593Smuzhiyun u32 ircp0ir; 437*4882a593Smuzhiyun u32 ircp1ir; 438*4882a593Smuzhiyun u32 rsvd1[6]; 439*4882a593Smuzhiyun u32 ircpgir; 440*4882a593Smuzhiyun u32 rsvd2[23]; 441*4882a593Smuzhiyun u16 irsprc[112]; 442*4882a593Smuzhiyun u16 rsvd3[848]; 443*4882a593Smuzhiyun }; 444*4882a593Smuzhiyun 445*4882a593Smuzhiyun /* SCSC */ 446*4882a593Smuzhiyun struct scsc_reg { 447*4882a593Smuzhiyun u32 sirc_ctr; 448*4882a593Smuzhiyun u32 sosc_ctr; 449*4882a593Smuzhiyun }; 450*4882a593Smuzhiyun 451*4882a593Smuzhiyun /* MSCM */ 452*4882a593Smuzhiyun struct mscm { 453*4882a593Smuzhiyun u32 cpxtype; 454*4882a593Smuzhiyun u32 cpxnum; 455*4882a593Smuzhiyun u32 cpxmaster; 456*4882a593Smuzhiyun u32 cpxcount; 457*4882a593Smuzhiyun u32 cpxcfg0; 458*4882a593Smuzhiyun u32 cpxcfg1; 459*4882a593Smuzhiyun u32 cpxcfg2; 460*4882a593Smuzhiyun u32 cpxcfg3; 461*4882a593Smuzhiyun }; 462*4882a593Smuzhiyun 463*4882a593Smuzhiyun #endif /* __ASSEMBLER__*/ 464*4882a593Smuzhiyun 465*4882a593Smuzhiyun #endif /* __ASM_ARCH_IMX_REGS_H__ */ 466