xref: /OK3568_Linux_fs/u-boot/arch/arm/include/asm/arch-tegra30/pinmux.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (c) 2010-2014, NVIDIA CORPORATION. All rights reserved.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier: GPL-2.0+
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #ifndef _TEGRA30_PINMUX_H_
8*4882a593Smuzhiyun #define _TEGRA30_PINMUX_H_
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun enum pmux_pingrp {
11*4882a593Smuzhiyun 	PMUX_PINGRP_ULPI_DATA0_PO1,
12*4882a593Smuzhiyun 	PMUX_PINGRP_ULPI_DATA1_PO2,
13*4882a593Smuzhiyun 	PMUX_PINGRP_ULPI_DATA2_PO3,
14*4882a593Smuzhiyun 	PMUX_PINGRP_ULPI_DATA3_PO4,
15*4882a593Smuzhiyun 	PMUX_PINGRP_ULPI_DATA4_PO5,
16*4882a593Smuzhiyun 	PMUX_PINGRP_ULPI_DATA5_PO6,
17*4882a593Smuzhiyun 	PMUX_PINGRP_ULPI_DATA6_PO7,
18*4882a593Smuzhiyun 	PMUX_PINGRP_ULPI_DATA7_PO0,
19*4882a593Smuzhiyun 	PMUX_PINGRP_ULPI_CLK_PY0,
20*4882a593Smuzhiyun 	PMUX_PINGRP_ULPI_DIR_PY1,
21*4882a593Smuzhiyun 	PMUX_PINGRP_ULPI_NXT_PY2,
22*4882a593Smuzhiyun 	PMUX_PINGRP_ULPI_STP_PY3,
23*4882a593Smuzhiyun 	PMUX_PINGRP_DAP3_FS_PP0,
24*4882a593Smuzhiyun 	PMUX_PINGRP_DAP3_DIN_PP1,
25*4882a593Smuzhiyun 	PMUX_PINGRP_DAP3_DOUT_PP2,
26*4882a593Smuzhiyun 	PMUX_PINGRP_DAP3_SCLK_PP3,
27*4882a593Smuzhiyun 	PMUX_PINGRP_PV0,
28*4882a593Smuzhiyun 	PMUX_PINGRP_PV1,
29*4882a593Smuzhiyun 	PMUX_PINGRP_SDMMC1_CLK_PZ0,
30*4882a593Smuzhiyun 	PMUX_PINGRP_SDMMC1_CMD_PZ1,
31*4882a593Smuzhiyun 	PMUX_PINGRP_SDMMC1_DAT3_PY4,
32*4882a593Smuzhiyun 	PMUX_PINGRP_SDMMC1_DAT2_PY5,
33*4882a593Smuzhiyun 	PMUX_PINGRP_SDMMC1_DAT1_PY6,
34*4882a593Smuzhiyun 	PMUX_PINGRP_SDMMC1_DAT0_PY7,
35*4882a593Smuzhiyun 	PMUX_PINGRP_PV2,
36*4882a593Smuzhiyun 	PMUX_PINGRP_PV3,
37*4882a593Smuzhiyun 	PMUX_PINGRP_CLK2_OUT_PW5,
38*4882a593Smuzhiyun 	PMUX_PINGRP_CLK2_REQ_PCC5,
39*4882a593Smuzhiyun 	PMUX_PINGRP_LCD_PWR1_PC1,
40*4882a593Smuzhiyun 	PMUX_PINGRP_LCD_PWR2_PC6,
41*4882a593Smuzhiyun 	PMUX_PINGRP_LCD_SDIN_PZ2,
42*4882a593Smuzhiyun 	PMUX_PINGRP_LCD_SDOUT_PN5,
43*4882a593Smuzhiyun 	PMUX_PINGRP_LCD_WR_N_PZ3,
44*4882a593Smuzhiyun 	PMUX_PINGRP_LCD_CS0_N_PN4,
45*4882a593Smuzhiyun 	PMUX_PINGRP_LCD_DC0_PN6,
46*4882a593Smuzhiyun 	PMUX_PINGRP_LCD_SCK_PZ4,
47*4882a593Smuzhiyun 	PMUX_PINGRP_LCD_PWR0_PB2,
48*4882a593Smuzhiyun 	PMUX_PINGRP_LCD_PCLK_PB3,
49*4882a593Smuzhiyun 	PMUX_PINGRP_LCD_DE_PJ1,
50*4882a593Smuzhiyun 	PMUX_PINGRP_LCD_HSYNC_PJ3,
51*4882a593Smuzhiyun 	PMUX_PINGRP_LCD_VSYNC_PJ4,
52*4882a593Smuzhiyun 	PMUX_PINGRP_LCD_D0_PE0,
53*4882a593Smuzhiyun 	PMUX_PINGRP_LCD_D1_PE1,
54*4882a593Smuzhiyun 	PMUX_PINGRP_LCD_D2_PE2,
55*4882a593Smuzhiyun 	PMUX_PINGRP_LCD_D3_PE3,
56*4882a593Smuzhiyun 	PMUX_PINGRP_LCD_D4_PE4,
57*4882a593Smuzhiyun 	PMUX_PINGRP_LCD_D5_PE5,
58*4882a593Smuzhiyun 	PMUX_PINGRP_LCD_D6_PE6,
59*4882a593Smuzhiyun 	PMUX_PINGRP_LCD_D7_PE7,
60*4882a593Smuzhiyun 	PMUX_PINGRP_LCD_D8_PF0,
61*4882a593Smuzhiyun 	PMUX_PINGRP_LCD_D9_PF1,
62*4882a593Smuzhiyun 	PMUX_PINGRP_LCD_D10_PF2,
63*4882a593Smuzhiyun 	PMUX_PINGRP_LCD_D11_PF3,
64*4882a593Smuzhiyun 	PMUX_PINGRP_LCD_D12_PF4,
65*4882a593Smuzhiyun 	PMUX_PINGRP_LCD_D13_PF5,
66*4882a593Smuzhiyun 	PMUX_PINGRP_LCD_D14_PF6,
67*4882a593Smuzhiyun 	PMUX_PINGRP_LCD_D15_PF7,
68*4882a593Smuzhiyun 	PMUX_PINGRP_LCD_D16_PM0,
69*4882a593Smuzhiyun 	PMUX_PINGRP_LCD_D17_PM1,
70*4882a593Smuzhiyun 	PMUX_PINGRP_LCD_D18_PM2,
71*4882a593Smuzhiyun 	PMUX_PINGRP_LCD_D19_PM3,
72*4882a593Smuzhiyun 	PMUX_PINGRP_LCD_D20_PM4,
73*4882a593Smuzhiyun 	PMUX_PINGRP_LCD_D21_PM5,
74*4882a593Smuzhiyun 	PMUX_PINGRP_LCD_D22_PM6,
75*4882a593Smuzhiyun 	PMUX_PINGRP_LCD_D23_PM7,
76*4882a593Smuzhiyun 	PMUX_PINGRP_LCD_CS1_N_PW0,
77*4882a593Smuzhiyun 	PMUX_PINGRP_LCD_M1_PW1,
78*4882a593Smuzhiyun 	PMUX_PINGRP_LCD_DC1_PD2,
79*4882a593Smuzhiyun 	PMUX_PINGRP_HDMI_INT_PN7,
80*4882a593Smuzhiyun 	PMUX_PINGRP_DDC_SCL_PV4,
81*4882a593Smuzhiyun 	PMUX_PINGRP_DDC_SDA_PV5,
82*4882a593Smuzhiyun 	PMUX_PINGRP_CRT_HSYNC_PV6,
83*4882a593Smuzhiyun 	PMUX_PINGRP_CRT_VSYNC_PV7,
84*4882a593Smuzhiyun 	PMUX_PINGRP_VI_D0_PT4,
85*4882a593Smuzhiyun 	PMUX_PINGRP_VI_D1_PD5,
86*4882a593Smuzhiyun 	PMUX_PINGRP_VI_D2_PL0,
87*4882a593Smuzhiyun 	PMUX_PINGRP_VI_D3_PL1,
88*4882a593Smuzhiyun 	PMUX_PINGRP_VI_D4_PL2,
89*4882a593Smuzhiyun 	PMUX_PINGRP_VI_D5_PL3,
90*4882a593Smuzhiyun 	PMUX_PINGRP_VI_D6_PL4,
91*4882a593Smuzhiyun 	PMUX_PINGRP_VI_D7_PL5,
92*4882a593Smuzhiyun 	PMUX_PINGRP_VI_D8_PL6,
93*4882a593Smuzhiyun 	PMUX_PINGRP_VI_D9_PL7,
94*4882a593Smuzhiyun 	PMUX_PINGRP_VI_D10_PT2,
95*4882a593Smuzhiyun 	PMUX_PINGRP_VI_D11_PT3,
96*4882a593Smuzhiyun 	PMUX_PINGRP_VI_PCLK_PT0,
97*4882a593Smuzhiyun 	PMUX_PINGRP_VI_MCLK_PT1,
98*4882a593Smuzhiyun 	PMUX_PINGRP_VI_VSYNC_PD6,
99*4882a593Smuzhiyun 	PMUX_PINGRP_VI_HSYNC_PD7,
100*4882a593Smuzhiyun 	PMUX_PINGRP_UART2_RXD_PC3,
101*4882a593Smuzhiyun 	PMUX_PINGRP_UART2_TXD_PC2,
102*4882a593Smuzhiyun 	PMUX_PINGRP_UART2_RTS_N_PJ6,
103*4882a593Smuzhiyun 	PMUX_PINGRP_UART2_CTS_N_PJ5,
104*4882a593Smuzhiyun 	PMUX_PINGRP_UART3_TXD_PW6,
105*4882a593Smuzhiyun 	PMUX_PINGRP_UART3_RXD_PW7,
106*4882a593Smuzhiyun 	PMUX_PINGRP_UART3_CTS_N_PA1,
107*4882a593Smuzhiyun 	PMUX_PINGRP_UART3_RTS_N_PC0,
108*4882a593Smuzhiyun 	PMUX_PINGRP_PU0,
109*4882a593Smuzhiyun 	PMUX_PINGRP_PU1,
110*4882a593Smuzhiyun 	PMUX_PINGRP_PU2,
111*4882a593Smuzhiyun 	PMUX_PINGRP_PU3,
112*4882a593Smuzhiyun 	PMUX_PINGRP_PU4,
113*4882a593Smuzhiyun 	PMUX_PINGRP_PU5,
114*4882a593Smuzhiyun 	PMUX_PINGRP_PU6,
115*4882a593Smuzhiyun 	PMUX_PINGRP_GEN1_I2C_SDA_PC5,
116*4882a593Smuzhiyun 	PMUX_PINGRP_GEN1_I2C_SCL_PC4,
117*4882a593Smuzhiyun 	PMUX_PINGRP_DAP4_FS_PP4,
118*4882a593Smuzhiyun 	PMUX_PINGRP_DAP4_DIN_PP5,
119*4882a593Smuzhiyun 	PMUX_PINGRP_DAP4_DOUT_PP6,
120*4882a593Smuzhiyun 	PMUX_PINGRP_DAP4_SCLK_PP7,
121*4882a593Smuzhiyun 	PMUX_PINGRP_CLK3_OUT_PEE0,
122*4882a593Smuzhiyun 	PMUX_PINGRP_CLK3_REQ_PEE1,
123*4882a593Smuzhiyun 	PMUX_PINGRP_GMI_WP_N_PC7,
124*4882a593Smuzhiyun 	PMUX_PINGRP_GMI_IORDY_PI5,
125*4882a593Smuzhiyun 	PMUX_PINGRP_GMI_WAIT_PI7,
126*4882a593Smuzhiyun 	PMUX_PINGRP_GMI_ADV_N_PK0,
127*4882a593Smuzhiyun 	PMUX_PINGRP_GMI_CLK_PK1,
128*4882a593Smuzhiyun 	PMUX_PINGRP_GMI_CS0_N_PJ0,
129*4882a593Smuzhiyun 	PMUX_PINGRP_GMI_CS1_N_PJ2,
130*4882a593Smuzhiyun 	PMUX_PINGRP_GMI_CS2_N_PK3,
131*4882a593Smuzhiyun 	PMUX_PINGRP_GMI_CS3_N_PK4,
132*4882a593Smuzhiyun 	PMUX_PINGRP_GMI_CS4_N_PK2,
133*4882a593Smuzhiyun 	PMUX_PINGRP_GMI_CS6_N_PI3,
134*4882a593Smuzhiyun 	PMUX_PINGRP_GMI_CS7_N_PI6,
135*4882a593Smuzhiyun 	PMUX_PINGRP_GMI_AD0_PG0,
136*4882a593Smuzhiyun 	PMUX_PINGRP_GMI_AD1_PG1,
137*4882a593Smuzhiyun 	PMUX_PINGRP_GMI_AD2_PG2,
138*4882a593Smuzhiyun 	PMUX_PINGRP_GMI_AD3_PG3,
139*4882a593Smuzhiyun 	PMUX_PINGRP_GMI_AD4_PG4,
140*4882a593Smuzhiyun 	PMUX_PINGRP_GMI_AD5_PG5,
141*4882a593Smuzhiyun 	PMUX_PINGRP_GMI_AD6_PG6,
142*4882a593Smuzhiyun 	PMUX_PINGRP_GMI_AD7_PG7,
143*4882a593Smuzhiyun 	PMUX_PINGRP_GMI_AD8_PH0,
144*4882a593Smuzhiyun 	PMUX_PINGRP_GMI_AD9_PH1,
145*4882a593Smuzhiyun 	PMUX_PINGRP_GMI_AD10_PH2,
146*4882a593Smuzhiyun 	PMUX_PINGRP_GMI_AD11_PH3,
147*4882a593Smuzhiyun 	PMUX_PINGRP_GMI_AD12_PH4,
148*4882a593Smuzhiyun 	PMUX_PINGRP_GMI_AD13_PH5,
149*4882a593Smuzhiyun 	PMUX_PINGRP_GMI_AD14_PH6,
150*4882a593Smuzhiyun 	PMUX_PINGRP_GMI_AD15_PH7,
151*4882a593Smuzhiyun 	PMUX_PINGRP_GMI_A16_PJ7,
152*4882a593Smuzhiyun 	PMUX_PINGRP_GMI_A17_PB0,
153*4882a593Smuzhiyun 	PMUX_PINGRP_GMI_A18_PB1,
154*4882a593Smuzhiyun 	PMUX_PINGRP_GMI_A19_PK7,
155*4882a593Smuzhiyun 	PMUX_PINGRP_GMI_WR_N_PI0,
156*4882a593Smuzhiyun 	PMUX_PINGRP_GMI_OE_N_PI1,
157*4882a593Smuzhiyun 	PMUX_PINGRP_GMI_DQS_PI2,
158*4882a593Smuzhiyun 	PMUX_PINGRP_GMI_RST_N_PI4,
159*4882a593Smuzhiyun 	PMUX_PINGRP_GEN2_I2C_SCL_PT5,
160*4882a593Smuzhiyun 	PMUX_PINGRP_GEN2_I2C_SDA_PT6,
161*4882a593Smuzhiyun 	PMUX_PINGRP_SDMMC4_CLK_PCC4,
162*4882a593Smuzhiyun 	PMUX_PINGRP_SDMMC4_CMD_PT7,
163*4882a593Smuzhiyun 	PMUX_PINGRP_SDMMC4_DAT0_PAA0,
164*4882a593Smuzhiyun 	PMUX_PINGRP_SDMMC4_DAT1_PAA1,
165*4882a593Smuzhiyun 	PMUX_PINGRP_SDMMC4_DAT2_PAA2,
166*4882a593Smuzhiyun 	PMUX_PINGRP_SDMMC4_DAT3_PAA3,
167*4882a593Smuzhiyun 	PMUX_PINGRP_SDMMC4_DAT4_PAA4,
168*4882a593Smuzhiyun 	PMUX_PINGRP_SDMMC4_DAT5_PAA5,
169*4882a593Smuzhiyun 	PMUX_PINGRP_SDMMC4_DAT6_PAA6,
170*4882a593Smuzhiyun 	PMUX_PINGRP_SDMMC4_DAT7_PAA7,
171*4882a593Smuzhiyun 	PMUX_PINGRP_SDMMC4_RST_N_PCC3,
172*4882a593Smuzhiyun 	PMUX_PINGRP_CAM_MCLK_PCC0,
173*4882a593Smuzhiyun 	PMUX_PINGRP_PCC1,
174*4882a593Smuzhiyun 	PMUX_PINGRP_PBB0,
175*4882a593Smuzhiyun 	PMUX_PINGRP_CAM_I2C_SCL_PBB1,
176*4882a593Smuzhiyun 	PMUX_PINGRP_CAM_I2C_SDA_PBB2,
177*4882a593Smuzhiyun 	PMUX_PINGRP_PBB3,
178*4882a593Smuzhiyun 	PMUX_PINGRP_PBB4,
179*4882a593Smuzhiyun 	PMUX_PINGRP_PBB5,
180*4882a593Smuzhiyun 	PMUX_PINGRP_PBB6,
181*4882a593Smuzhiyun 	PMUX_PINGRP_PBB7,
182*4882a593Smuzhiyun 	PMUX_PINGRP_PCC2,
183*4882a593Smuzhiyun 	PMUX_PINGRP_JTAG_RTCK_PU7,
184*4882a593Smuzhiyun 	PMUX_PINGRP_PWR_I2C_SCL_PZ6,
185*4882a593Smuzhiyun 	PMUX_PINGRP_PWR_I2C_SDA_PZ7,
186*4882a593Smuzhiyun 	PMUX_PINGRP_KB_ROW0_PR0,
187*4882a593Smuzhiyun 	PMUX_PINGRP_KB_ROW1_PR1,
188*4882a593Smuzhiyun 	PMUX_PINGRP_KB_ROW2_PR2,
189*4882a593Smuzhiyun 	PMUX_PINGRP_KB_ROW3_PR3,
190*4882a593Smuzhiyun 	PMUX_PINGRP_KB_ROW4_PR4,
191*4882a593Smuzhiyun 	PMUX_PINGRP_KB_ROW5_PR5,
192*4882a593Smuzhiyun 	PMUX_PINGRP_KB_ROW6_PR6,
193*4882a593Smuzhiyun 	PMUX_PINGRP_KB_ROW7_PR7,
194*4882a593Smuzhiyun 	PMUX_PINGRP_KB_ROW8_PS0,
195*4882a593Smuzhiyun 	PMUX_PINGRP_KB_ROW9_PS1,
196*4882a593Smuzhiyun 	PMUX_PINGRP_KB_ROW10_PS2,
197*4882a593Smuzhiyun 	PMUX_PINGRP_KB_ROW11_PS3,
198*4882a593Smuzhiyun 	PMUX_PINGRP_KB_ROW12_PS4,
199*4882a593Smuzhiyun 	PMUX_PINGRP_KB_ROW13_PS5,
200*4882a593Smuzhiyun 	PMUX_PINGRP_KB_ROW14_PS6,
201*4882a593Smuzhiyun 	PMUX_PINGRP_KB_ROW15_PS7,
202*4882a593Smuzhiyun 	PMUX_PINGRP_KB_COL0_PQ0,
203*4882a593Smuzhiyun 	PMUX_PINGRP_KB_COL1_PQ1,
204*4882a593Smuzhiyun 	PMUX_PINGRP_KB_COL2_PQ2,
205*4882a593Smuzhiyun 	PMUX_PINGRP_KB_COL3_PQ3,
206*4882a593Smuzhiyun 	PMUX_PINGRP_KB_COL4_PQ4,
207*4882a593Smuzhiyun 	PMUX_PINGRP_KB_COL5_PQ5,
208*4882a593Smuzhiyun 	PMUX_PINGRP_KB_COL6_PQ6,
209*4882a593Smuzhiyun 	PMUX_PINGRP_KB_COL7_PQ7,
210*4882a593Smuzhiyun 	PMUX_PINGRP_CLK_32K_OUT_PA0,
211*4882a593Smuzhiyun 	PMUX_PINGRP_SYS_CLK_REQ_PZ5,
212*4882a593Smuzhiyun 	PMUX_PINGRP_CORE_PWR_REQ,
213*4882a593Smuzhiyun 	PMUX_PINGRP_CPU_PWR_REQ,
214*4882a593Smuzhiyun 	PMUX_PINGRP_PWR_INT_N,
215*4882a593Smuzhiyun 	PMUX_PINGRP_CLK_32K_IN,
216*4882a593Smuzhiyun 	PMUX_PINGRP_OWR,
217*4882a593Smuzhiyun 	PMUX_PINGRP_DAP1_FS_PN0,
218*4882a593Smuzhiyun 	PMUX_PINGRP_DAP1_DIN_PN1,
219*4882a593Smuzhiyun 	PMUX_PINGRP_DAP1_DOUT_PN2,
220*4882a593Smuzhiyun 	PMUX_PINGRP_DAP1_SCLK_PN3,
221*4882a593Smuzhiyun 	PMUX_PINGRP_CLK1_REQ_PEE2,
222*4882a593Smuzhiyun 	PMUX_PINGRP_CLK1_OUT_PW4,
223*4882a593Smuzhiyun 	PMUX_PINGRP_SPDIF_IN_PK6,
224*4882a593Smuzhiyun 	PMUX_PINGRP_SPDIF_OUT_PK5,
225*4882a593Smuzhiyun 	PMUX_PINGRP_DAP2_FS_PA2,
226*4882a593Smuzhiyun 	PMUX_PINGRP_DAP2_DIN_PA4,
227*4882a593Smuzhiyun 	PMUX_PINGRP_DAP2_DOUT_PA5,
228*4882a593Smuzhiyun 	PMUX_PINGRP_DAP2_SCLK_PA3,
229*4882a593Smuzhiyun 	PMUX_PINGRP_SPI2_MOSI_PX0,
230*4882a593Smuzhiyun 	PMUX_PINGRP_SPI2_MISO_PX1,
231*4882a593Smuzhiyun 	PMUX_PINGRP_SPI2_CS0_N_PX3,
232*4882a593Smuzhiyun 	PMUX_PINGRP_SPI2_SCK_PX2,
233*4882a593Smuzhiyun 	PMUX_PINGRP_SPI1_MOSI_PX4,
234*4882a593Smuzhiyun 	PMUX_PINGRP_SPI1_SCK_PX5,
235*4882a593Smuzhiyun 	PMUX_PINGRP_SPI1_CS0_N_PX6,
236*4882a593Smuzhiyun 	PMUX_PINGRP_SPI1_MISO_PX7,
237*4882a593Smuzhiyun 	PMUX_PINGRP_SPI2_CS1_N_PW2,
238*4882a593Smuzhiyun 	PMUX_PINGRP_SPI2_CS2_N_PW3,
239*4882a593Smuzhiyun 	PMUX_PINGRP_SDMMC3_CLK_PA6,
240*4882a593Smuzhiyun 	PMUX_PINGRP_SDMMC3_CMD_PA7,
241*4882a593Smuzhiyun 	PMUX_PINGRP_SDMMC3_DAT0_PB7,
242*4882a593Smuzhiyun 	PMUX_PINGRP_SDMMC3_DAT1_PB6,
243*4882a593Smuzhiyun 	PMUX_PINGRP_SDMMC3_DAT2_PB5,
244*4882a593Smuzhiyun 	PMUX_PINGRP_SDMMC3_DAT3_PB4,
245*4882a593Smuzhiyun 	PMUX_PINGRP_SDMMC3_DAT4_PD1,
246*4882a593Smuzhiyun 	PMUX_PINGRP_SDMMC3_DAT5_PD0,
247*4882a593Smuzhiyun 	PMUX_PINGRP_SDMMC3_DAT6_PD3,
248*4882a593Smuzhiyun 	PMUX_PINGRP_SDMMC3_DAT7_PD4,
249*4882a593Smuzhiyun 	PMUX_PINGRP_PEX_L0_PRSNT_N_PDD0,
250*4882a593Smuzhiyun 	PMUX_PINGRP_PEX_L0_RST_N_PDD1,
251*4882a593Smuzhiyun 	PMUX_PINGRP_PEX_L0_CLKREQ_N_PDD2,
252*4882a593Smuzhiyun 	PMUX_PINGRP_PEX_WAKE_N_PDD3,
253*4882a593Smuzhiyun 	PMUX_PINGRP_PEX_L1_PRSNT_N_PDD4,
254*4882a593Smuzhiyun 	PMUX_PINGRP_PEX_L1_RST_N_PDD5,
255*4882a593Smuzhiyun 	PMUX_PINGRP_PEX_L1_CLKREQ_N_PDD6,
256*4882a593Smuzhiyun 	PMUX_PINGRP_PEX_L2_PRSNT_N_PDD7,
257*4882a593Smuzhiyun 	PMUX_PINGRP_PEX_L2_RST_N_PCC6,
258*4882a593Smuzhiyun 	PMUX_PINGRP_PEX_L2_CLKREQ_N_PCC7,
259*4882a593Smuzhiyun 	PMUX_PINGRP_HDMI_CEC_PEE3,
260*4882a593Smuzhiyun 	PMUX_PINGRP_COUNT,
261*4882a593Smuzhiyun };
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun enum pmux_drvgrp {
264*4882a593Smuzhiyun 	PMUX_DRVGRP_AO1,
265*4882a593Smuzhiyun 	PMUX_DRVGRP_AO2,
266*4882a593Smuzhiyun 	PMUX_DRVGRP_AT1,
267*4882a593Smuzhiyun 	PMUX_DRVGRP_AT2,
268*4882a593Smuzhiyun 	PMUX_DRVGRP_AT3,
269*4882a593Smuzhiyun 	PMUX_DRVGRP_AT4,
270*4882a593Smuzhiyun 	PMUX_DRVGRP_AT5,
271*4882a593Smuzhiyun 	PMUX_DRVGRP_CDEV1,
272*4882a593Smuzhiyun 	PMUX_DRVGRP_CDEV2,
273*4882a593Smuzhiyun 	PMUX_DRVGRP_CSUS,
274*4882a593Smuzhiyun 	PMUX_DRVGRP_DAP1,
275*4882a593Smuzhiyun 	PMUX_DRVGRP_DAP2,
276*4882a593Smuzhiyun 	PMUX_DRVGRP_DAP3,
277*4882a593Smuzhiyun 	PMUX_DRVGRP_DAP4,
278*4882a593Smuzhiyun 	PMUX_DRVGRP_DBG,
279*4882a593Smuzhiyun 	PMUX_DRVGRP_LCD1,
280*4882a593Smuzhiyun 	PMUX_DRVGRP_LCD2,
281*4882a593Smuzhiyun 	PMUX_DRVGRP_SDIO2,
282*4882a593Smuzhiyun 	PMUX_DRVGRP_SDIO3,
283*4882a593Smuzhiyun 	PMUX_DRVGRP_SPI,
284*4882a593Smuzhiyun 	PMUX_DRVGRP_UAA,
285*4882a593Smuzhiyun 	PMUX_DRVGRP_UAB,
286*4882a593Smuzhiyun 	PMUX_DRVGRP_UART2,
287*4882a593Smuzhiyun 	PMUX_DRVGRP_UART3,
288*4882a593Smuzhiyun 	PMUX_DRVGRP_VI1,
289*4882a593Smuzhiyun 	PMUX_DRVGRP_SDIO1 = (0x84 / 4),
290*4882a593Smuzhiyun 	PMUX_DRVGRP_CRT = (0x90 / 4),
291*4882a593Smuzhiyun 	PMUX_DRVGRP_DDC,
292*4882a593Smuzhiyun 	PMUX_DRVGRP_GMA,
293*4882a593Smuzhiyun 	PMUX_DRVGRP_GMB,
294*4882a593Smuzhiyun 	PMUX_DRVGRP_GMC,
295*4882a593Smuzhiyun 	PMUX_DRVGRP_GMD,
296*4882a593Smuzhiyun 	PMUX_DRVGRP_GME,
297*4882a593Smuzhiyun 	PMUX_DRVGRP_GMF,
298*4882a593Smuzhiyun 	PMUX_DRVGRP_GMG,
299*4882a593Smuzhiyun 	PMUX_DRVGRP_GMH,
300*4882a593Smuzhiyun 	PMUX_DRVGRP_OWR,
301*4882a593Smuzhiyun 	PMUX_DRVGRP_UDA,
302*4882a593Smuzhiyun 	PMUX_DRVGRP_GPV,
303*4882a593Smuzhiyun 	PMUX_DRVGRP_DEV3,
304*4882a593Smuzhiyun 	PMUX_DRVGRP_CEC = (0xd0 / 4),
305*4882a593Smuzhiyun 	PMUX_DRVGRP_COUNT,
306*4882a593Smuzhiyun };
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun enum pmux_func {
309*4882a593Smuzhiyun 	PMUX_FUNC_DEFAULT,
310*4882a593Smuzhiyun 	PMUX_FUNC_BLINK,
311*4882a593Smuzhiyun 	PMUX_FUNC_CEC,
312*4882a593Smuzhiyun 	PMUX_FUNC_CLK_12M_OUT,
313*4882a593Smuzhiyun 	PMUX_FUNC_CLK_32K_IN,
314*4882a593Smuzhiyun 	PMUX_FUNC_CORE_PWR_REQ,
315*4882a593Smuzhiyun 	PMUX_FUNC_CPU_PWR_REQ,
316*4882a593Smuzhiyun 	PMUX_FUNC_CRT,
317*4882a593Smuzhiyun 	PMUX_FUNC_DAP,
318*4882a593Smuzhiyun 	PMUX_FUNC_DDR,
319*4882a593Smuzhiyun 	PMUX_FUNC_DEV3,
320*4882a593Smuzhiyun 	PMUX_FUNC_DISPLAYA,
321*4882a593Smuzhiyun 	PMUX_FUNC_DISPLAYB,
322*4882a593Smuzhiyun 	PMUX_FUNC_DTV,
323*4882a593Smuzhiyun 	PMUX_FUNC_EXTPERIPH1,
324*4882a593Smuzhiyun 	PMUX_FUNC_EXTPERIPH2,
325*4882a593Smuzhiyun 	PMUX_FUNC_EXTPERIPH3,
326*4882a593Smuzhiyun 	PMUX_FUNC_GMI,
327*4882a593Smuzhiyun 	PMUX_FUNC_GMI_ALT,
328*4882a593Smuzhiyun 	PMUX_FUNC_HDA,
329*4882a593Smuzhiyun 	PMUX_FUNC_HDCP,
330*4882a593Smuzhiyun 	PMUX_FUNC_HDMI,
331*4882a593Smuzhiyun 	PMUX_FUNC_HSI,
332*4882a593Smuzhiyun 	PMUX_FUNC_I2C1,
333*4882a593Smuzhiyun 	PMUX_FUNC_I2C2,
334*4882a593Smuzhiyun 	PMUX_FUNC_I2C3,
335*4882a593Smuzhiyun 	PMUX_FUNC_I2C4,
336*4882a593Smuzhiyun 	PMUX_FUNC_I2CPWR,
337*4882a593Smuzhiyun 	PMUX_FUNC_I2S0,
338*4882a593Smuzhiyun 	PMUX_FUNC_I2S1,
339*4882a593Smuzhiyun 	PMUX_FUNC_I2S2,
340*4882a593Smuzhiyun 	PMUX_FUNC_I2S3,
341*4882a593Smuzhiyun 	PMUX_FUNC_I2S4,
342*4882a593Smuzhiyun 	PMUX_FUNC_INVALID,
343*4882a593Smuzhiyun 	PMUX_FUNC_KBC,
344*4882a593Smuzhiyun 	PMUX_FUNC_MIO,
345*4882a593Smuzhiyun 	PMUX_FUNC_NAND,
346*4882a593Smuzhiyun 	PMUX_FUNC_NAND_ALT,
347*4882a593Smuzhiyun 	PMUX_FUNC_OWR,
348*4882a593Smuzhiyun 	PMUX_FUNC_PCIE,
349*4882a593Smuzhiyun 	PMUX_FUNC_PWM0,
350*4882a593Smuzhiyun 	PMUX_FUNC_PWM1,
351*4882a593Smuzhiyun 	PMUX_FUNC_PWM2,
352*4882a593Smuzhiyun 	PMUX_FUNC_PWM3,
353*4882a593Smuzhiyun 	PMUX_FUNC_PWR_INT_N,
354*4882a593Smuzhiyun 	PMUX_FUNC_RTCK,
355*4882a593Smuzhiyun 	PMUX_FUNC_SATA,
356*4882a593Smuzhiyun 	PMUX_FUNC_SDMMC1,
357*4882a593Smuzhiyun 	PMUX_FUNC_SDMMC2,
358*4882a593Smuzhiyun 	PMUX_FUNC_SDMMC3,
359*4882a593Smuzhiyun 	PMUX_FUNC_SDMMC4,
360*4882a593Smuzhiyun 	PMUX_FUNC_SPDIF,
361*4882a593Smuzhiyun 	PMUX_FUNC_SPI1,
362*4882a593Smuzhiyun 	PMUX_FUNC_SPI2,
363*4882a593Smuzhiyun 	PMUX_FUNC_SPI2_ALT,
364*4882a593Smuzhiyun 	PMUX_FUNC_SPI3,
365*4882a593Smuzhiyun 	PMUX_FUNC_SPI4,
366*4882a593Smuzhiyun 	PMUX_FUNC_SPI5,
367*4882a593Smuzhiyun 	PMUX_FUNC_SPI6,
368*4882a593Smuzhiyun 	PMUX_FUNC_SYSCLK,
369*4882a593Smuzhiyun 	PMUX_FUNC_TEST,
370*4882a593Smuzhiyun 	PMUX_FUNC_TRACE,
371*4882a593Smuzhiyun 	PMUX_FUNC_UARTA,
372*4882a593Smuzhiyun 	PMUX_FUNC_UARTB,
373*4882a593Smuzhiyun 	PMUX_FUNC_UARTC,
374*4882a593Smuzhiyun 	PMUX_FUNC_UARTD,
375*4882a593Smuzhiyun 	PMUX_FUNC_UARTE,
376*4882a593Smuzhiyun 	PMUX_FUNC_ULPI,
377*4882a593Smuzhiyun 	PMUX_FUNC_VGP1,
378*4882a593Smuzhiyun 	PMUX_FUNC_VGP2,
379*4882a593Smuzhiyun 	PMUX_FUNC_VGP3,
380*4882a593Smuzhiyun 	PMUX_FUNC_VGP4,
381*4882a593Smuzhiyun 	PMUX_FUNC_VGP5,
382*4882a593Smuzhiyun 	PMUX_FUNC_VGP6,
383*4882a593Smuzhiyun 	PMUX_FUNC_VI,
384*4882a593Smuzhiyun 	PMUX_FUNC_VI_ALT1,
385*4882a593Smuzhiyun 	PMUX_FUNC_VI_ALT2,
386*4882a593Smuzhiyun 	PMUX_FUNC_VI_ALT3,
387*4882a593Smuzhiyun 	PMUX_FUNC_RSVD1,
388*4882a593Smuzhiyun 	PMUX_FUNC_RSVD2,
389*4882a593Smuzhiyun 	PMUX_FUNC_RSVD3,
390*4882a593Smuzhiyun 	PMUX_FUNC_RSVD4,
391*4882a593Smuzhiyun 	PMUX_FUNC_COUNT,
392*4882a593Smuzhiyun };
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun #define TEGRA_PMX_SOC_DRV_GROUP_BASE_REG 0x868
395*4882a593Smuzhiyun #define TEGRA_PMX_SOC_HAS_DRVGRPS
396*4882a593Smuzhiyun #define TEGRA_PMX_GRPS_HAVE_LPMD
397*4882a593Smuzhiyun #define TEGRA_PMX_GRPS_HAVE_SCHMT
398*4882a593Smuzhiyun #define TEGRA_PMX_GRPS_HAVE_HSM
399*4882a593Smuzhiyun #define TEGRA_PMX_PINS_HAVE_E_INPUT
400*4882a593Smuzhiyun #define TEGRA_PMX_PINS_HAVE_LOCK
401*4882a593Smuzhiyun #define TEGRA_PMX_PINS_HAVE_OD
402*4882a593Smuzhiyun #define TEGRA_PMX_PINS_HAVE_IO_RESET
403*4882a593Smuzhiyun #include <asm/arch-tegra/pinmux.h>
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun #endif /* _TEGRA30_PINMUX_H_ */
406