xref: /OK3568_Linux_fs/u-boot/arch/arm/include/asm/arch-tegra210/flow.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * (C) Copyright 2010-2015
3*4882a593Smuzhiyun  * NVIDIA Corporation <www.nvidia.com>
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * SPDX-License-Identifier:     GPL-2.0+
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #ifndef _TEGRA210_FLOW_H_
9*4882a593Smuzhiyun #define _TEGRA210_FLOW_H_
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun struct flow_ctlr {
12*4882a593Smuzhiyun 	u32 halt_cpu_events;	/* offset 0x00 */
13*4882a593Smuzhiyun 	u32 halt_cop_events;	/* offset 0x04 */
14*4882a593Smuzhiyun 	u32 cpu_csr;		/* offset 0x08 */
15*4882a593Smuzhiyun 	u32 cop_csr;		/* offset 0x0c */
16*4882a593Smuzhiyun 	u32 xrq_events;		/* offset 0x10 */
17*4882a593Smuzhiyun 	u32 halt_cpu1_events;	/* offset 0x14 */
18*4882a593Smuzhiyun 	u32 cpu1_csr;		/* offset 0x18 */
19*4882a593Smuzhiyun 	u32 halt_cpu2_events;	/* offset 0x1c */
20*4882a593Smuzhiyun 	u32 cpu2_csr;		/* offset 0x20 */
21*4882a593Smuzhiyun 	u32 halt_cpu3_events;	/* offset 0x24 */
22*4882a593Smuzhiyun 	u32 cpu3_csr;		/* offset 0x28 */
23*4882a593Smuzhiyun 	u32 cluster_control;	/* offset 0x2c */
24*4882a593Smuzhiyun 	u32 halt_cop1_events;	/* offset 0x30 */
25*4882a593Smuzhiyun 	u32 halt_cop1_csr;	/* offset 0x34 */
26*4882a593Smuzhiyun 	u32 cpu_pwr_csr;	/* offset 0x38 */
27*4882a593Smuzhiyun 	u32 mpid;		/* offset 0x3c */
28*4882a593Smuzhiyun 	u32 ram_repair;		/* offset 0x40 */
29*4882a593Smuzhiyun };
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun /* HALT_COP_EVENTS_0, 0x04 */
32*4882a593Smuzhiyun #define EVENT_MSEC		(1 << 24)
33*4882a593Smuzhiyun #define EVENT_USEC		(1 << 25)
34*4882a593Smuzhiyun #define EVENT_JTAG		(1 << 28)
35*4882a593Smuzhiyun #define EVENT_MODE_STOP		(2 << 29)
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun /* FLOW_CTLR_CLUSTER_CONTROL_0 0x2c */
38*4882a593Smuzhiyun #define ACTIVE_LP		(1 << 0)
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun /* CPUn_CSR_0 */
41*4882a593Smuzhiyun #define CSR_ENABLE		(1 << 0)
42*4882a593Smuzhiyun #define CSR_IMMEDIATE_WAKE	(1 << 3)
43*4882a593Smuzhiyun #define CSR_WAIT_WFI_SHIFT	8
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun #endif /*  _TEGRA210_FLOW_H_ */
46