xref: /OK3568_Linux_fs/u-boot/arch/arm/include/asm/arch-tegra114/pinmux.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (c) 2010-2014, NVIDIA CORPORATION. All rights reserved.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier: GPL-2.0+
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #ifndef _TEGRA114_PINMUX_H_
8*4882a593Smuzhiyun #define _TEGRA114_PINMUX_H_
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun enum pmux_pingrp {
11*4882a593Smuzhiyun 	PMUX_PINGRP_ULPI_DATA0_PO1,
12*4882a593Smuzhiyun 	PMUX_PINGRP_ULPI_DATA1_PO2,
13*4882a593Smuzhiyun 	PMUX_PINGRP_ULPI_DATA2_PO3,
14*4882a593Smuzhiyun 	PMUX_PINGRP_ULPI_DATA3_PO4,
15*4882a593Smuzhiyun 	PMUX_PINGRP_ULPI_DATA4_PO5,
16*4882a593Smuzhiyun 	PMUX_PINGRP_ULPI_DATA5_PO6,
17*4882a593Smuzhiyun 	PMUX_PINGRP_ULPI_DATA6_PO7,
18*4882a593Smuzhiyun 	PMUX_PINGRP_ULPI_DATA7_PO0,
19*4882a593Smuzhiyun 	PMUX_PINGRP_ULPI_CLK_PY0,
20*4882a593Smuzhiyun 	PMUX_PINGRP_ULPI_DIR_PY1,
21*4882a593Smuzhiyun 	PMUX_PINGRP_ULPI_NXT_PY2,
22*4882a593Smuzhiyun 	PMUX_PINGRP_ULPI_STP_PY3,
23*4882a593Smuzhiyun 	PMUX_PINGRP_DAP3_FS_PP0,
24*4882a593Smuzhiyun 	PMUX_PINGRP_DAP3_DIN_PP1,
25*4882a593Smuzhiyun 	PMUX_PINGRP_DAP3_DOUT_PP2,
26*4882a593Smuzhiyun 	PMUX_PINGRP_DAP3_SCLK_PP3,
27*4882a593Smuzhiyun 	PMUX_PINGRP_PV0,
28*4882a593Smuzhiyun 	PMUX_PINGRP_PV1,
29*4882a593Smuzhiyun 	PMUX_PINGRP_SDMMC1_CLK_PZ0,
30*4882a593Smuzhiyun 	PMUX_PINGRP_SDMMC1_CMD_PZ1,
31*4882a593Smuzhiyun 	PMUX_PINGRP_SDMMC1_DAT3_PY4,
32*4882a593Smuzhiyun 	PMUX_PINGRP_SDMMC1_DAT2_PY5,
33*4882a593Smuzhiyun 	PMUX_PINGRP_SDMMC1_DAT1_PY6,
34*4882a593Smuzhiyun 	PMUX_PINGRP_SDMMC1_DAT0_PY7,
35*4882a593Smuzhiyun 	PMUX_PINGRP_CLK2_OUT_PW5 = (0x68 / 4),
36*4882a593Smuzhiyun 	PMUX_PINGRP_CLK2_REQ_PCC5,
37*4882a593Smuzhiyun 	PMUX_PINGRP_HDMI_INT_PN7 = (0x110 / 4),
38*4882a593Smuzhiyun 	PMUX_PINGRP_DDC_SCL_PV4,
39*4882a593Smuzhiyun 	PMUX_PINGRP_DDC_SDA_PV5,
40*4882a593Smuzhiyun 	PMUX_PINGRP_UART2_RXD_PC3 = (0x164 / 4),
41*4882a593Smuzhiyun 	PMUX_PINGRP_UART2_TXD_PC2,
42*4882a593Smuzhiyun 	PMUX_PINGRP_UART2_RTS_N_PJ6,
43*4882a593Smuzhiyun 	PMUX_PINGRP_UART2_CTS_N_PJ5,
44*4882a593Smuzhiyun 	PMUX_PINGRP_UART3_TXD_PW6,
45*4882a593Smuzhiyun 	PMUX_PINGRP_UART3_RXD_PW7,
46*4882a593Smuzhiyun 	PMUX_PINGRP_UART3_CTS_N_PA1,
47*4882a593Smuzhiyun 	PMUX_PINGRP_UART3_RTS_N_PC0,
48*4882a593Smuzhiyun 	PMUX_PINGRP_PU0,
49*4882a593Smuzhiyun 	PMUX_PINGRP_PU1,
50*4882a593Smuzhiyun 	PMUX_PINGRP_PU2,
51*4882a593Smuzhiyun 	PMUX_PINGRP_PU3,
52*4882a593Smuzhiyun 	PMUX_PINGRP_PU4,
53*4882a593Smuzhiyun 	PMUX_PINGRP_PU5,
54*4882a593Smuzhiyun 	PMUX_PINGRP_PU6,
55*4882a593Smuzhiyun 	PMUX_PINGRP_GEN1_I2C_SDA_PC5,
56*4882a593Smuzhiyun 	PMUX_PINGRP_GEN1_I2C_SCL_PC4,
57*4882a593Smuzhiyun 	PMUX_PINGRP_DAP4_FS_PP4,
58*4882a593Smuzhiyun 	PMUX_PINGRP_DAP4_DIN_PP5,
59*4882a593Smuzhiyun 	PMUX_PINGRP_DAP4_DOUT_PP6,
60*4882a593Smuzhiyun 	PMUX_PINGRP_DAP4_SCLK_PP7,
61*4882a593Smuzhiyun 	PMUX_PINGRP_CLK3_OUT_PEE0,
62*4882a593Smuzhiyun 	PMUX_PINGRP_CLK3_REQ_PEE1,
63*4882a593Smuzhiyun 	PMUX_PINGRP_GMI_WP_N_PC7,
64*4882a593Smuzhiyun 	PMUX_PINGRP_GMI_IORDY_PI5,
65*4882a593Smuzhiyun 	PMUX_PINGRP_GMI_WAIT_PI7,
66*4882a593Smuzhiyun 	PMUX_PINGRP_GMI_ADV_N_PK0,
67*4882a593Smuzhiyun 	PMUX_PINGRP_GMI_CLK_PK1,
68*4882a593Smuzhiyun 	PMUX_PINGRP_GMI_CS0_N_PJ0,
69*4882a593Smuzhiyun 	PMUX_PINGRP_GMI_CS1_N_PJ2,
70*4882a593Smuzhiyun 	PMUX_PINGRP_GMI_CS2_N_PK3,
71*4882a593Smuzhiyun 	PMUX_PINGRP_GMI_CS3_N_PK4,
72*4882a593Smuzhiyun 	PMUX_PINGRP_GMI_CS4_N_PK2,
73*4882a593Smuzhiyun 	PMUX_PINGRP_GMI_CS6_N_PI3,
74*4882a593Smuzhiyun 	PMUX_PINGRP_GMI_CS7_N_PI6,
75*4882a593Smuzhiyun 	PMUX_PINGRP_GMI_AD0_PG0,
76*4882a593Smuzhiyun 	PMUX_PINGRP_GMI_AD1_PG1,
77*4882a593Smuzhiyun 	PMUX_PINGRP_GMI_AD2_PG2,
78*4882a593Smuzhiyun 	PMUX_PINGRP_GMI_AD3_PG3,
79*4882a593Smuzhiyun 	PMUX_PINGRP_GMI_AD4_PG4,
80*4882a593Smuzhiyun 	PMUX_PINGRP_GMI_AD5_PG5,
81*4882a593Smuzhiyun 	PMUX_PINGRP_GMI_AD6_PG6,
82*4882a593Smuzhiyun 	PMUX_PINGRP_GMI_AD7_PG7,
83*4882a593Smuzhiyun 	PMUX_PINGRP_GMI_AD8_PH0,
84*4882a593Smuzhiyun 	PMUX_PINGRP_GMI_AD9_PH1,
85*4882a593Smuzhiyun 	PMUX_PINGRP_GMI_AD10_PH2,
86*4882a593Smuzhiyun 	PMUX_PINGRP_GMI_AD11_PH3,
87*4882a593Smuzhiyun 	PMUX_PINGRP_GMI_AD12_PH4,
88*4882a593Smuzhiyun 	PMUX_PINGRP_GMI_AD13_PH5,
89*4882a593Smuzhiyun 	PMUX_PINGRP_GMI_AD14_PH6,
90*4882a593Smuzhiyun 	PMUX_PINGRP_GMI_AD15_PH7,
91*4882a593Smuzhiyun 	PMUX_PINGRP_GMI_A16_PJ7,
92*4882a593Smuzhiyun 	PMUX_PINGRP_GMI_A17_PB0,
93*4882a593Smuzhiyun 	PMUX_PINGRP_GMI_A18_PB1,
94*4882a593Smuzhiyun 	PMUX_PINGRP_GMI_A19_PK7,
95*4882a593Smuzhiyun 	PMUX_PINGRP_GMI_WR_N_PI0,
96*4882a593Smuzhiyun 	PMUX_PINGRP_GMI_OE_N_PI1,
97*4882a593Smuzhiyun 	PMUX_PINGRP_GMI_DQS_P_PJ3,
98*4882a593Smuzhiyun 	PMUX_PINGRP_GMI_RST_N_PI4,
99*4882a593Smuzhiyun 	PMUX_PINGRP_GEN2_I2C_SCL_PT5,
100*4882a593Smuzhiyun 	PMUX_PINGRP_GEN2_I2C_SDA_PT6,
101*4882a593Smuzhiyun 	PMUX_PINGRP_SDMMC4_CLK_PCC4,
102*4882a593Smuzhiyun 	PMUX_PINGRP_SDMMC4_CMD_PT7,
103*4882a593Smuzhiyun 	PMUX_PINGRP_SDMMC4_DAT0_PAA0,
104*4882a593Smuzhiyun 	PMUX_PINGRP_SDMMC4_DAT1_PAA1,
105*4882a593Smuzhiyun 	PMUX_PINGRP_SDMMC4_DAT2_PAA2,
106*4882a593Smuzhiyun 	PMUX_PINGRP_SDMMC4_DAT3_PAA3,
107*4882a593Smuzhiyun 	PMUX_PINGRP_SDMMC4_DAT4_PAA4,
108*4882a593Smuzhiyun 	PMUX_PINGRP_SDMMC4_DAT5_PAA5,
109*4882a593Smuzhiyun 	PMUX_PINGRP_SDMMC4_DAT6_PAA6,
110*4882a593Smuzhiyun 	PMUX_PINGRP_SDMMC4_DAT7_PAA7,
111*4882a593Smuzhiyun 	PMUX_PINGRP_CAM_MCLK_PCC0 = (0x284 / 4),
112*4882a593Smuzhiyun 	PMUX_PINGRP_PCC1,
113*4882a593Smuzhiyun 	PMUX_PINGRP_PBB0,
114*4882a593Smuzhiyun 	PMUX_PINGRP_CAM_I2C_SCL_PBB1,
115*4882a593Smuzhiyun 	PMUX_PINGRP_CAM_I2C_SDA_PBB2,
116*4882a593Smuzhiyun 	PMUX_PINGRP_PBB3,
117*4882a593Smuzhiyun 	PMUX_PINGRP_PBB4,
118*4882a593Smuzhiyun 	PMUX_PINGRP_PBB5,
119*4882a593Smuzhiyun 	PMUX_PINGRP_PBB6,
120*4882a593Smuzhiyun 	PMUX_PINGRP_PBB7,
121*4882a593Smuzhiyun 	PMUX_PINGRP_PCC2,
122*4882a593Smuzhiyun 	PMUX_PINGRP_JTAG_RTCK,
123*4882a593Smuzhiyun 	PMUX_PINGRP_PWR_I2C_SCL_PZ6,
124*4882a593Smuzhiyun 	PMUX_PINGRP_PWR_I2C_SDA_PZ7,
125*4882a593Smuzhiyun 	PMUX_PINGRP_KB_ROW0_PR0,
126*4882a593Smuzhiyun 	PMUX_PINGRP_KB_ROW1_PR1,
127*4882a593Smuzhiyun 	PMUX_PINGRP_KB_ROW2_PR2,
128*4882a593Smuzhiyun 	PMUX_PINGRP_KB_ROW3_PR3,
129*4882a593Smuzhiyun 	PMUX_PINGRP_KB_ROW4_PR4,
130*4882a593Smuzhiyun 	PMUX_PINGRP_KB_ROW5_PR5,
131*4882a593Smuzhiyun 	PMUX_PINGRP_KB_ROW6_PR6,
132*4882a593Smuzhiyun 	PMUX_PINGRP_KB_ROW7_PR7,
133*4882a593Smuzhiyun 	PMUX_PINGRP_KB_ROW8_PS0,
134*4882a593Smuzhiyun 	PMUX_PINGRP_KB_ROW9_PS1,
135*4882a593Smuzhiyun 	PMUX_PINGRP_KB_ROW10_PS2,
136*4882a593Smuzhiyun 	PMUX_PINGRP_KB_COL0_PQ0 = (0x2fc / 4),
137*4882a593Smuzhiyun 	PMUX_PINGRP_KB_COL1_PQ1,
138*4882a593Smuzhiyun 	PMUX_PINGRP_KB_COL2_PQ2,
139*4882a593Smuzhiyun 	PMUX_PINGRP_KB_COL3_PQ3,
140*4882a593Smuzhiyun 	PMUX_PINGRP_KB_COL4_PQ4,
141*4882a593Smuzhiyun 	PMUX_PINGRP_KB_COL5_PQ5,
142*4882a593Smuzhiyun 	PMUX_PINGRP_KB_COL6_PQ6,
143*4882a593Smuzhiyun 	PMUX_PINGRP_KB_COL7_PQ7,
144*4882a593Smuzhiyun 	PMUX_PINGRP_CLK_32K_OUT_PA0,
145*4882a593Smuzhiyun 	PMUX_PINGRP_SYS_CLK_REQ_PZ5,
146*4882a593Smuzhiyun 	PMUX_PINGRP_CORE_PWR_REQ,
147*4882a593Smuzhiyun 	PMUX_PINGRP_CPU_PWR_REQ,
148*4882a593Smuzhiyun 	PMUX_PINGRP_PWR_INT_N,
149*4882a593Smuzhiyun 	PMUX_PINGRP_CLK_32K_IN,
150*4882a593Smuzhiyun 	PMUX_PINGRP_OWR,
151*4882a593Smuzhiyun 	PMUX_PINGRP_DAP1_FS_PN0,
152*4882a593Smuzhiyun 	PMUX_PINGRP_DAP1_DIN_PN1,
153*4882a593Smuzhiyun 	PMUX_PINGRP_DAP1_DOUT_PN2,
154*4882a593Smuzhiyun 	PMUX_PINGRP_DAP1_SCLK_PN3,
155*4882a593Smuzhiyun 	PMUX_PINGRP_CLK1_REQ_PEE2,
156*4882a593Smuzhiyun 	PMUX_PINGRP_CLK1_OUT_PW4,
157*4882a593Smuzhiyun 	PMUX_PINGRP_SPDIF_IN_PK6,
158*4882a593Smuzhiyun 	PMUX_PINGRP_SPDIF_OUT_PK5,
159*4882a593Smuzhiyun 	PMUX_PINGRP_DAP2_FS_PA2,
160*4882a593Smuzhiyun 	PMUX_PINGRP_DAP2_DIN_PA4,
161*4882a593Smuzhiyun 	PMUX_PINGRP_DAP2_DOUT_PA5,
162*4882a593Smuzhiyun 	PMUX_PINGRP_DAP2_SCLK_PA3,
163*4882a593Smuzhiyun 	PMUX_PINGRP_DVFS_PWM_PX0,
164*4882a593Smuzhiyun 	PMUX_PINGRP_GPIO_X1_AUD_PX1,
165*4882a593Smuzhiyun 	PMUX_PINGRP_GPIO_X3_AUD_PX3,
166*4882a593Smuzhiyun 	PMUX_PINGRP_DVFS_CLK_PX2,
167*4882a593Smuzhiyun 	PMUX_PINGRP_GPIO_X4_AUD_PX4,
168*4882a593Smuzhiyun 	PMUX_PINGRP_GPIO_X5_AUD_PX5,
169*4882a593Smuzhiyun 	PMUX_PINGRP_GPIO_X6_AUD_PX6,
170*4882a593Smuzhiyun 	PMUX_PINGRP_GPIO_X7_AUD_PX7,
171*4882a593Smuzhiyun 	PMUX_PINGRP_SDMMC3_CLK_PA6 = (0x390 / 4),
172*4882a593Smuzhiyun 	PMUX_PINGRP_SDMMC3_CMD_PA7,
173*4882a593Smuzhiyun 	PMUX_PINGRP_SDMMC3_DAT0_PB7,
174*4882a593Smuzhiyun 	PMUX_PINGRP_SDMMC3_DAT1_PB6,
175*4882a593Smuzhiyun 	PMUX_PINGRP_SDMMC3_DAT2_PB5,
176*4882a593Smuzhiyun 	PMUX_PINGRP_SDMMC3_DAT3_PB4,
177*4882a593Smuzhiyun 	PMUX_PINGRP_HDMI_CEC_PEE3 = (0x3e0 / 4),
178*4882a593Smuzhiyun 	PMUX_PINGRP_SDMMC1_WP_N_PV3,
179*4882a593Smuzhiyun 	PMUX_PINGRP_SDMMC3_CD_N_PV2,
180*4882a593Smuzhiyun 	PMUX_PINGRP_GPIO_W2_AUD_PW2,
181*4882a593Smuzhiyun 	PMUX_PINGRP_GPIO_W3_AUD_PW3,
182*4882a593Smuzhiyun 	PMUX_PINGRP_USB_VBUS_EN0_PN4,
183*4882a593Smuzhiyun 	PMUX_PINGRP_USB_VBUS_EN1_PN5,
184*4882a593Smuzhiyun 	PMUX_PINGRP_SDMMC3_CLK_LB_IN_PEE5,
185*4882a593Smuzhiyun 	PMUX_PINGRP_SDMMC3_CLK_LB_OUT_PEE4,
186*4882a593Smuzhiyun 	PMUX_PINGRP_GMI_CLK_LB,
187*4882a593Smuzhiyun 	PMUX_PINGRP_RESET_OUT_N,
188*4882a593Smuzhiyun 	PMUX_PINGRP_COUNT,
189*4882a593Smuzhiyun };
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun enum pmux_drvgrp {
192*4882a593Smuzhiyun 	PMUX_DRVGRP_AO1,
193*4882a593Smuzhiyun 	PMUX_DRVGRP_AO2,
194*4882a593Smuzhiyun 	PMUX_DRVGRP_AT1,
195*4882a593Smuzhiyun 	PMUX_DRVGRP_AT2,
196*4882a593Smuzhiyun 	PMUX_DRVGRP_AT3,
197*4882a593Smuzhiyun 	PMUX_DRVGRP_AT4,
198*4882a593Smuzhiyun 	PMUX_DRVGRP_AT5,
199*4882a593Smuzhiyun 	PMUX_DRVGRP_CDEV1,
200*4882a593Smuzhiyun 	PMUX_DRVGRP_CDEV2,
201*4882a593Smuzhiyun 	PMUX_DRVGRP_DAP1 = (0x28 / 4),
202*4882a593Smuzhiyun 	PMUX_DRVGRP_DAP2,
203*4882a593Smuzhiyun 	PMUX_DRVGRP_DAP3,
204*4882a593Smuzhiyun 	PMUX_DRVGRP_DAP4,
205*4882a593Smuzhiyun 	PMUX_DRVGRP_DBG,
206*4882a593Smuzhiyun 	PMUX_DRVGRP_SDIO3 = (0x48 / 4),
207*4882a593Smuzhiyun 	PMUX_DRVGRP_SPI,
208*4882a593Smuzhiyun 	PMUX_DRVGRP_UAA,
209*4882a593Smuzhiyun 	PMUX_DRVGRP_UAB,
210*4882a593Smuzhiyun 	PMUX_DRVGRP_UART2,
211*4882a593Smuzhiyun 	PMUX_DRVGRP_UART3,
212*4882a593Smuzhiyun 	PMUX_DRVGRP_SDIO1 = (0x84 / 4),
213*4882a593Smuzhiyun 	PMUX_DRVGRP_DDC = (0x94 / 4),
214*4882a593Smuzhiyun 	PMUX_DRVGRP_GMA,
215*4882a593Smuzhiyun 	PMUX_DRVGRP_GME = (0xa8 / 4),
216*4882a593Smuzhiyun 	PMUX_DRVGRP_GMF,
217*4882a593Smuzhiyun 	PMUX_DRVGRP_GMG,
218*4882a593Smuzhiyun 	PMUX_DRVGRP_GMH,
219*4882a593Smuzhiyun 	PMUX_DRVGRP_OWR,
220*4882a593Smuzhiyun 	PMUX_DRVGRP_UDA,
221*4882a593Smuzhiyun 	PMUX_DRVGRP_DEV3 = (0xc4 / 4),
222*4882a593Smuzhiyun 	PMUX_DRVGRP_CEC = (0xd0 / 4),
223*4882a593Smuzhiyun 	PMUX_DRVGRP_AT6 = (0x12c / 4),
224*4882a593Smuzhiyun 	PMUX_DRVGRP_DAP5,
225*4882a593Smuzhiyun 	PMUX_DRVGRP_USB_VBUS_EN,
226*4882a593Smuzhiyun 	PMUX_DRVGRP_AO3,
227*4882a593Smuzhiyun 	PMUX_DRVGRP_HV0,
228*4882a593Smuzhiyun 	PMUX_DRVGRP_SDIO4,
229*4882a593Smuzhiyun 	PMUX_DRVGRP_AO0,
230*4882a593Smuzhiyun 	PMUX_DRVGRP_COUNT,
231*4882a593Smuzhiyun };
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun enum pmux_func {
234*4882a593Smuzhiyun 	PMUX_FUNC_DEFAULT,
235*4882a593Smuzhiyun 	PMUX_FUNC_BLINK,
236*4882a593Smuzhiyun 	PMUX_FUNC_CEC,
237*4882a593Smuzhiyun 	PMUX_FUNC_CLDVFS,
238*4882a593Smuzhiyun 	PMUX_FUNC_CLK,
239*4882a593Smuzhiyun 	PMUX_FUNC_CLK12,
240*4882a593Smuzhiyun 	PMUX_FUNC_CPU,
241*4882a593Smuzhiyun 	PMUX_FUNC_DAP,
242*4882a593Smuzhiyun 	PMUX_FUNC_DAP1,
243*4882a593Smuzhiyun 	PMUX_FUNC_DAP2,
244*4882a593Smuzhiyun 	PMUX_FUNC_DEV3,
245*4882a593Smuzhiyun 	PMUX_FUNC_DISPLAYA,
246*4882a593Smuzhiyun 	PMUX_FUNC_DISPLAYA_ALT,
247*4882a593Smuzhiyun 	PMUX_FUNC_DISPLAYB,
248*4882a593Smuzhiyun 	PMUX_FUNC_DTV,
249*4882a593Smuzhiyun 	PMUX_FUNC_EMC_DLL,
250*4882a593Smuzhiyun 	PMUX_FUNC_EXTPERIPH1,
251*4882a593Smuzhiyun 	PMUX_FUNC_EXTPERIPH2,
252*4882a593Smuzhiyun 	PMUX_FUNC_EXTPERIPH3,
253*4882a593Smuzhiyun 	PMUX_FUNC_GMI,
254*4882a593Smuzhiyun 	PMUX_FUNC_GMI_ALT,
255*4882a593Smuzhiyun 	PMUX_FUNC_HDA,
256*4882a593Smuzhiyun 	PMUX_FUNC_HSI,
257*4882a593Smuzhiyun 	PMUX_FUNC_I2C1,
258*4882a593Smuzhiyun 	PMUX_FUNC_I2C2,
259*4882a593Smuzhiyun 	PMUX_FUNC_I2C3,
260*4882a593Smuzhiyun 	PMUX_FUNC_I2C4,
261*4882a593Smuzhiyun 	PMUX_FUNC_I2CPWR,
262*4882a593Smuzhiyun 	PMUX_FUNC_I2S0,
263*4882a593Smuzhiyun 	PMUX_FUNC_I2S1,
264*4882a593Smuzhiyun 	PMUX_FUNC_I2S2,
265*4882a593Smuzhiyun 	PMUX_FUNC_I2S3,
266*4882a593Smuzhiyun 	PMUX_FUNC_I2S4,
267*4882a593Smuzhiyun 	PMUX_FUNC_IRDA,
268*4882a593Smuzhiyun 	PMUX_FUNC_KBC,
269*4882a593Smuzhiyun 	PMUX_FUNC_NAND,
270*4882a593Smuzhiyun 	PMUX_FUNC_NAND_ALT,
271*4882a593Smuzhiyun 	PMUX_FUNC_OWR,
272*4882a593Smuzhiyun 	PMUX_FUNC_PMI,
273*4882a593Smuzhiyun 	PMUX_FUNC_PWM0,
274*4882a593Smuzhiyun 	PMUX_FUNC_PWM1,
275*4882a593Smuzhiyun 	PMUX_FUNC_PWM2,
276*4882a593Smuzhiyun 	PMUX_FUNC_PWM3,
277*4882a593Smuzhiyun 	PMUX_FUNC_PWRON,
278*4882a593Smuzhiyun 	PMUX_FUNC_RESET_OUT_N,
279*4882a593Smuzhiyun 	PMUX_FUNC_RTCK,
280*4882a593Smuzhiyun 	PMUX_FUNC_SDMMC1,
281*4882a593Smuzhiyun 	PMUX_FUNC_SDMMC2,
282*4882a593Smuzhiyun 	PMUX_FUNC_SDMMC3,
283*4882a593Smuzhiyun 	PMUX_FUNC_SDMMC4,
284*4882a593Smuzhiyun 	PMUX_FUNC_SOC,
285*4882a593Smuzhiyun 	PMUX_FUNC_SPDIF,
286*4882a593Smuzhiyun 	PMUX_FUNC_SPI1,
287*4882a593Smuzhiyun 	PMUX_FUNC_SPI2,
288*4882a593Smuzhiyun 	PMUX_FUNC_SPI3,
289*4882a593Smuzhiyun 	PMUX_FUNC_SPI4,
290*4882a593Smuzhiyun 	PMUX_FUNC_SPI5,
291*4882a593Smuzhiyun 	PMUX_FUNC_SPI6,
292*4882a593Smuzhiyun 	PMUX_FUNC_SYSCLK,
293*4882a593Smuzhiyun 	PMUX_FUNC_TRACE,
294*4882a593Smuzhiyun 	PMUX_FUNC_UARTA,
295*4882a593Smuzhiyun 	PMUX_FUNC_UARTB,
296*4882a593Smuzhiyun 	PMUX_FUNC_UARTC,
297*4882a593Smuzhiyun 	PMUX_FUNC_UARTD,
298*4882a593Smuzhiyun 	PMUX_FUNC_ULPI,
299*4882a593Smuzhiyun 	PMUX_FUNC_USB,
300*4882a593Smuzhiyun 	PMUX_FUNC_VGP1,
301*4882a593Smuzhiyun 	PMUX_FUNC_VGP2,
302*4882a593Smuzhiyun 	PMUX_FUNC_VGP3,
303*4882a593Smuzhiyun 	PMUX_FUNC_VGP4,
304*4882a593Smuzhiyun 	PMUX_FUNC_VGP5,
305*4882a593Smuzhiyun 	PMUX_FUNC_VGP6,
306*4882a593Smuzhiyun 	PMUX_FUNC_VI,
307*4882a593Smuzhiyun 	PMUX_FUNC_VI_ALT1,
308*4882a593Smuzhiyun 	PMUX_FUNC_VI_ALT3,
309*4882a593Smuzhiyun 	PMUX_FUNC_RSVD1,
310*4882a593Smuzhiyun 	PMUX_FUNC_RSVD2,
311*4882a593Smuzhiyun 	PMUX_FUNC_RSVD3,
312*4882a593Smuzhiyun 	PMUX_FUNC_RSVD4,
313*4882a593Smuzhiyun 	PMUX_FUNC_COUNT,
314*4882a593Smuzhiyun };
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun #define TEGRA_PMX_SOC_DRV_GROUP_BASE_REG 0x868
317*4882a593Smuzhiyun #define TEGRA_PMX_SOC_HAS_IO_CLAMPING
318*4882a593Smuzhiyun #define TEGRA_PMX_SOC_HAS_DRVGRPS
319*4882a593Smuzhiyun #define TEGRA_PMX_GRPS_HAVE_LPMD
320*4882a593Smuzhiyun #define TEGRA_PMX_GRPS_HAVE_SCHMT
321*4882a593Smuzhiyun #define TEGRA_PMX_GRPS_HAVE_HSM
322*4882a593Smuzhiyun #define TEGRA_PMX_PINS_HAVE_E_INPUT
323*4882a593Smuzhiyun #define TEGRA_PMX_PINS_HAVE_LOCK
324*4882a593Smuzhiyun #define TEGRA_PMX_PINS_HAVE_OD
325*4882a593Smuzhiyun #define TEGRA_PMX_PINS_HAVE_IO_RESET
326*4882a593Smuzhiyun #define TEGRA_PMX_PINS_HAVE_RCV_SEL
327*4882a593Smuzhiyun #include <asm/arch-tegra/pinmux.h>
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun #endif /* _TEGRA114_PINMUX_H_ */
330