1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * NVIDIA Tegra I2C controller 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Copyright 2010-2011 NVIDIA Corporation 5*4882a593Smuzhiyun * 6*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0 7*4882a593Smuzhiyun */ 8*4882a593Smuzhiyun 9*4882a593Smuzhiyun #ifndef _TEGRA_I2C_H_ 10*4882a593Smuzhiyun #define _TEGRA_I2C_H_ 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun #include <asm/types.h> 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun enum { 15*4882a593Smuzhiyun I2C_TIMEOUT_USEC = 10000, /* Wait time for completion */ 16*4882a593Smuzhiyun I2C_FIFO_DEPTH = 8, /* I2C fifo depth */ 17*4882a593Smuzhiyun }; 18*4882a593Smuzhiyun 19*4882a593Smuzhiyun enum i2c_transaction_flags { 20*4882a593Smuzhiyun I2C_IS_WRITE = 0x1, /* for I2C write operation */ 21*4882a593Smuzhiyun I2C_IS_10_BIT_ADDRESS = 0x2, /* for 10-bit I2C slave address */ 22*4882a593Smuzhiyun I2C_USE_REPEATED_START = 0x4, /* for repeat start */ 23*4882a593Smuzhiyun I2C_NO_ACK = 0x8, /* for slave that won't generate ACK */ 24*4882a593Smuzhiyun I2C_SOFTWARE_CONTROLLER = 0x10, /* for I2C transfer using GPIO */ 25*4882a593Smuzhiyun I2C_NO_STOP = 0x20, 26*4882a593Smuzhiyun }; 27*4882a593Smuzhiyun 28*4882a593Smuzhiyun /* Contians the I2C transaction details */ 29*4882a593Smuzhiyun struct i2c_trans_info { 30*4882a593Smuzhiyun /* flags to indicate the transaction details */ 31*4882a593Smuzhiyun enum i2c_transaction_flags flags; 32*4882a593Smuzhiyun u32 address; /* I2C slave device address */ 33*4882a593Smuzhiyun u32 num_bytes; /* number of bytes to be transferred */ 34*4882a593Smuzhiyun /* 35*4882a593Smuzhiyun * Send/receive buffer. For the I2C send operation this buffer should 36*4882a593Smuzhiyun * be filled with the data to be sent to the slave device. For the I2C 37*4882a593Smuzhiyun * receive operation this buffer is filled with the data received from 38*4882a593Smuzhiyun * the slave device. 39*4882a593Smuzhiyun */ 40*4882a593Smuzhiyun u8 *buf; 41*4882a593Smuzhiyun int is_10bit_address; 42*4882a593Smuzhiyun }; 43*4882a593Smuzhiyun 44*4882a593Smuzhiyun struct i2c_control { 45*4882a593Smuzhiyun u32 tx_fifo; 46*4882a593Smuzhiyun u32 rx_fifo; 47*4882a593Smuzhiyun u32 packet_status; 48*4882a593Smuzhiyun u32 fifo_control; 49*4882a593Smuzhiyun u32 fifo_status; 50*4882a593Smuzhiyun u32 int_mask; 51*4882a593Smuzhiyun u32 int_status; 52*4882a593Smuzhiyun }; 53*4882a593Smuzhiyun 54*4882a593Smuzhiyun struct dvc_ctlr { 55*4882a593Smuzhiyun u32 ctrl1; /* 00: DVC_CTRL_REG1 */ 56*4882a593Smuzhiyun u32 ctrl2; /* 04: DVC_CTRL_REG2 */ 57*4882a593Smuzhiyun u32 ctrl3; /* 08: DVC_CTRL_REG3 */ 58*4882a593Smuzhiyun u32 status; /* 0C: DVC_STATUS_REG */ 59*4882a593Smuzhiyun u32 ctrl; /* 10: DVC_I2C_CTRL_REG */ 60*4882a593Smuzhiyun u32 addr_data; /* 14: DVC_I2C_ADDR_DATA_REG */ 61*4882a593Smuzhiyun u32 reserved_0[2]; /* 18: */ 62*4882a593Smuzhiyun u32 req; /* 20: DVC_REQ_REGISTER */ 63*4882a593Smuzhiyun u32 addr_data3; /* 24: DVC_I2C_ADDR_DATA_REG_3 */ 64*4882a593Smuzhiyun u32 reserved_1[6]; /* 28: */ 65*4882a593Smuzhiyun u32 cnfg; /* 40: DVC_I2C_CNFG */ 66*4882a593Smuzhiyun u32 cmd_addr0; /* 44: DVC_I2C_CMD_ADDR0 */ 67*4882a593Smuzhiyun u32 cmd_addr1; /* 48: DVC_I2C_CMD_ADDR1 */ 68*4882a593Smuzhiyun u32 cmd_data1; /* 4C: DVC_I2C_CMD_DATA1 */ 69*4882a593Smuzhiyun u32 cmd_data2; /* 50: DVC_I2C_CMD_DATA2 */ 70*4882a593Smuzhiyun u32 reserved_2[2]; /* 54: */ 71*4882a593Smuzhiyun u32 i2c_status; /* 5C: DVC_I2C_STATUS */ 72*4882a593Smuzhiyun struct i2c_control control; /* 60 ~ 78 */ 73*4882a593Smuzhiyun }; 74*4882a593Smuzhiyun 75*4882a593Smuzhiyun struct i2c_ctlr { 76*4882a593Smuzhiyun u32 cnfg; /* 00: I2C_I2C_CNFG */ 77*4882a593Smuzhiyun u32 cmd_addr0; /* 04: I2C_I2C_CMD_ADDR0 */ 78*4882a593Smuzhiyun u32 cmd_addr1; /* 08: I2C_I2C_CMD_DATA1 */ 79*4882a593Smuzhiyun u32 cmd_data1; /* 0C: I2C_I2C_CMD_DATA2 */ 80*4882a593Smuzhiyun u32 cmd_data2; /* 10: DVC_I2C_CMD_DATA2 */ 81*4882a593Smuzhiyun u32 reserved_0[2]; /* 14: */ 82*4882a593Smuzhiyun u32 status; /* 1C: I2C_I2C_STATUS */ 83*4882a593Smuzhiyun u32 sl_cnfg; /* 20: I2C_I2C_SL_CNFG */ 84*4882a593Smuzhiyun u32 sl_rcvd; /* 24: I2C_I2C_SL_RCVD */ 85*4882a593Smuzhiyun u32 sl_status; /* 28: I2C_I2C_SL_STATUS */ 86*4882a593Smuzhiyun u32 sl_addr1; /* 2C: I2C_I2C_SL_ADDR1 */ 87*4882a593Smuzhiyun u32 sl_addr2; /* 30: I2C_I2C_SL_ADDR2 */ 88*4882a593Smuzhiyun u32 reserved_1[2]; /* 34: */ 89*4882a593Smuzhiyun u32 sl_delay_count; /* 3C: I2C_I2C_SL_DELAY_COUNT */ 90*4882a593Smuzhiyun u32 reserved_2[4]; /* 40: */ 91*4882a593Smuzhiyun struct i2c_control control; /* 50 ~ 68 */ 92*4882a593Smuzhiyun u32 clk_div; /* 6C: I2C_I2C_CLOCK_DIVISOR */ 93*4882a593Smuzhiyun }; 94*4882a593Smuzhiyun 95*4882a593Smuzhiyun /* bit fields definitions for IO Packet Header 1 format */ 96*4882a593Smuzhiyun #define PKT_HDR1_PROTOCOL_SHIFT 4 97*4882a593Smuzhiyun #define PKT_HDR1_PROTOCOL_MASK (0xf << PKT_HDR1_PROTOCOL_SHIFT) 98*4882a593Smuzhiyun #define PKT_HDR1_CTLR_ID_SHIFT 12 99*4882a593Smuzhiyun #define PKT_HDR1_CTLR_ID_MASK (0xf << PKT_HDR1_CTLR_ID_SHIFT) 100*4882a593Smuzhiyun #define PKT_HDR1_PKT_ID_SHIFT 16 101*4882a593Smuzhiyun #define PKT_HDR1_PKT_ID_MASK (0xff << PKT_HDR1_PKT_ID_SHIFT) 102*4882a593Smuzhiyun #define PROTOCOL_TYPE_I2C 1 103*4882a593Smuzhiyun 104*4882a593Smuzhiyun /* bit fields definitions for IO Packet Header 2 format */ 105*4882a593Smuzhiyun #define PKT_HDR2_PAYLOAD_SIZE_SHIFT 0 106*4882a593Smuzhiyun #define PKT_HDR2_PAYLOAD_SIZE_MASK (0xfff << PKT_HDR2_PAYLOAD_SIZE_SHIFT) 107*4882a593Smuzhiyun 108*4882a593Smuzhiyun /* bit fields definitions for IO Packet Header 3 format */ 109*4882a593Smuzhiyun #define PKT_HDR3_READ_MODE_SHIFT 19 110*4882a593Smuzhiyun #define PKT_HDR3_READ_MODE_MASK (1 << PKT_HDR3_READ_MODE_SHIFT) 111*4882a593Smuzhiyun #define PKT_HDR3_REPEAT_START_SHIFT 16 112*4882a593Smuzhiyun #define PKT_HDR3_REPEAT_START_MASK (1 << PKT_HDR3_REPEAT_START_SHIFT) 113*4882a593Smuzhiyun #define PKT_HDR3_SLAVE_ADDR_SHIFT 0 114*4882a593Smuzhiyun #define PKT_HDR3_SLAVE_ADDR_MASK (0x3ff << PKT_HDR3_SLAVE_ADDR_SHIFT) 115*4882a593Smuzhiyun 116*4882a593Smuzhiyun #define DVC_CTRL_REG3_I2C_HW_SW_PROG_SHIFT 26 117*4882a593Smuzhiyun #define DVC_CTRL_REG3_I2C_HW_SW_PROG_MASK \ 118*4882a593Smuzhiyun (1 << DVC_CTRL_REG3_I2C_HW_SW_PROG_SHIFT) 119*4882a593Smuzhiyun 120*4882a593Smuzhiyun /* I2C_CNFG */ 121*4882a593Smuzhiyun #define I2C_CNFG_NEW_MASTER_FSM_SHIFT 11 122*4882a593Smuzhiyun #define I2C_CNFG_NEW_MASTER_FSM_MASK (1 << I2C_CNFG_NEW_MASTER_FSM_SHIFT) 123*4882a593Smuzhiyun #define I2C_CNFG_PACKET_MODE_SHIFT 10 124*4882a593Smuzhiyun #define I2C_CNFG_PACKET_MODE_MASK (1 << I2C_CNFG_PACKET_MODE_SHIFT) 125*4882a593Smuzhiyun 126*4882a593Smuzhiyun /* I2C_SL_CNFG */ 127*4882a593Smuzhiyun #define I2C_SL_CNFG_NEWSL_SHIFT 2 128*4882a593Smuzhiyun #define I2C_SL_CNFG_NEWSL_MASK (1 << I2C_SL_CNFG_NEWSL_SHIFT) 129*4882a593Smuzhiyun 130*4882a593Smuzhiyun /* I2C_FIFO_STATUS */ 131*4882a593Smuzhiyun #define TX_FIFO_FULL_CNT_SHIFT 0 132*4882a593Smuzhiyun #define TX_FIFO_FULL_CNT_MASK (0xf << TX_FIFO_FULL_CNT_SHIFT) 133*4882a593Smuzhiyun #define TX_FIFO_EMPTY_CNT_SHIFT 4 134*4882a593Smuzhiyun #define TX_FIFO_EMPTY_CNT_MASK (0xf << TX_FIFO_EMPTY_CNT_SHIFT) 135*4882a593Smuzhiyun 136*4882a593Smuzhiyun /* I2C_INTERRUPT_STATUS */ 137*4882a593Smuzhiyun #define I2C_INT_XFER_COMPLETE_SHIFT 7 138*4882a593Smuzhiyun #define I2C_INT_XFER_COMPLETE_MASK (1 << I2C_INT_XFER_COMPLETE_SHIFT) 139*4882a593Smuzhiyun #define I2C_INT_NO_ACK_SHIFT 3 140*4882a593Smuzhiyun #define I2C_INT_NO_ACK_MASK (1 << I2C_INT_NO_ACK_SHIFT) 141*4882a593Smuzhiyun #define I2C_INT_ARBITRATION_LOST_SHIFT 2 142*4882a593Smuzhiyun #define I2C_INT_ARBITRATION_LOST_MASK (1 << I2C_INT_ARBITRATION_LOST_SHIFT) 143*4882a593Smuzhiyun 144*4882a593Smuzhiyun /* I2C_CLK_DIVISOR_REGISTER */ 145*4882a593Smuzhiyun #define CLK_DIV_STD_FAST_MODE 0x19 146*4882a593Smuzhiyun #define CLK_DIV_HS_MODE 1 147*4882a593Smuzhiyun #define CLK_MULT_STD_FAST_MODE 8 148*4882a593Smuzhiyun 149*4882a593Smuzhiyun /** 150*4882a593Smuzhiyun * Returns the bus number of the DVC controller 151*4882a593Smuzhiyun * 152*4882a593Smuzhiyun * @return number of bus, or -1 if there is no DVC active 153*4882a593Smuzhiyun */ 154*4882a593Smuzhiyun int tegra_i2c_get_dvc_bus(struct udevice **busp); 155*4882a593Smuzhiyun 156*4882a593Smuzhiyun #endif /* _TEGRA_I2C_H_ */ 157