xref: /OK3568_Linux_fs/u-boot/arch/arm/include/asm/arch-tegra/dc.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  *  (C) Copyright 2010
3*4882a593Smuzhiyun  *  NVIDIA Corporation <www.nvidia.com>
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #ifndef __ASM_ARCH_TEGRA_DC_H
9*4882a593Smuzhiyun #define __ASM_ARCH_TEGRA_DC_H
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun /* Register definitions for the Tegra display controller */
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun /* CMD register 0x000 ~ 0x43 */
14*4882a593Smuzhiyun struct dc_cmd_reg {
15*4882a593Smuzhiyun 	/* Address 0x000 ~ 0x002 */
16*4882a593Smuzhiyun 	uint gen_incr_syncpt;		/* _CMD_GENERAL_INCR_SYNCPT_0 */
17*4882a593Smuzhiyun 	uint gen_incr_syncpt_ctrl;	/* _CMD_GENERAL_INCR_SYNCPT_CNTRL_0 */
18*4882a593Smuzhiyun 	uint gen_incr_syncpt_err;	/* _CMD_GENERAL_INCR_SYNCPT_ERROR_0 */
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun 	uint reserved0[5];		/* reserved_0[5] */
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun 	/* Address 0x008 ~ 0x00a */
23*4882a593Smuzhiyun 	uint win_a_incr_syncpt;		/* _CMD_WIN_A_INCR_SYNCPT_0 */
24*4882a593Smuzhiyun 	uint win_a_incr_syncpt_ctrl;	/* _CMD_WIN_A_INCR_SYNCPT_CNTRL_0 */
25*4882a593Smuzhiyun 	uint win_a_incr_syncpt_err;	/* _CMD_WIN_A_INCR_SYNCPT_ERROR_0 */
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun 	uint reserved1[5];		/* reserved_1[5] */
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun 	/* Address 0x010 ~ 0x012 */
30*4882a593Smuzhiyun 	uint win_b_incr_syncpt;		/* _CMD_WIN_B_INCR_SYNCPT_0 */
31*4882a593Smuzhiyun 	uint win_b_incr_syncpt_ctrl;	/* _CMD_WIN_B_INCR_SYNCPT_CNTRL_0 */
32*4882a593Smuzhiyun 	uint win_b_incr_syncpt_err;	/* _CMD_WIN_B_INCR_SYNCPT_ERROR_0 */
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun 	uint reserved2[5];		/* reserved_2[5] */
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun 	/* Address 0x018 ~ 0x01a */
37*4882a593Smuzhiyun 	uint win_c_incr_syncpt;		/* _CMD_WIN_C_INCR_SYNCPT_0 */
38*4882a593Smuzhiyun 	uint win_c_incr_syncpt_ctrl;	/* _CMD_WIN_C_INCR_SYNCPT_CNTRL_0 */
39*4882a593Smuzhiyun 	uint win_c_incr_syncpt_err;	/* _CMD_WIN_C_INCR_SYNCPT_ERROR_0 */
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun 	uint reserved3[13];		/* reserved_3[13] */
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun 	/* Address 0x028 */
44*4882a593Smuzhiyun 	uint cont_syncpt_vsync;		/* _CMD_CONT_SYNCPT_VSYNC_0 */
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun 	uint reserved4[7];		/* reserved_4[7] */
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun 	/* Address 0x030 ~ 0x033 */
49*4882a593Smuzhiyun 	uint ctxsw;			/* _CMD_CTXSW_0 */
50*4882a593Smuzhiyun 	uint disp_cmd_opt0;		/* _CMD_DISPLAY_COMMAND_OPTION0_0 */
51*4882a593Smuzhiyun 	uint disp_cmd;			/* _CMD_DISPLAY_COMMAND_0 */
52*4882a593Smuzhiyun 	uint sig_raise;			/* _CMD_SIGNAL_RAISE_0 */
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun 	uint reserved5[2];		/* reserved_0[2] */
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun 	/* Address 0x036 ~ 0x03e */
57*4882a593Smuzhiyun 	uint disp_pow_ctrl;		/* _CMD_DISPLAY_POWER_CONTROL_0 */
58*4882a593Smuzhiyun 	uint int_stat;			/* _CMD_INT_STATUS_0 */
59*4882a593Smuzhiyun 	uint int_mask;			/* _CMD_INT_MASK_0 */
60*4882a593Smuzhiyun 	uint int_enb;			/* _CMD_INT_ENABLE_0 */
61*4882a593Smuzhiyun 	uint int_type;			/* _CMD_INT_TYPE_0 */
62*4882a593Smuzhiyun 	uint int_polarity;		/* _CMD_INT_POLARITY_0 */
63*4882a593Smuzhiyun 	uint sig_raise1;		/* _CMD_SIGNAL_RAISE1_0 */
64*4882a593Smuzhiyun 	uint sig_raise2;		/* _CMD_SIGNAL_RAISE2_0 */
65*4882a593Smuzhiyun 	uint sig_raise3;		/* _CMD_SIGNAL_RAISE3_0 */
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 	uint reserved6;			/* reserved_6 */
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun 	/* Address 0x040 ~ 0x043 */
70*4882a593Smuzhiyun 	uint state_access;		/* _CMD_STATE_ACCESS_0 */
71*4882a593Smuzhiyun 	uint state_ctrl;		/* _CMD_STATE_CONTROL_0 */
72*4882a593Smuzhiyun 	uint disp_win_header;		/* _CMD_DISPLAY_WINDOW_HEADER_0 */
73*4882a593Smuzhiyun 	uint reg_act_ctrl;		/* _CMD_REG_ACT_CONTROL_0 */
74*4882a593Smuzhiyun };
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun enum {
77*4882a593Smuzhiyun 	PIN_REG_COUNT		= 4,
78*4882a593Smuzhiyun 	PIN_OUTPUT_SEL_COUNT	= 7,
79*4882a593Smuzhiyun };
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun /* COM register 0x300 ~ 0x329 */
82*4882a593Smuzhiyun struct dc_com_reg {
83*4882a593Smuzhiyun 	/* Address 0x300 ~ 0x301 */
84*4882a593Smuzhiyun 	uint crc_ctrl;			/* _COM_CRC_CONTROL_0 */
85*4882a593Smuzhiyun 	uint crc_checksum;		/* _COM_CRC_CHECKSUM_0 */
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 	/* _COM_PIN_OUTPUT_ENABLE0/1/2/3_0: Address 0x302 ~ 0x305 */
88*4882a593Smuzhiyun 	uint pin_output_enb[PIN_REG_COUNT];
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun 	/* _COM_PIN_OUTPUT_POLARITY0/1/2/3_0: Address 0x306 ~ 0x309 */
91*4882a593Smuzhiyun 	uint pin_output_polarity[PIN_REG_COUNT];
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 	/* _COM_PIN_OUTPUT_DATA0/1/2/3_0: Address 0x30a ~ 0x30d */
94*4882a593Smuzhiyun 	uint pin_output_data[PIN_REG_COUNT];
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	/* _COM_PIN_INPUT_ENABLE0_0: Address 0x30e ~ 0x311 */
97*4882a593Smuzhiyun 	uint pin_input_enb[PIN_REG_COUNT];
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	/* Address 0x312 ~ 0x313 */
100*4882a593Smuzhiyun 	uint pin_input_data0;		/* _COM_PIN_INPUT_DATA0_0 */
101*4882a593Smuzhiyun 	uint pin_input_data1;		/* _COM_PIN_INPUT_DATA1_0 */
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	/* _COM_PIN_OUTPUT_SELECT0/1/2/3/4/5/6_0: Address 0x314 ~ 0x31a */
104*4882a593Smuzhiyun 	uint pin_output_sel[PIN_OUTPUT_SEL_COUNT];
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	/* Address 0x31b ~ 0x329 */
107*4882a593Smuzhiyun 	uint pin_misc_ctrl;		/* _COM_PIN_MISC_CONTROL_0 */
108*4882a593Smuzhiyun 	uint pm0_ctrl;			/* _COM_PM0_CONTROL_0 */
109*4882a593Smuzhiyun 	uint pm0_duty_cycle;		/* _COM_PM0_DUTY_CYCLE_0 */
110*4882a593Smuzhiyun 	uint pm1_ctrl;			/* _COM_PM1_CONTROL_0 */
111*4882a593Smuzhiyun 	uint pm1_duty_cycle;		/* _COM_PM1_DUTY_CYCLE_0 */
112*4882a593Smuzhiyun 	uint spi_ctrl;			/* _COM_SPI_CONTROL_0 */
113*4882a593Smuzhiyun 	uint spi_start_byte;		/* _COM_SPI_START_BYTE_0 */
114*4882a593Smuzhiyun 	uint hspi_wr_data_ab;		/* _COM_HSPI_WRITE_DATA_AB_0 */
115*4882a593Smuzhiyun 	uint hspi_wr_data_cd;		/* _COM_HSPI_WRITE_DATA_CD */
116*4882a593Smuzhiyun 	uint hspi_cs_dc;		/* _COM_HSPI_CS_DC_0 */
117*4882a593Smuzhiyun 	uint scratch_reg_a;		/* _COM_SCRATCH_REGISTER_A_0 */
118*4882a593Smuzhiyun 	uint scratch_reg_b;		/* _COM_SCRATCH_REGISTER_B_0 */
119*4882a593Smuzhiyun 	uint gpio_ctrl;			/* _COM_GPIO_CTRL_0 */
120*4882a593Smuzhiyun 	uint gpio_debounce_cnt;		/* _COM_GPIO_DEBOUNCE_COUNTER_0 */
121*4882a593Smuzhiyun 	uint crc_checksum_latched;	/* _COM_CRC_CHECKSUM_LATCHED_0 */
122*4882a593Smuzhiyun };
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun enum dc_disp_h_pulse_pos {
125*4882a593Smuzhiyun 	H_PULSE0_POSITION_A,
126*4882a593Smuzhiyun 	H_PULSE0_POSITION_B,
127*4882a593Smuzhiyun 	H_PULSE0_POSITION_C,
128*4882a593Smuzhiyun 	H_PULSE0_POSITION_D,
129*4882a593Smuzhiyun 	H_PULSE0_POSITION_COUNT,
130*4882a593Smuzhiyun };
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun struct _disp_h_pulse {
133*4882a593Smuzhiyun 	/* _DISP_H_PULSE0/1/2_CONTROL_0 */
134*4882a593Smuzhiyun 	uint h_pulse_ctrl;
135*4882a593Smuzhiyun 	/* _DISP_H_PULSE0/1/2_POSITION_A/B/C/D_0 */
136*4882a593Smuzhiyun 	uint h_pulse_pos[H_PULSE0_POSITION_COUNT];
137*4882a593Smuzhiyun };
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun enum dc_disp_v_pulse_pos {
140*4882a593Smuzhiyun 	V_PULSE0_POSITION_A,
141*4882a593Smuzhiyun 	V_PULSE0_POSITION_B,
142*4882a593Smuzhiyun 	V_PULSE0_POSITION_C,
143*4882a593Smuzhiyun 	V_PULSE0_POSITION_COUNT,
144*4882a593Smuzhiyun };
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun struct _disp_v_pulse0 {
147*4882a593Smuzhiyun 	/* _DISP_H_PULSE0/1_CONTROL_0 */
148*4882a593Smuzhiyun 	uint v_pulse_ctrl;
149*4882a593Smuzhiyun 	/* _DISP_H_PULSE0/1_POSITION_A/B/C_0 */
150*4882a593Smuzhiyun 	uint v_pulse_pos[V_PULSE0_POSITION_COUNT];
151*4882a593Smuzhiyun };
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun struct _disp_v_pulse2 {
154*4882a593Smuzhiyun 	/* _DISP_H_PULSE2/3_CONTROL_0 */
155*4882a593Smuzhiyun 	uint v_pulse_ctrl;
156*4882a593Smuzhiyun 	/* _DISP_H_PULSE2/3_POSITION_A_0 */
157*4882a593Smuzhiyun 	uint v_pulse_pos_a;
158*4882a593Smuzhiyun };
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun enum dc_disp_h_pulse_reg {
161*4882a593Smuzhiyun 	H_PULSE0,
162*4882a593Smuzhiyun 	H_PULSE1,
163*4882a593Smuzhiyun 	H_PULSE2,
164*4882a593Smuzhiyun 	H_PULSE_COUNT,
165*4882a593Smuzhiyun };
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun enum dc_disp_pp_select {
168*4882a593Smuzhiyun 	PP_SELECT_A,
169*4882a593Smuzhiyun 	PP_SELECT_B,
170*4882a593Smuzhiyun 	PP_SELECT_C,
171*4882a593Smuzhiyun 	PP_SELECT_D,
172*4882a593Smuzhiyun 	PP_SELECT_COUNT,
173*4882a593Smuzhiyun };
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun /* DISP register 0x400 ~ 0x4c1 */
176*4882a593Smuzhiyun struct dc_disp_reg {
177*4882a593Smuzhiyun 	/* Address 0x400 ~ 0x40a */
178*4882a593Smuzhiyun 	uint disp_signal_opt0;		/* _DISP_DISP_SIGNAL_OPTIONS0_0 */
179*4882a593Smuzhiyun 	uint disp_signal_opt1;		/* _DISP_DISP_SIGNAL_OPTIONS1_0 */
180*4882a593Smuzhiyun 	uint disp_win_opt;		/* _DISP_DISP_WIN_OPTIONS_0 */
181*4882a593Smuzhiyun 	uint mem_high_pri;		/* _DISP_MEM_HIGH_PRIORITY_0 */
182*4882a593Smuzhiyun 	uint mem_high_pri_timer;	/* _DISP_MEM_HIGH_PRIORITY_TIMER_0 */
183*4882a593Smuzhiyun 	uint disp_timing_opt;		/* _DISP_DISP_TIMING_OPTIONS_0 */
184*4882a593Smuzhiyun 	uint ref_to_sync;		/* _DISP_REF_TO_SYNC_0 */
185*4882a593Smuzhiyun 	uint sync_width;		/* _DISP_SYNC_WIDTH_0 */
186*4882a593Smuzhiyun 	uint back_porch;		/* _DISP_BACK_PORCH_0 */
187*4882a593Smuzhiyun 	uint disp_active;		/* _DISP_DISP_ACTIVE_0 */
188*4882a593Smuzhiyun 	uint front_porch;		/* _DISP_FRONT_PORCH_0 */
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	/* Address 0x40b ~ 0x419: _DISP_H_PULSE0/1/2_  */
191*4882a593Smuzhiyun 	struct _disp_h_pulse h_pulse[H_PULSE_COUNT];
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	/* Address 0x41a ~ 0x421 */
194*4882a593Smuzhiyun 	struct _disp_v_pulse0 v_pulse0;	/* _DISP_V_PULSE0_ */
195*4882a593Smuzhiyun 	struct _disp_v_pulse0 v_pulse1;	/* _DISP_V_PULSE1_ */
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	/* Address 0x422 ~ 0x425 */
198*4882a593Smuzhiyun 	struct _disp_v_pulse2 v_pulse3;	/* _DISP_V_PULSE2_ */
199*4882a593Smuzhiyun 	struct _disp_v_pulse2 v_pulse4;	/* _DISP_V_PULSE3_ */
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	/* Address 0x426 ~ 0x429 */
202*4882a593Smuzhiyun 	uint m0_ctrl;			/* _DISP_M0_CONTROL_0 */
203*4882a593Smuzhiyun 	uint m1_ctrl;			/* _DISP_M1_CONTROL_0 */
204*4882a593Smuzhiyun 	uint di_ctrl;			/* _DISP_DI_CONTROL_0 */
205*4882a593Smuzhiyun 	uint pp_ctrl;			/* _DISP_PP_CONTROL_0 */
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	/* Address 0x42a ~ 0x42d: _DISP_PP_SELECT_A/B/C/D_0 */
208*4882a593Smuzhiyun 	uint pp_select[PP_SELECT_COUNT];
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	/* Address 0x42e ~ 0x435 */
211*4882a593Smuzhiyun 	uint disp_clk_ctrl;		/* _DISP_DISP_CLOCK_CONTROL_0 */
212*4882a593Smuzhiyun 	uint disp_interface_ctrl;	/* _DISP_DISP_INTERFACE_CONTROL_0 */
213*4882a593Smuzhiyun 	uint disp_color_ctrl;		/* _DISP_DISP_COLOR_CONTROL_0 */
214*4882a593Smuzhiyun 	uint shift_clk_opt;		/* _DISP_SHIFT_CLOCK_OPTIONS_0 */
215*4882a593Smuzhiyun 	uint data_enable_opt;		/* _DISP_DATA_ENABLE_OPTIONS_0 */
216*4882a593Smuzhiyun 	uint serial_interface_opt;	/* _DISP_SERIAL_INTERFACE_OPTIONS_0 */
217*4882a593Smuzhiyun 	uint lcd_spi_opt;		/* _DISP_LCD_SPI_OPTIONS_0 */
218*4882a593Smuzhiyun 	uint border_color;		/* _DISP_BORDER_COLOR_0 */
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	/* Address 0x436 ~ 0x439 */
221*4882a593Smuzhiyun 	uint color_key0_lower;		/* _DISP_COLOR_KEY0_LOWER_0 */
222*4882a593Smuzhiyun 	uint color_key0_upper;		/* _DISP_COLOR_KEY0_UPPER_0 */
223*4882a593Smuzhiyun 	uint color_key1_lower;		/* _DISP_COLOR_KEY1_LOWER_0 */
224*4882a593Smuzhiyun 	uint color_key1_upper;		/* _DISP_COLOR_KEY1_UPPER_0 */
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	uint reserved0[2];		/* reserved_0[2] */
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	/* Address 0x43c ~ 0x442 */
229*4882a593Smuzhiyun 	uint cursor_foreground;		/* _DISP_CURSOR_FOREGROUND_0 */
230*4882a593Smuzhiyun 	uint cursor_background;		/* _DISP_CURSOR_BACKGROUND_0 */
231*4882a593Smuzhiyun 	uint cursor_start_addr;		/* _DISP_CURSOR_START_ADDR_0 */
232*4882a593Smuzhiyun 	uint cursor_start_addr_ns;	/* _DISP_CURSOR_START_ADDR_NS_0 */
233*4882a593Smuzhiyun 	uint cursor_pos;		/* _DISP_CURSOR_POSITION_0 */
234*4882a593Smuzhiyun 	uint cursor_pos_ns;		/* _DISP_CURSOR_POSITION_NS_0 */
235*4882a593Smuzhiyun 	uint seq_ctrl;			/* _DISP_INIT_SEQ_CONTROL_0 */
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	/* Address 0x443 ~ 0x446 */
238*4882a593Smuzhiyun 	uint spi_init_seq_data_a;	/* _DISP_SPI_INIT_SEQ_DATA_A_0 */
239*4882a593Smuzhiyun 	uint spi_init_seq_data_b;	/* _DISP_SPI_INIT_SEQ_DATA_B_0 */
240*4882a593Smuzhiyun 	uint spi_init_seq_data_c;	/* _DISP_SPI_INIT_SEQ_DATA_C_0 */
241*4882a593Smuzhiyun 	uint spi_init_seq_data_d;	/* _DISP_SPI_INIT_SEQ_DATA_D_0 */
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	uint reserved1[0x39];		/* reserved1[0x39], */
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	/* Address 0x480 ~ 0x484 */
246*4882a593Smuzhiyun 	uint dc_mccif_fifoctrl;		/* _DISP_DC_MCCIF_FIFOCTRL_0 */
247*4882a593Smuzhiyun 	uint mccif_disp0a_hyst;		/* _DISP_MCCIF_DISPLAY0A_HYST_0 */
248*4882a593Smuzhiyun 	uint mccif_disp0b_hyst;		/* _DISP_MCCIF_DISPLAY0B_HYST_0 */
249*4882a593Smuzhiyun 	uint mccif_disp0c_hyst;		/* _DISP_MCCIF_DISPLAY0C_HYST_0 */
250*4882a593Smuzhiyun 	uint mccif_disp1b_hyst;		/* _DISP_MCCIF_DISPLAY1B_HYST_0 */
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	uint reserved2[0x3b];		/* reserved2[0x3b] */
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	/* Address 0x4c0 ~ 0x4c1 */
255*4882a593Smuzhiyun 	uint dac_crt_ctrl;		/* _DISP_DAC_CRT_CTRL_0 */
256*4882a593Smuzhiyun 	uint disp_misc_ctrl;		/* _DISP_DISP_MISC_CONTROL_0 */
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	u32 rsvd_4c2[34];		/* 4c2 - 4e3 */
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	/* Address 0x4e4 */
261*4882a593Smuzhiyun 	u32 blend_background_color;	/* _DISP_BLEND_BACKGROUND_COLOR_0 */
262*4882a593Smuzhiyun };
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun enum dc_winc_filter_p {
265*4882a593Smuzhiyun 	WINC_FILTER_COUNT	= 0x10,
266*4882a593Smuzhiyun };
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun /* Window A/B/C register 0x500 ~ 0x628 */
269*4882a593Smuzhiyun struct dc_winc_reg {
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	/* Address 0x500 */
272*4882a593Smuzhiyun 	uint color_palette;		/* _WINC_COLOR_PALETTE_0 */
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 	uint reserved0[0xff];		/* reserved_0[0xff] */
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	/* Address 0x600 */
277*4882a593Smuzhiyun 	uint palette_color_ext;		/* _WINC_PALETTE_COLOR_EXT_0 */
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	/* _WINC_H_FILTER_P00~0F_0 */
280*4882a593Smuzhiyun 	/* Address 0x601 ~ 0x610 */
281*4882a593Smuzhiyun 	uint h_filter_p[WINC_FILTER_COUNT];
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	/* Address 0x611 ~ 0x618 */
284*4882a593Smuzhiyun 	uint csc_yof;			/* _WINC_CSC_YOF_0 */
285*4882a593Smuzhiyun 	uint csc_kyrgb;			/* _WINC_CSC_KYRGB_0 */
286*4882a593Smuzhiyun 	uint csc_kur;			/* _WINC_CSC_KUR_0 */
287*4882a593Smuzhiyun 	uint csc_kvr;			/* _WINC_CSC_KVR_0 */
288*4882a593Smuzhiyun 	uint csc_kug;			/* _WINC_CSC_KUG_0 */
289*4882a593Smuzhiyun 	uint csc_kvg;			/* _WINC_CSC_KVG_0 */
290*4882a593Smuzhiyun 	uint csc_kub;			/* _WINC_CSC_KUB_0 */
291*4882a593Smuzhiyun 	uint csc_kvb;			/* _WINC_CSC_KVB_0 */
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	/* Address 0x619 ~ 0x628: _WINC_V_FILTER_P00~0F_0 */
294*4882a593Smuzhiyun 	uint v_filter_p[WINC_FILTER_COUNT];
295*4882a593Smuzhiyun };
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun /* WIN A/B/C Register 0x700 ~ 0x719*/
298*4882a593Smuzhiyun struct dc_win_reg {
299*4882a593Smuzhiyun 	/* Address 0x700 ~ 0x719 */
300*4882a593Smuzhiyun 	uint win_opt;			/* _WIN_WIN_OPTIONS_0 */
301*4882a593Smuzhiyun 	uint byte_swap;			/* _WIN_BYTE_SWAP_0 */
302*4882a593Smuzhiyun 	uint buffer_ctrl;		/* _WIN_BUFFER_CONTROL_0 */
303*4882a593Smuzhiyun 	uint color_depth;		/* _WIN_COLOR_DEPTH_0 */
304*4882a593Smuzhiyun 	uint pos;			/* _WIN_POSITION_0 */
305*4882a593Smuzhiyun 	uint size;			/* _WIN_SIZE_0 */
306*4882a593Smuzhiyun 	uint prescaled_size;		/* _WIN_PRESCALED_SIZE_0 */
307*4882a593Smuzhiyun 	uint h_initial_dda;		/* _WIN_H_INITIAL_DDA_0 */
308*4882a593Smuzhiyun 	uint v_initial_dda;		/* _WIN_V_INITIAL_DDA_0 */
309*4882a593Smuzhiyun 	uint dda_increment;		/* _WIN_DDA_INCREMENT_0 */
310*4882a593Smuzhiyun 	uint line_stride;		/* _WIN_LINE_STRIDE_0 */
311*4882a593Smuzhiyun 	uint buf_stride;		/* _WIN_BUF_STRIDE_0 */
312*4882a593Smuzhiyun 	uint uv_buf_stride;		/* _WIN_UV_BUF_STRIDE_0 */
313*4882a593Smuzhiyun 	uint buffer_addr_mode;		/* _WIN_BUFFER_ADDR_MODE_0 */
314*4882a593Smuzhiyun 	uint dv_ctrl;			/* _WIN_DV_CONTROL_0 */
315*4882a593Smuzhiyun 	uint blend_nokey;		/* _WIN_BLEND_NOKEY_0 */
316*4882a593Smuzhiyun 	uint blend_1win;		/* _WIN_BLEND_1WIN_0 */
317*4882a593Smuzhiyun 	uint blend_2win_x;		/* _WIN_BLEND_2WIN_X_0 */
318*4882a593Smuzhiyun 	uint blend_2win_y;		/* _WIN_BLEND_2WIN_Y_0 */
319*4882a593Smuzhiyun 	uint blend_3win_xy;		/* _WIN_BLEND_3WIN_XY_0 */
320*4882a593Smuzhiyun 	uint hp_fetch_ctrl;		/* _WIN_HP_FETCH_CONTROL_0 */
321*4882a593Smuzhiyun 	uint global_alpha;		/* _WIN_GLOBAL_ALPHA */
322*4882a593Smuzhiyun 	uint blend_layer_ctrl;		/* _WINBUF_BLEND_LAYER_CONTROL_0 */
323*4882a593Smuzhiyun 	uint blend_match_select;	/* _WINBUF_BLEND_MATCH_SELECT_0 */
324*4882a593Smuzhiyun 	uint blend_nomatch_select;	/* _WINBUF_BLEND_NOMATCH_SELECT_0 */
325*4882a593Smuzhiyun 	uint blend_alpha_1bit;		/* _WINBUF_BLEND_ALPHA_1BIT_0 */
326*4882a593Smuzhiyun };
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun /* WINBUF A/B/C Register 0x800 ~ 0x80d */
329*4882a593Smuzhiyun struct dc_winbuf_reg {
330*4882a593Smuzhiyun 	/* Address 0x800 ~ 0x80d */
331*4882a593Smuzhiyun 	uint start_addr;		/* _WINBUF_START_ADDR_0 */
332*4882a593Smuzhiyun 	uint start_addr_ns;		/* _WINBUF_START_ADDR_NS_0 */
333*4882a593Smuzhiyun 	uint start_addr_u;		/* _WINBUF_START_ADDR_U_0 */
334*4882a593Smuzhiyun 	uint start_addr_u_ns;		/* _WINBUF_START_ADDR_U_NS_0 */
335*4882a593Smuzhiyun 	uint start_addr_v;		/* _WINBUF_START_ADDR_V_0 */
336*4882a593Smuzhiyun 	uint start_addr_v_ns;		/* _WINBUF_START_ADDR_V_NS_0 */
337*4882a593Smuzhiyun 	uint addr_h_offset;		/* _WINBUF_ADDR_H_OFFSET_0 */
338*4882a593Smuzhiyun 	uint addr_h_offset_ns;		/* _WINBUF_ADDR_H_OFFSET_NS_0 */
339*4882a593Smuzhiyun 	uint addr_v_offset;		/* _WINBUF_ADDR_V_OFFSET_0 */
340*4882a593Smuzhiyun 	uint addr_v_offset_ns;		/* _WINBUF_ADDR_V_OFFSET_NS_0 */
341*4882a593Smuzhiyun 	uint uflow_status;		/* _WINBUF_UFLOW_STATUS_0 */
342*4882a593Smuzhiyun 	uint buffer_surface_kind;	/* DC_WIN_BUFFER_SURFACE_KIND */
343*4882a593Smuzhiyun 	uint rsvd_80c;
344*4882a593Smuzhiyun 	uint start_addr_hi;		/* DC_WINBUF_START_ADDR_HI_0 */
345*4882a593Smuzhiyun };
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun /* Display Controller (DC_) regs */
348*4882a593Smuzhiyun struct dc_ctlr {
349*4882a593Smuzhiyun 	struct dc_cmd_reg cmd;		/* CMD register 0x000 ~ 0x43 */
350*4882a593Smuzhiyun 	uint reserved0[0x2bc];
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 	struct dc_com_reg com;		/* COM register 0x300 ~ 0x329 */
353*4882a593Smuzhiyun 	uint reserved1[0xd6];
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 	struct dc_disp_reg disp;	/* DISP register 0x400 ~ 0x4e4 */
356*4882a593Smuzhiyun 	uint reserved2[0x1b];
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 	struct dc_winc_reg winc;	/* Window A/B/C 0x500 ~ 0x628 */
359*4882a593Smuzhiyun 	uint reserved3[0xd7];
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun 	struct dc_win_reg win;		/* WIN A/B/C 0x700 ~ 0x719*/
362*4882a593Smuzhiyun 	uint reserved4[0xe6];
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun 	struct dc_winbuf_reg winbuf;	/* WINBUF A/B/C 0x800 ~ 0x80d */
365*4882a593Smuzhiyun };
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun /* DC_CMD_DISPLAY_COMMAND 0x032 */
368*4882a593Smuzhiyun #define CTRL_MODE_SHIFT		5
369*4882a593Smuzhiyun #define CTRL_MODE_MASK		(0x3 << CTRL_MODE_SHIFT)
370*4882a593Smuzhiyun enum {
371*4882a593Smuzhiyun 	CTRL_MODE_STOP,
372*4882a593Smuzhiyun 	CTRL_MODE_C_DISPLAY,
373*4882a593Smuzhiyun 	CTRL_MODE_NC_DISPLAY,
374*4882a593Smuzhiyun };
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun /* _WIN_COLOR_DEPTH_0 */
377*4882a593Smuzhiyun enum win_color_depth_id {
378*4882a593Smuzhiyun 	COLOR_DEPTH_P1,
379*4882a593Smuzhiyun 	COLOR_DEPTH_P2,
380*4882a593Smuzhiyun 	COLOR_DEPTH_P4,
381*4882a593Smuzhiyun 	COLOR_DEPTH_P8,
382*4882a593Smuzhiyun 	COLOR_DEPTH_B4G4R4A4,
383*4882a593Smuzhiyun 	COLOR_DEPTH_B5G5R5A,
384*4882a593Smuzhiyun 	COLOR_DEPTH_B5G6R5,
385*4882a593Smuzhiyun 	COLOR_DEPTH_AB5G5R5,
386*4882a593Smuzhiyun 	COLOR_DEPTH_B8G8R8A8 = 12,
387*4882a593Smuzhiyun 	COLOR_DEPTH_R8G8B8A8,
388*4882a593Smuzhiyun 	COLOR_DEPTH_B6x2G6x2R6x2A8,
389*4882a593Smuzhiyun 	COLOR_DEPTH_R6x2G6x2B6x2A8,
390*4882a593Smuzhiyun 	COLOR_DEPTH_YCbCr422,
391*4882a593Smuzhiyun 	COLOR_DEPTH_YUV422,
392*4882a593Smuzhiyun 	COLOR_DEPTH_YCbCr420P,
393*4882a593Smuzhiyun 	COLOR_DEPTH_YUV420P,
394*4882a593Smuzhiyun 	COLOR_DEPTH_YCbCr422P,
395*4882a593Smuzhiyun 	COLOR_DEPTH_YUV422P,
396*4882a593Smuzhiyun 	COLOR_DEPTH_YCbCr422R,
397*4882a593Smuzhiyun 	COLOR_DEPTH_YUV422R,
398*4882a593Smuzhiyun 	COLOR_DEPTH_YCbCr422RA,
399*4882a593Smuzhiyun 	COLOR_DEPTH_YUV422RA,
400*4882a593Smuzhiyun };
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun /* DC_CMD_DISPLAY_POWER_CONTROL 0x036 */
403*4882a593Smuzhiyun #define PW0_ENABLE		BIT(0)
404*4882a593Smuzhiyun #define PW1_ENABLE		BIT(2)
405*4882a593Smuzhiyun #define PW2_ENABLE		BIT(4)
406*4882a593Smuzhiyun #define PW3_ENABLE		BIT(6)
407*4882a593Smuzhiyun #define PW4_ENABLE		BIT(8)
408*4882a593Smuzhiyun #define PM0_ENABLE		BIT(16)
409*4882a593Smuzhiyun #define PM1_ENABLE		BIT(18)
410*4882a593Smuzhiyun #define SPI_ENABLE		BIT(24)
411*4882a593Smuzhiyun #define HSPI_ENABLE		BIT(25)
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun /* DC_CMD_STATE_ACCESS 0x040 */
414*4882a593Smuzhiyun #define  READ_MUX_ASSEMBLY	(0 << 0)
415*4882a593Smuzhiyun #define  READ_MUX_ACTIVE	(1 << 0)
416*4882a593Smuzhiyun #define  WRITE_MUX_ASSEMBLY	(0 << 2)
417*4882a593Smuzhiyun #define  WRITE_MUX_ACTIVE	(1 << 2)
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun /* DC_CMD_STATE_CONTROL 0x041 */
420*4882a593Smuzhiyun #define GENERAL_ACT_REQ		BIT(0)
421*4882a593Smuzhiyun #define WIN_A_ACT_REQ		BIT(1)
422*4882a593Smuzhiyun #define WIN_B_ACT_REQ		BIT(2)
423*4882a593Smuzhiyun #define WIN_C_ACT_REQ		BIT(3)
424*4882a593Smuzhiyun #define WIN_D_ACT_REQ		BIT(4)
425*4882a593Smuzhiyun #define WIN_H_ACT_REQ		BIT(5)
426*4882a593Smuzhiyun #define CURSOR_ACT_REQ		BIT(7)
427*4882a593Smuzhiyun #define GENERAL_UPDATE		BIT(8)
428*4882a593Smuzhiyun #define WIN_A_UPDATE		BIT(9)
429*4882a593Smuzhiyun #define WIN_B_UPDATE		BIT(10)
430*4882a593Smuzhiyun #define WIN_C_UPDATE		BIT(11)
431*4882a593Smuzhiyun #define WIN_D_UPDATE		BIT(12)
432*4882a593Smuzhiyun #define WIN_H_UPDATE		BIT(13)
433*4882a593Smuzhiyun #define CURSOR_UPDATE		BIT(15)
434*4882a593Smuzhiyun #define NC_HOST_TRIG		BIT(24)
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun /* DC_CMD_DISPLAY_WINDOW_HEADER 0x042 */
437*4882a593Smuzhiyun #define WINDOW_A_SELECT		BIT(4)
438*4882a593Smuzhiyun #define WINDOW_B_SELECT		BIT(5)
439*4882a593Smuzhiyun #define WINDOW_C_SELECT		BIT(6)
440*4882a593Smuzhiyun #define	WINDOW_D_SELECT		BIT(7)
441*4882a593Smuzhiyun #define	WINDOW_H_SELECT		BIT(8)
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun /* DC_DISP_DISP_WIN_OPTIONS 0x402 */
444*4882a593Smuzhiyun #define	CURSOR_ENABLE		BIT(16)
445*4882a593Smuzhiyun #define	SOR_ENABLE		BIT(25)
446*4882a593Smuzhiyun #define	TVO_ENABLE		BIT(28)
447*4882a593Smuzhiyun #define	DSI_ENABLE		BIT(29)
448*4882a593Smuzhiyun #define	HDMI_ENABLE		BIT(30)
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun /* DC_DISP_DISP_TIMING_OPTIONS 0x405 */
451*4882a593Smuzhiyun #define	VSYNC_H_POSITION(x)	((x) & 0xfff)
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun /* DC_DISP_DISP_CLOCK_CONTROL 0x42e */
454*4882a593Smuzhiyun #define SHIFT_CLK_DIVIDER_SHIFT	0
455*4882a593Smuzhiyun #define SHIFT_CLK_DIVIDER_MASK	(0xff << SHIFT_CLK_DIVIDER_SHIFT)
456*4882a593Smuzhiyun #define	PIXEL_CLK_DIVIDER_SHIFT	8
457*4882a593Smuzhiyun #define	PIXEL_CLK_DIVIDER_MSK	(0xf << PIXEL_CLK_DIVIDER_SHIFT)
458*4882a593Smuzhiyun enum {
459*4882a593Smuzhiyun 	PIXEL_CLK_DIVIDER_PCD1,
460*4882a593Smuzhiyun 	PIXEL_CLK_DIVIDER_PCD1H,
461*4882a593Smuzhiyun 	PIXEL_CLK_DIVIDER_PCD2,
462*4882a593Smuzhiyun 	PIXEL_CLK_DIVIDER_PCD3,
463*4882a593Smuzhiyun 	PIXEL_CLK_DIVIDER_PCD4,
464*4882a593Smuzhiyun 	PIXEL_CLK_DIVIDER_PCD6,
465*4882a593Smuzhiyun 	PIXEL_CLK_DIVIDER_PCD8,
466*4882a593Smuzhiyun 	PIXEL_CLK_DIVIDER_PCD9,
467*4882a593Smuzhiyun 	PIXEL_CLK_DIVIDER_PCD12,
468*4882a593Smuzhiyun 	PIXEL_CLK_DIVIDER_PCD16,
469*4882a593Smuzhiyun 	PIXEL_CLK_DIVIDER_PCD18,
470*4882a593Smuzhiyun 	PIXEL_CLK_DIVIDER_PCD24,
471*4882a593Smuzhiyun 	PIXEL_CLK_DIVIDER_PCD13,
472*4882a593Smuzhiyun };
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun /* DC_DISP_DISP_INTERFACE_CONTROL 0x42f */
475*4882a593Smuzhiyun #define DATA_FORMAT_SHIFT	0
476*4882a593Smuzhiyun #define DATA_FORMAT_MASK	(0xf << DATA_FORMAT_SHIFT)
477*4882a593Smuzhiyun enum {
478*4882a593Smuzhiyun 	DATA_FORMAT_DF1P1C,
479*4882a593Smuzhiyun 	DATA_FORMAT_DF1P2C24B,
480*4882a593Smuzhiyun 	DATA_FORMAT_DF1P2C18B,
481*4882a593Smuzhiyun 	DATA_FORMAT_DF1P2C16B,
482*4882a593Smuzhiyun 	DATA_FORMAT_DF2S,
483*4882a593Smuzhiyun 	DATA_FORMAT_DF3S,
484*4882a593Smuzhiyun 	DATA_FORMAT_DFSPI,
485*4882a593Smuzhiyun 	DATA_FORMAT_DF1P3C24B,
486*4882a593Smuzhiyun 	DATA_FORMAT_DF1P3C18B,
487*4882a593Smuzhiyun };
488*4882a593Smuzhiyun #define DATA_ALIGNMENT_SHIFT	8
489*4882a593Smuzhiyun enum {
490*4882a593Smuzhiyun 	DATA_ALIGNMENT_MSB,
491*4882a593Smuzhiyun 	DATA_ALIGNMENT_LSB,
492*4882a593Smuzhiyun };
493*4882a593Smuzhiyun #define DATA_ORDER_SHIFT	9
494*4882a593Smuzhiyun enum {
495*4882a593Smuzhiyun 	DATA_ORDER_RED_BLUE,
496*4882a593Smuzhiyun 	DATA_ORDER_BLUE_RED,
497*4882a593Smuzhiyun };
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun /* DC_DISP_DATA_ENABLE_OPTIONS 0x432 */
500*4882a593Smuzhiyun #define DE_SELECT_SHIFT		0
501*4882a593Smuzhiyun #define DE_SELECT_MASK		(0x3 << DE_SELECT_SHIFT)
502*4882a593Smuzhiyun #define DE_SELECT_ACTIVE_BLANK	0x0
503*4882a593Smuzhiyun #define DE_SELECT_ACTIVE	0x1
504*4882a593Smuzhiyun #define DE_SELECT_ACTIVE_IS	0x2
505*4882a593Smuzhiyun #define DE_CONTROL_SHIFT	2
506*4882a593Smuzhiyun #define DE_CONTROL_MASK		(0x7 << DE_CONTROL_SHIFT)
507*4882a593Smuzhiyun enum {
508*4882a593Smuzhiyun 	DE_CONTROL_ONECLK,
509*4882a593Smuzhiyun 	DE_CONTROL_NORMAL,
510*4882a593Smuzhiyun 	DE_CONTROL_EARLY_EXT,
511*4882a593Smuzhiyun 	DE_CONTROL_EARLY,
512*4882a593Smuzhiyun 	DE_CONTROL_ACTIVE_BLANK,
513*4882a593Smuzhiyun };
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun /* DC_WIN_WIN_OPTIONS 0x700 */
516*4882a593Smuzhiyun #define H_DIRECTION		BIT(0)
517*4882a593Smuzhiyun enum {
518*4882a593Smuzhiyun 	H_DIRECTION_INCREMENT,
519*4882a593Smuzhiyun 	H_DIRECTION_DECREMENT,
520*4882a593Smuzhiyun };
521*4882a593Smuzhiyun #define V_DIRECTION		BIT(2)
522*4882a593Smuzhiyun enum {
523*4882a593Smuzhiyun 	V_DIRECTION_INCREMENT,
524*4882a593Smuzhiyun 	V_DIRECTION_DECREMENT,
525*4882a593Smuzhiyun };
526*4882a593Smuzhiyun #define COLOR_EXPAND		BIT(6)
527*4882a593Smuzhiyun #define CP_ENABLE		BIT(16)
528*4882a593Smuzhiyun #define DV_ENABLE		BIT(20)
529*4882a593Smuzhiyun #define WIN_ENABLE		BIT(30)
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun /* DC_WIN_BYTE_SWAP 0x701 */
532*4882a593Smuzhiyun #define BYTE_SWAP_SHIFT		0
533*4882a593Smuzhiyun #define BYTE_SWAP_MASK		(3 << BYTE_SWAP_SHIFT)
534*4882a593Smuzhiyun enum {
535*4882a593Smuzhiyun 	BYTE_SWAP_NOSWAP,
536*4882a593Smuzhiyun 	BYTE_SWAP_SWAP2,
537*4882a593Smuzhiyun 	BYTE_SWAP_SWAP4,
538*4882a593Smuzhiyun 	BYTE_SWAP_SWAP4HW
539*4882a593Smuzhiyun };
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun /* DC_WIN_POSITION 0x704 */
542*4882a593Smuzhiyun #define H_POSITION_SHIFT	0
543*4882a593Smuzhiyun #define H_POSITION_MASK		(0x1FFF << H_POSITION_SHIFT)
544*4882a593Smuzhiyun #define V_POSITION_SHIFT	16
545*4882a593Smuzhiyun #define V_POSITION_MASK		(0x1FFF << V_POSITION_SHIFT)
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun /* DC_WIN_SIZE 0x705 */
548*4882a593Smuzhiyun #define H_SIZE_SHIFT		0
549*4882a593Smuzhiyun #define H_SIZE_MASK		(0x1FFF << H_SIZE_SHIFT)
550*4882a593Smuzhiyun #define V_SIZE_SHIFT		16
551*4882a593Smuzhiyun #define V_SIZE_MASK		(0x1FFF << V_SIZE_SHIFT)
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun /* DC_WIN_PRESCALED_SIZE 0x706 */
554*4882a593Smuzhiyun #define H_PRESCALED_SIZE_SHIFT	0
555*4882a593Smuzhiyun #define H_PRESCALED_SIZE_MASK	(0x7FFF << H_PRESCALED_SIZE)
556*4882a593Smuzhiyun #define V_PRESCALED_SIZE_SHIFT	16
557*4882a593Smuzhiyun #define V_PRESCALED_SIZE_MASK	(0x1FFF << V_PRESCALED_SIZE)
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun /* DC_WIN_DDA_INCREMENT 0x709 */
560*4882a593Smuzhiyun #define H_DDA_INC_SHIFT		0
561*4882a593Smuzhiyun #define H_DDA_INC_MASK		(0xFFFF << H_DDA_INC_SHIFT)
562*4882a593Smuzhiyun #define V_DDA_INC_SHIFT		16
563*4882a593Smuzhiyun #define V_DDA_INC_MASK		(0xFFFF << V_DDA_INC_SHIFT)
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun #define DC_POLL_TIMEOUT_MS		50
566*4882a593Smuzhiyun #define DC_N_WINDOWS			5
567*4882a593Smuzhiyun #define DC_REG_SAVE_SPACE		(DC_N_WINDOWS + 5)
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun #endif /* __ASM_ARCH_TEGRA_DC_H */
570