1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * (C) Copyright 2007-2012
3*4882a593Smuzhiyun * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
4*4882a593Smuzhiyun * Tom Cubie <tangliang@allwinnertech.com>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #ifndef _SUNXI_GPIO_H
10*4882a593Smuzhiyun #define _SUNXI_GPIO_H
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <linux/types.h>
13*4882a593Smuzhiyun #include <asm/arch/cpu.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun /*
16*4882a593Smuzhiyun * sunxi has 9 banks of gpio, they are:
17*4882a593Smuzhiyun * PA0 - PA17 | PB0 - PB23 | PC0 - PC24
18*4882a593Smuzhiyun * PD0 - PD27 | PE0 - PE31 | PF0 - PF5
19*4882a593Smuzhiyun * PG0 - PG9 | PH0 - PH27 | PI0 - PI12
20*4882a593Smuzhiyun */
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #define SUNXI_GPIO_A 0
23*4882a593Smuzhiyun #define SUNXI_GPIO_B 1
24*4882a593Smuzhiyun #define SUNXI_GPIO_C 2
25*4882a593Smuzhiyun #define SUNXI_GPIO_D 3
26*4882a593Smuzhiyun #define SUNXI_GPIO_E 4
27*4882a593Smuzhiyun #define SUNXI_GPIO_F 5
28*4882a593Smuzhiyun #define SUNXI_GPIO_G 6
29*4882a593Smuzhiyun #define SUNXI_GPIO_H 7
30*4882a593Smuzhiyun #define SUNXI_GPIO_I 8
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun /*
33*4882a593Smuzhiyun * This defines the number of GPIO banks for the _main_ GPIO controller.
34*4882a593Smuzhiyun * You should fix up the padding in struct sunxi_gpio_reg below if you
35*4882a593Smuzhiyun * change this.
36*4882a593Smuzhiyun */
37*4882a593Smuzhiyun #define SUNXI_GPIO_BANKS 9
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun /*
40*4882a593Smuzhiyun * sun6i/sun8i and later SoCs have an additional GPIO controller (R_PIO)
41*4882a593Smuzhiyun * at a different register offset.
42*4882a593Smuzhiyun *
43*4882a593Smuzhiyun * sun6i has 2 banks:
44*4882a593Smuzhiyun * PL0 - PL8 | PM0 - PM7
45*4882a593Smuzhiyun *
46*4882a593Smuzhiyun * sun8i has 1 bank:
47*4882a593Smuzhiyun * PL0 - PL11
48*4882a593Smuzhiyun *
49*4882a593Smuzhiyun * sun9i has 3 banks:
50*4882a593Smuzhiyun * PL0 - PL9 | PM0 - PM15 | PN0 - PN1
51*4882a593Smuzhiyun */
52*4882a593Smuzhiyun #define SUNXI_GPIO_L 11
53*4882a593Smuzhiyun #define SUNXI_GPIO_M 12
54*4882a593Smuzhiyun #define SUNXI_GPIO_N 13
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun struct sunxi_gpio {
57*4882a593Smuzhiyun u32 cfg[4];
58*4882a593Smuzhiyun u32 dat;
59*4882a593Smuzhiyun u32 drv[2];
60*4882a593Smuzhiyun u32 pull[2];
61*4882a593Smuzhiyun };
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun /* gpio interrupt control */
64*4882a593Smuzhiyun struct sunxi_gpio_int {
65*4882a593Smuzhiyun u32 cfg[3];
66*4882a593Smuzhiyun u32 ctl;
67*4882a593Smuzhiyun u32 sta;
68*4882a593Smuzhiyun u32 deb; /* interrupt debounce */
69*4882a593Smuzhiyun };
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun struct sunxi_gpio_reg {
72*4882a593Smuzhiyun struct sunxi_gpio gpio_bank[SUNXI_GPIO_BANKS];
73*4882a593Smuzhiyun u8 res[0xbc];
74*4882a593Smuzhiyun struct sunxi_gpio_int gpio_int;
75*4882a593Smuzhiyun };
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun #define BANK_TO_GPIO(bank) (((bank) < SUNXI_GPIO_L) ? \
78*4882a593Smuzhiyun &((struct sunxi_gpio_reg *)SUNXI_PIO_BASE)->gpio_bank[bank] : \
79*4882a593Smuzhiyun &((struct sunxi_gpio_reg *)SUNXI_R_PIO_BASE)->gpio_bank[(bank) - SUNXI_GPIO_L])
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun #define GPIO_BANK(pin) ((pin) >> 5)
82*4882a593Smuzhiyun #define GPIO_NUM(pin) ((pin) & 0x1f)
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun #define GPIO_CFG_INDEX(pin) (((pin) & 0x1f) >> 3)
85*4882a593Smuzhiyun #define GPIO_CFG_OFFSET(pin) ((((pin) & 0x1f) & 0x7) << 2)
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun #define GPIO_DRV_INDEX(pin) (((pin) & 0x1f) >> 4)
88*4882a593Smuzhiyun #define GPIO_DRV_OFFSET(pin) ((((pin) & 0x1f) & 0xf) << 1)
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun #define GPIO_PULL_INDEX(pin) (((pin) & 0x1f) >> 4)
91*4882a593Smuzhiyun #define GPIO_PULL_OFFSET(pin) ((((pin) & 0x1f) & 0xf) << 1)
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun /* GPIO bank sizes */
94*4882a593Smuzhiyun #define SUNXI_GPIO_A_NR 32
95*4882a593Smuzhiyun #define SUNXI_GPIO_B_NR 32
96*4882a593Smuzhiyun #define SUNXI_GPIO_C_NR 32
97*4882a593Smuzhiyun #define SUNXI_GPIO_D_NR 32
98*4882a593Smuzhiyun #define SUNXI_GPIO_E_NR 32
99*4882a593Smuzhiyun #define SUNXI_GPIO_F_NR 32
100*4882a593Smuzhiyun #define SUNXI_GPIO_G_NR 32
101*4882a593Smuzhiyun #define SUNXI_GPIO_H_NR 32
102*4882a593Smuzhiyun #define SUNXI_GPIO_I_NR 32
103*4882a593Smuzhiyun #define SUNXI_GPIO_L_NR 32
104*4882a593Smuzhiyun #define SUNXI_GPIO_M_NR 32
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun #define SUNXI_GPIO_NEXT(__gpio) \
107*4882a593Smuzhiyun ((__gpio##_START) + (__gpio##_NR) + 0)
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun enum sunxi_gpio_number {
110*4882a593Smuzhiyun SUNXI_GPIO_A_START = 0,
111*4882a593Smuzhiyun SUNXI_GPIO_B_START = SUNXI_GPIO_NEXT(SUNXI_GPIO_A),
112*4882a593Smuzhiyun SUNXI_GPIO_C_START = SUNXI_GPIO_NEXT(SUNXI_GPIO_B),
113*4882a593Smuzhiyun SUNXI_GPIO_D_START = SUNXI_GPIO_NEXT(SUNXI_GPIO_C),
114*4882a593Smuzhiyun SUNXI_GPIO_E_START = SUNXI_GPIO_NEXT(SUNXI_GPIO_D),
115*4882a593Smuzhiyun SUNXI_GPIO_F_START = SUNXI_GPIO_NEXT(SUNXI_GPIO_E),
116*4882a593Smuzhiyun SUNXI_GPIO_G_START = SUNXI_GPIO_NEXT(SUNXI_GPIO_F),
117*4882a593Smuzhiyun SUNXI_GPIO_H_START = SUNXI_GPIO_NEXT(SUNXI_GPIO_G),
118*4882a593Smuzhiyun SUNXI_GPIO_I_START = SUNXI_GPIO_NEXT(SUNXI_GPIO_H),
119*4882a593Smuzhiyun SUNXI_GPIO_L_START = 352,
120*4882a593Smuzhiyun SUNXI_GPIO_M_START = SUNXI_GPIO_NEXT(SUNXI_GPIO_L),
121*4882a593Smuzhiyun SUNXI_GPIO_N_START = SUNXI_GPIO_NEXT(SUNXI_GPIO_M),
122*4882a593Smuzhiyun SUNXI_GPIO_AXP0_START = 1024,
123*4882a593Smuzhiyun };
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun /* SUNXI GPIO number definitions */
126*4882a593Smuzhiyun #define SUNXI_GPA(_nr) (SUNXI_GPIO_A_START + (_nr))
127*4882a593Smuzhiyun #define SUNXI_GPB(_nr) (SUNXI_GPIO_B_START + (_nr))
128*4882a593Smuzhiyun #define SUNXI_GPC(_nr) (SUNXI_GPIO_C_START + (_nr))
129*4882a593Smuzhiyun #define SUNXI_GPD(_nr) (SUNXI_GPIO_D_START + (_nr))
130*4882a593Smuzhiyun #define SUNXI_GPE(_nr) (SUNXI_GPIO_E_START + (_nr))
131*4882a593Smuzhiyun #define SUNXI_GPF(_nr) (SUNXI_GPIO_F_START + (_nr))
132*4882a593Smuzhiyun #define SUNXI_GPG(_nr) (SUNXI_GPIO_G_START + (_nr))
133*4882a593Smuzhiyun #define SUNXI_GPH(_nr) (SUNXI_GPIO_H_START + (_nr))
134*4882a593Smuzhiyun #define SUNXI_GPI(_nr) (SUNXI_GPIO_I_START + (_nr))
135*4882a593Smuzhiyun #define SUNXI_GPL(_nr) (SUNXI_GPIO_L_START + (_nr))
136*4882a593Smuzhiyun #define SUNXI_GPM(_nr) (SUNXI_GPIO_M_START + (_nr))
137*4882a593Smuzhiyun #define SUNXI_GPN(_nr) (SUNXI_GPIO_N_START + (_nr))
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun #define SUNXI_GPAXP0(_nr) (SUNXI_GPIO_AXP0_START + (_nr))
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun /* GPIO pin function config */
142*4882a593Smuzhiyun #define SUNXI_GPIO_INPUT 0
143*4882a593Smuzhiyun #define SUNXI_GPIO_OUTPUT 1
144*4882a593Smuzhiyun #define SUNXI_GPIO_DISABLE 7
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun #define SUNXI_GPA_EMAC 2
147*4882a593Smuzhiyun #define SUN6I_GPA_GMAC 2
148*4882a593Smuzhiyun #define SUN7I_GPA_GMAC 5
149*4882a593Smuzhiyun #define SUN6I_GPA_SDC2 5
150*4882a593Smuzhiyun #define SUN6I_GPA_SDC3 4
151*4882a593Smuzhiyun #define SUN8I_H3_GPA_UART0 2
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun #define SUN4I_GPB_PWM 2
154*4882a593Smuzhiyun #define SUN4I_GPB_TWI0 2
155*4882a593Smuzhiyun #define SUN4I_GPB_TWI1 2
156*4882a593Smuzhiyun #define SUN5I_GPB_TWI1 2
157*4882a593Smuzhiyun #define SUN4I_GPB_TWI2 2
158*4882a593Smuzhiyun #define SUN5I_GPB_TWI2 2
159*4882a593Smuzhiyun #define SUN4I_GPB_UART0 2
160*4882a593Smuzhiyun #define SUN5I_GPB_UART0 2
161*4882a593Smuzhiyun #define SUN8I_GPB_UART2 2
162*4882a593Smuzhiyun #define SUN8I_A33_GPB_UART0 3
163*4882a593Smuzhiyun #define SUN8I_A83T_GPB_UART0 2
164*4882a593Smuzhiyun #define SUN8I_V3S_GPB_UART0 3
165*4882a593Smuzhiyun #define SUN50I_GPB_UART0 4
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun #define SUNXI_GPC_NAND 2
168*4882a593Smuzhiyun #define SUNXI_GPC_SPI0 3
169*4882a593Smuzhiyun #define SUNXI_GPC_SDC2 3
170*4882a593Smuzhiyun #define SUN6I_GPC_SDC3 4
171*4882a593Smuzhiyun #define SUN50I_GPC_SPI0 4
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun #define SUN8I_GPD_SDC1 3
174*4882a593Smuzhiyun #define SUNXI_GPD_LCD0 2
175*4882a593Smuzhiyun #define SUNXI_GPD_LVDS0 3
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun #define SUN5I_GPE_SDC2 3
178*4882a593Smuzhiyun #define SUN8I_GPE_TWI2 3
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun #define SUNXI_GPF_SDC0 2
181*4882a593Smuzhiyun #define SUNXI_GPF_UART0 4
182*4882a593Smuzhiyun #define SUN8I_GPF_UART0 3
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun #define SUN4I_GPG_SDC1 4
185*4882a593Smuzhiyun #define SUN5I_GPG_SDC1 2
186*4882a593Smuzhiyun #define SUN6I_GPG_SDC1 2
187*4882a593Smuzhiyun #define SUN8I_GPG_SDC1 2
188*4882a593Smuzhiyun #define SUN6I_GPG_TWI3 2
189*4882a593Smuzhiyun #define SUN5I_GPG_UART1 4
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun #define SUN6I_GPH_PWM 2
192*4882a593Smuzhiyun #define SUN8I_GPH_PWM 2
193*4882a593Smuzhiyun #define SUN4I_GPH_SDC1 5
194*4882a593Smuzhiyun #define SUN6I_GPH_TWI0 2
195*4882a593Smuzhiyun #define SUN8I_GPH_TWI0 2
196*4882a593Smuzhiyun #define SUN6I_GPH_TWI1 2
197*4882a593Smuzhiyun #define SUN8I_GPH_TWI1 2
198*4882a593Smuzhiyun #define SUN6I_GPH_TWI2 2
199*4882a593Smuzhiyun #define SUN6I_GPH_UART0 2
200*4882a593Smuzhiyun #define SUN9I_GPH_UART0 2
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun #define SUNXI_GPI_SDC3 2
203*4882a593Smuzhiyun #define SUN7I_GPI_TWI3 3
204*4882a593Smuzhiyun #define SUN7I_GPI_TWI4 3
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun #define SUN6I_GPL0_R_P2WI_SCK 3
207*4882a593Smuzhiyun #define SUN6I_GPL1_R_P2WI_SDA 3
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun #define SUN8I_GPL_R_RSB 2
210*4882a593Smuzhiyun #define SUN8I_H3_GPL_R_TWI 2
211*4882a593Smuzhiyun #define SUN8I_A23_GPL_R_TWI 3
212*4882a593Smuzhiyun #define SUN8I_GPL_R_UART 2
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun #define SUN9I_GPN_R_RSB 3
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun /* GPIO pin pull-up/down config */
217*4882a593Smuzhiyun #define SUNXI_GPIO_PULL_DISABLE 0
218*4882a593Smuzhiyun #define SUNXI_GPIO_PULL_UP 1
219*4882a593Smuzhiyun #define SUNXI_GPIO_PULL_DOWN 2
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun /* Virtual AXP0 GPIOs */
222*4882a593Smuzhiyun #define SUNXI_GPIO_AXP0_PREFIX "AXP0-"
223*4882a593Smuzhiyun #define SUNXI_GPIO_AXP0_VBUS_DETECT 4
224*4882a593Smuzhiyun #define SUNXI_GPIO_AXP0_VBUS_ENABLE 5
225*4882a593Smuzhiyun #define SUNXI_GPIO_AXP0_GPIO_COUNT 6
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun void sunxi_gpio_set_cfgbank(struct sunxi_gpio *pio, int bank_offset, u32 val);
228*4882a593Smuzhiyun void sunxi_gpio_set_cfgpin(u32 pin, u32 val);
229*4882a593Smuzhiyun int sunxi_gpio_get_cfgbank(struct sunxi_gpio *pio, int bank_offset);
230*4882a593Smuzhiyun int sunxi_gpio_get_cfgpin(u32 pin);
231*4882a593Smuzhiyun int sunxi_gpio_set_drv(u32 pin, u32 val);
232*4882a593Smuzhiyun int sunxi_gpio_set_pull(u32 pin, u32 val);
233*4882a593Smuzhiyun int sunxi_name_to_gpio_bank(const char *name);
234*4882a593Smuzhiyun int sunxi_name_to_gpio(const char *name);
235*4882a593Smuzhiyun #define name_to_gpio(name) sunxi_name_to_gpio(name)
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun #if !defined CONFIG_SPL_BUILD && defined CONFIG_AXP_GPIO
238*4882a593Smuzhiyun int axp_gpio_init(void);
239*4882a593Smuzhiyun #else
axp_gpio_init(void)240*4882a593Smuzhiyun static inline int axp_gpio_init(void) { return 0; }
241*4882a593Smuzhiyun #endif
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun #endif /* _SUNXI_GPIO_H */
244