1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * (C) Copyright 2007-2012 3*4882a593Smuzhiyun * Allwinner Technology Co., Ltd. <www.allwinnertech.com> 4*4882a593Smuzhiyun * Berg Xing <bergxing@allwinnertech.com> 5*4882a593Smuzhiyun * Tom Cubie <tangliang@allwinnertech.com> 6*4882a593Smuzhiyun * 7*4882a593Smuzhiyun * Sunxi platform dram register definition. 8*4882a593Smuzhiyun * 9*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 10*4882a593Smuzhiyun */ 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun #ifndef _SUNXI_DRAM_SUN4I_H 13*4882a593Smuzhiyun #define _SUNXI_DRAM_SUN4I_H 14*4882a593Smuzhiyun 15*4882a593Smuzhiyun struct sunxi_dram_reg { 16*4882a593Smuzhiyun u32 ccr; /* 0x00 controller configuration register */ 17*4882a593Smuzhiyun u32 dcr; /* 0x04 dram configuration register */ 18*4882a593Smuzhiyun u32 iocr; /* 0x08 i/o configuration register */ 19*4882a593Smuzhiyun u32 csr; /* 0x0c controller status register */ 20*4882a593Smuzhiyun u32 drr; /* 0x10 dram refresh register */ 21*4882a593Smuzhiyun u32 tpr0; /* 0x14 dram timing parameters register 0 */ 22*4882a593Smuzhiyun u32 tpr1; /* 0x18 dram timing parameters register 1 */ 23*4882a593Smuzhiyun u32 tpr2; /* 0x1c dram timing parameters register 2 */ 24*4882a593Smuzhiyun u32 gdllcr; /* 0x20 global dll control register */ 25*4882a593Smuzhiyun u8 res0[0x28]; 26*4882a593Smuzhiyun u32 rslr0; /* 0x4c rank system latency register */ 27*4882a593Smuzhiyun u32 rslr1; /* 0x50 rank system latency register */ 28*4882a593Smuzhiyun u8 res1[0x8]; 29*4882a593Smuzhiyun u32 rdgr0; /* 0x5c rank dqs gating register */ 30*4882a593Smuzhiyun u32 rdgr1; /* 0x60 rank dqs gating register */ 31*4882a593Smuzhiyun u8 res2[0x34]; 32*4882a593Smuzhiyun u32 odtcr; /* 0x98 odt configuration register */ 33*4882a593Smuzhiyun u32 dtr0; /* 0x9c data training register 0 */ 34*4882a593Smuzhiyun u32 dtr1; /* 0xa0 data training register 1 */ 35*4882a593Smuzhiyun u32 dtar; /* 0xa4 data training address register */ 36*4882a593Smuzhiyun u32 zqcr0; /* 0xa8 zq control register 0 */ 37*4882a593Smuzhiyun u32 zqcr1; /* 0xac zq control register 1 */ 38*4882a593Smuzhiyun u32 zqsr; /* 0xb0 zq status register */ 39*4882a593Smuzhiyun u32 idcr; /* 0xb4 initializaton delay configure reg */ 40*4882a593Smuzhiyun u8 res3[0x138]; 41*4882a593Smuzhiyun u32 mr; /* 0x1f0 mode register */ 42*4882a593Smuzhiyun u32 emr; /* 0x1f4 extended mode register */ 43*4882a593Smuzhiyun u32 emr2; /* 0x1f8 extended mode register */ 44*4882a593Smuzhiyun u32 emr3; /* 0x1fc extended mode register */ 45*4882a593Smuzhiyun u32 dllctr; /* 0x200 dll control register */ 46*4882a593Smuzhiyun u32 dllcr[5]; /* 0x204 dll control register 0(byte 0) */ 47*4882a593Smuzhiyun /* 0x208 dll control register 1(byte 1) */ 48*4882a593Smuzhiyun /* 0x20c dll control register 2(byte 2) */ 49*4882a593Smuzhiyun /* 0x210 dll control register 3(byte 3) */ 50*4882a593Smuzhiyun /* 0x214 dll control register 4(byte 4) */ 51*4882a593Smuzhiyun u32 dqtr0; /* 0x218 dq timing register */ 52*4882a593Smuzhiyun u32 dqtr1; /* 0x21c dq timing register */ 53*4882a593Smuzhiyun u32 dqtr2; /* 0x220 dq timing register */ 54*4882a593Smuzhiyun u32 dqtr3; /* 0x224 dq timing register */ 55*4882a593Smuzhiyun u32 dqstr; /* 0x228 dqs timing register */ 56*4882a593Smuzhiyun u32 dqsbtr; /* 0x22c dqsb timing register */ 57*4882a593Smuzhiyun u32 mcr; /* 0x230 mode configure register */ 58*4882a593Smuzhiyun u8 res[0x8]; 59*4882a593Smuzhiyun u32 ppwrsctl; /* 0x23c pad power save control */ 60*4882a593Smuzhiyun u32 apr; /* 0x240 arbiter period register */ 61*4882a593Smuzhiyun u32 pldtr; /* 0x244 priority level data threshold reg */ 62*4882a593Smuzhiyun u8 res5[0x8]; 63*4882a593Smuzhiyun u32 hpcr[32]; /* 0x250 host port configure register */ 64*4882a593Smuzhiyun u8 res6[0x10]; 65*4882a593Smuzhiyun u32 csel; /* 0x2e0 controller select register */ 66*4882a593Smuzhiyun }; 67*4882a593Smuzhiyun 68*4882a593Smuzhiyun struct dram_para { 69*4882a593Smuzhiyun u32 clock; 70*4882a593Smuzhiyun u32 mbus_clock; 71*4882a593Smuzhiyun u32 type; 72*4882a593Smuzhiyun u32 rank_num; 73*4882a593Smuzhiyun u32 density; 74*4882a593Smuzhiyun u32 io_width; 75*4882a593Smuzhiyun u32 bus_width; 76*4882a593Smuzhiyun u32 cas; 77*4882a593Smuzhiyun u32 zq; 78*4882a593Smuzhiyun u32 odt_en; 79*4882a593Smuzhiyun u32 size; /* For compat with dram.c files from u-boot-sunxi, unused */ 80*4882a593Smuzhiyun u32 tpr0; 81*4882a593Smuzhiyun u32 tpr1; 82*4882a593Smuzhiyun u32 tpr2; 83*4882a593Smuzhiyun u32 tpr3; 84*4882a593Smuzhiyun u32 tpr4; 85*4882a593Smuzhiyun u32 tpr5; 86*4882a593Smuzhiyun u32 emr1; 87*4882a593Smuzhiyun u32 emr2; 88*4882a593Smuzhiyun u32 emr3; 89*4882a593Smuzhiyun u32 dqs_gating_delay; 90*4882a593Smuzhiyun u32 active_windowing; 91*4882a593Smuzhiyun }; 92*4882a593Smuzhiyun 93*4882a593Smuzhiyun #define DRAM_CCR_COMMAND_RATE_1T (0x1 << 5) 94*4882a593Smuzhiyun #define DRAM_CCR_DQS_GATE (0x1 << 14) 95*4882a593Smuzhiyun #define DRAM_CCR_DQS_DRIFT_COMP (0x1 << 17) 96*4882a593Smuzhiyun #define DRAM_CCR_ITM_OFF (0x1 << 28) 97*4882a593Smuzhiyun #define DRAM_CCR_DATA_TRAINING (0x1 << 30) 98*4882a593Smuzhiyun #define DRAM_CCR_INIT (0x1 << 31) 99*4882a593Smuzhiyun 100*4882a593Smuzhiyun #define DRAM_MEMORY_TYPE_DDR1 1 101*4882a593Smuzhiyun #define DRAM_MEMORY_TYPE_DDR2 2 102*4882a593Smuzhiyun #define DRAM_MEMORY_TYPE_DDR3 3 103*4882a593Smuzhiyun #define DRAM_MEMORY_TYPE_LPDDR2 4 104*4882a593Smuzhiyun #define DRAM_MEMORY_TYPE_LPDDR 5 105*4882a593Smuzhiyun #define DRAM_DCR_TYPE (0x1 << 0) 106*4882a593Smuzhiyun #define DRAM_DCR_TYPE_DDR2 0x0 107*4882a593Smuzhiyun #define DRAM_DCR_TYPE_DDR3 0x1 108*4882a593Smuzhiyun #define DRAM_DCR_IO_WIDTH(n) (((n) & 0x3) << 1) 109*4882a593Smuzhiyun #define DRAM_DCR_IO_WIDTH_MASK DRAM_DCR_IO_WIDTH(0x3) 110*4882a593Smuzhiyun #define DRAM_DCR_IO_WIDTH_8BIT 0x0 111*4882a593Smuzhiyun #define DRAM_DCR_IO_WIDTH_16BIT 0x1 112*4882a593Smuzhiyun #define DRAM_DCR_CHIP_DENSITY(n) (((n) & 0x7) << 3) 113*4882a593Smuzhiyun #define DRAM_DCR_CHIP_DENSITY_MASK DRAM_DCR_CHIP_DENSITY(0x7) 114*4882a593Smuzhiyun #define DRAM_DCR_CHIP_DENSITY_256M 0x0 115*4882a593Smuzhiyun #define DRAM_DCR_CHIP_DENSITY_512M 0x1 116*4882a593Smuzhiyun #define DRAM_DCR_CHIP_DENSITY_1024M 0x2 117*4882a593Smuzhiyun #define DRAM_DCR_CHIP_DENSITY_2048M 0x3 118*4882a593Smuzhiyun #define DRAM_DCR_CHIP_DENSITY_4096M 0x4 119*4882a593Smuzhiyun #define DRAM_DCR_CHIP_DENSITY_8192M 0x5 120*4882a593Smuzhiyun #define DRAM_DCR_BUS_WIDTH(n) (((n) & 0x7) << 6) 121*4882a593Smuzhiyun #define DRAM_DCR_BUS_WIDTH_MASK DRAM_DCR_BUS_WIDTH(0x7) 122*4882a593Smuzhiyun #define DRAM_DCR_BUS_WIDTH_32BIT 0x3 123*4882a593Smuzhiyun #define DRAM_DCR_BUS_WIDTH_16BIT 0x1 124*4882a593Smuzhiyun #define DRAM_DCR_BUS_WIDTH_8BIT 0x0 125*4882a593Smuzhiyun #define DRAM_DCR_RANK_SEL(n) (((n) & 0x3) << 10) 126*4882a593Smuzhiyun #define DRAM_DCR_RANK_SEL_MASK DRAM_DCR_CMD_RANK(0x3) 127*4882a593Smuzhiyun #define DRAM_DCR_CMD_RANK_ALL (0x1 << 12) 128*4882a593Smuzhiyun #define DRAM_DCR_MODE(n) (((n) & 0x3) << 13) 129*4882a593Smuzhiyun #define DRAM_DCR_MODE_MASK DRAM_DCR_MODE(0x3) 130*4882a593Smuzhiyun #define DRAM_DCR_MODE_SEQ 0x0 131*4882a593Smuzhiyun #define DRAM_DCR_MODE_INTERLEAVE 0x1 132*4882a593Smuzhiyun 133*4882a593Smuzhiyun #define DRAM_CSR_DTERR (0x1 << 20) 134*4882a593Smuzhiyun #define DRAM_CSR_DTIERR (0x1 << 21) 135*4882a593Smuzhiyun #define DRAM_CSR_FAILED (DRAM_CSR_DTERR | DRAM_CSR_DTIERR) 136*4882a593Smuzhiyun 137*4882a593Smuzhiyun #define DRAM_DRR_TRFC(n) ((n) & 0xff) 138*4882a593Smuzhiyun #define DRAM_DRR_TREFI(n) (((n) & 0xffff) << 8) 139*4882a593Smuzhiyun #define DRAM_DRR_BURST(n) ((((n) - 1) & 0xf) << 24) 140*4882a593Smuzhiyun 141*4882a593Smuzhiyun #define DRAM_MCR_MODE_NORM(n) (((n) & 0x3) << 0) 142*4882a593Smuzhiyun #define DRAM_MCR_MODE_NORM_MASK DRAM_MCR_MOD_NORM(0x3) 143*4882a593Smuzhiyun #define DRAM_MCR_MODE_DQ_OUT(n) (((n) & 0x3) << 2) 144*4882a593Smuzhiyun #define DRAM_MCR_MODE_DQ_OUT_MASK DRAM_MCR_MODE_DQ_OUT(0x3) 145*4882a593Smuzhiyun #define DRAM_MCR_MODE_ADDR_OUT(n) (((n) & 0x3) << 4) 146*4882a593Smuzhiyun #define DRAM_MCR_MODE_ADDR_OUT_MASK DRAM_MCR_MODE_ADDR_OUT(0x3) 147*4882a593Smuzhiyun #define DRAM_MCR_MODE_DQ_IN_OUT(n) (((n) & 0x3) << 6) 148*4882a593Smuzhiyun #define DRAM_MCR_MODE_DQ_IN_OUT_MASK DRAM_MCR_MODE_DQ_IN_OUT(0x3) 149*4882a593Smuzhiyun #define DRAM_MCR_MODE_DQ_TURNON_DELAY(n) (((n) & 0x7) << 8) 150*4882a593Smuzhiyun #define DRAM_MCR_MODE_DQ_TURNON_DELAY_MASK DRAM_MCR_MODE_DQ_TURNON_DELAY(0x7) 151*4882a593Smuzhiyun #define DRAM_MCR_MODE_ADDR_IN (0x1 << 11) 152*4882a593Smuzhiyun #define DRAM_MCR_RESET (0x1 << 12) 153*4882a593Smuzhiyun #define DRAM_MCR_MODE_EN(n) (((n) & 0x3) << 13) 154*4882a593Smuzhiyun #define DRAM_MCR_MODE_EN_MASK DRAM_MCR_MOD_EN(0x3) 155*4882a593Smuzhiyun #define DRAM_MCR_DCLK_OUT (0x1 << 16) 156*4882a593Smuzhiyun 157*4882a593Smuzhiyun #define DRAM_DLLCR_NRESET (0x1 << 30) 158*4882a593Smuzhiyun #define DRAM_DLLCR_DISABLE (0x1 << 31) 159*4882a593Smuzhiyun 160*4882a593Smuzhiyun #define DRAM_ZQCR0_IMP_DIV(n) (((n) & 0xff) << 20) 161*4882a593Smuzhiyun #define DRAM_ZQCR0_IMP_DIV_MASK DRAM_ZQCR0_IMP_DIV(0xff) 162*4882a593Smuzhiyun #define DRAM_ZQCR0_ZCAL (1 << 31) /* Starts ZQ calibration when set to 1 */ 163*4882a593Smuzhiyun #define DRAM_ZQCR0_ZDEN (1 << 28) /* Uses ZDATA instead of doing calibration */ 164*4882a593Smuzhiyun 165*4882a593Smuzhiyun #define DRAM_ZQSR_ZDONE (1 << 31) /* ZQ calibration completion flag */ 166*4882a593Smuzhiyun 167*4882a593Smuzhiyun #define DRAM_IOCR_ODT_EN ((3 << 30) | (3 << 0)) 168*4882a593Smuzhiyun 169*4882a593Smuzhiyun #define DRAM_MR_BURST_LENGTH(n) (((n) & 0x7) << 0) 170*4882a593Smuzhiyun #define DRAM_MR_BURST_LENGTH_MASK DRAM_MR_BURST_LENGTH(0x7) 171*4882a593Smuzhiyun #define DRAM_MR_CAS_LAT(n) (((n) & 0x7) << 4) 172*4882a593Smuzhiyun #define DRAM_MR_CAS_LAT_MASK DRAM_MR_CAS_LAT(0x7) 173*4882a593Smuzhiyun #define DRAM_MR_WRITE_RECOVERY(n) (((n) & 0x7) << 9) 174*4882a593Smuzhiyun #define DRAM_MR_WRITE_RECOVERY_MASK DRAM_MR_WRITE_RECOVERY(0x7) 175*4882a593Smuzhiyun #define DRAM_MR_POWER_DOWN (0x1 << 12) 176*4882a593Smuzhiyun 177*4882a593Smuzhiyun #define DRAM_CSEL_MAGIC 0x16237495 178*4882a593Smuzhiyun 179*4882a593Smuzhiyun unsigned long dramc_init(struct dram_para *para); 180*4882a593Smuzhiyun 181*4882a593Smuzhiyun #endif /* _SUNXI_DRAM_SUN4I_H */ 182