xref: /OK3568_Linux_fs/u-boot/arch/arm/include/asm/arch-sunxi/clock_sun6i.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * sun6i clock register definitions
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * (C) Copyright 2007-2011
5*4882a593Smuzhiyun  * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
6*4882a593Smuzhiyun  * Tom Cubie <tangliang@allwinnertech.com>
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #ifndef _SUNXI_CLOCK_SUN6I_H
12*4882a593Smuzhiyun #define _SUNXI_CLOCK_SUN6I_H
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun struct sunxi_ccm_reg {
15*4882a593Smuzhiyun 	u32 pll1_cfg;		/* 0x00 pll1 control */
16*4882a593Smuzhiyun 	u32 reserved0;
17*4882a593Smuzhiyun 	u32 pll2_cfg;		/* 0x08 pll2 control */
18*4882a593Smuzhiyun 	u32 reserved1;
19*4882a593Smuzhiyun 	u32 pll3_cfg;		/* 0x10 pll3 control */
20*4882a593Smuzhiyun 	u32 reserved2;
21*4882a593Smuzhiyun 	u32 pll4_cfg;		/* 0x18 pll4 control */
22*4882a593Smuzhiyun 	u32 reserved3;
23*4882a593Smuzhiyun 	u32 pll5_cfg;		/* 0x20 pll5 control */
24*4882a593Smuzhiyun 	u32 reserved4;
25*4882a593Smuzhiyun 	u32 pll6_cfg;		/* 0x28 pll6 control */
26*4882a593Smuzhiyun 	u32 reserved5;
27*4882a593Smuzhiyun 	u32 pll7_cfg;		/* 0x30 pll7 control */
28*4882a593Smuzhiyun 	u32 sata_pll_cfg;	/* 0x34 SATA pll control (R40 only) */
29*4882a593Smuzhiyun 	u32 pll8_cfg;		/* 0x38 pll8 control */
30*4882a593Smuzhiyun 	u32 reserved7;
31*4882a593Smuzhiyun 	u32 mipi_pll_cfg;	/* 0x40 MIPI pll control */
32*4882a593Smuzhiyun 	u32 pll9_cfg;		/* 0x44 pll9 control */
33*4882a593Smuzhiyun 	u32 pll10_cfg;		/* 0x48 pll10 control */
34*4882a593Smuzhiyun 	u32 pll11_cfg;		/* 0x4c pll11 (ddr1) control (A33 only) */
35*4882a593Smuzhiyun 	u32 cpu_axi_cfg;	/* 0x50 CPU/AXI divide ratio */
36*4882a593Smuzhiyun 	u32 ahb1_apb1_div;	/* 0x54 AHB1/APB1 divide ratio */
37*4882a593Smuzhiyun 	u32 apb2_div;		/* 0x58 APB2 divide ratio */
38*4882a593Smuzhiyun 	u32 axi_gate;		/* 0x5c axi module clock gating */
39*4882a593Smuzhiyun 	u32 ahb_gate0;		/* 0x60 ahb module clock gating 0 */
40*4882a593Smuzhiyun 	u32 ahb_gate1;		/* 0x64 ahb module clock gating 1 */
41*4882a593Smuzhiyun 	u32 apb1_gate;		/* 0x68 apb1 module clock gating */
42*4882a593Smuzhiyun 	u32 apb2_gate;		/* 0x6c apb2 module clock gating */
43*4882a593Smuzhiyun 	u32 bus_gate4;          /* 0x70 gate 4 module clock gating */
44*4882a593Smuzhiyun 	u8 res3[0xc];
45*4882a593Smuzhiyun 	u32 nand0_clk_cfg;	/* 0x80 nand0 clock control */
46*4882a593Smuzhiyun 	u32 nand1_clk_cfg;	/* 0x84 nand1 clock control */
47*4882a593Smuzhiyun 	u32 sd0_clk_cfg;	/* 0x88 sd0 clock control */
48*4882a593Smuzhiyun 	u32 sd1_clk_cfg;	/* 0x8c sd1 clock control */
49*4882a593Smuzhiyun 	u32 sd2_clk_cfg;	/* 0x90 sd2 clock control */
50*4882a593Smuzhiyun 	u32 sd3_clk_cfg;	/* 0x94 sd3 clock control */
51*4882a593Smuzhiyun 	u32 ts_clk_cfg;		/* 0x98 transport stream clock control */
52*4882a593Smuzhiyun 	u32 ss_clk_cfg;		/* 0x9c security system clock control */
53*4882a593Smuzhiyun 	u32 spi0_clk_cfg;	/* 0xa0 spi0 clock control */
54*4882a593Smuzhiyun 	u32 spi1_clk_cfg;	/* 0xa4 spi1 clock control */
55*4882a593Smuzhiyun 	u32 spi2_clk_cfg;	/* 0xa8 spi2 clock control */
56*4882a593Smuzhiyun 	u32 spi3_clk_cfg;	/* 0xac spi3 clock control */
57*4882a593Smuzhiyun 	u32 i2s0_clk_cfg;	/* 0xb0 I2S0 clock control*/
58*4882a593Smuzhiyun 	u32 i2s1_clk_cfg;	/* 0xb4 I2S1 clock control */
59*4882a593Smuzhiyun 	u32 reserved10[2];
60*4882a593Smuzhiyun 	u32 spdif_clk_cfg;	/* 0xc0 SPDIF clock control */
61*4882a593Smuzhiyun 	u32 reserved11;
62*4882a593Smuzhiyun 	u32 sata_clk_cfg;	/* 0xc8 SATA clock control (R40 only) */
63*4882a593Smuzhiyun 	u32 usb_clk_cfg;	/* 0xcc USB clock control */
64*4882a593Smuzhiyun 	u32 gmac_clk_cfg;	/* 0xd0 GMAC clock control */
65*4882a593Smuzhiyun 	u32 reserved12[7];
66*4882a593Smuzhiyun 	u32 mdfs_clk_cfg;	/* 0xf0 MDFS clock control */
67*4882a593Smuzhiyun 	u32 dram_clk_cfg;	/* 0xf4 DRAM configuration clock control */
68*4882a593Smuzhiyun 	u32 dram_pll_cfg;	/* 0xf8 PLL_DDR cfg register, A33 only */
69*4882a593Smuzhiyun 	u32 mbus_reset;		/* 0xfc MBUS reset control, A33 only */
70*4882a593Smuzhiyun 	u32 dram_clk_gate;	/* 0x100 DRAM module gating */
71*4882a593Smuzhiyun #ifdef CONFIG_SUNXI_DE2
72*4882a593Smuzhiyun 	u32 de_clk_cfg;		/* 0x104 DE module clock */
73*4882a593Smuzhiyun #else
74*4882a593Smuzhiyun 	u32 be0_clk_cfg;	/* 0x104 BE0 module clock */
75*4882a593Smuzhiyun #endif
76*4882a593Smuzhiyun 	u32 be1_clk_cfg;	/* 0x108 BE1 module clock */
77*4882a593Smuzhiyun 	u32 fe0_clk_cfg;	/* 0x10c FE0 module clock */
78*4882a593Smuzhiyun 	u32 fe1_clk_cfg;	/* 0x110 FE1 module clock */
79*4882a593Smuzhiyun 	u32 mp_clk_cfg;		/* 0x114 MP module clock */
80*4882a593Smuzhiyun #ifdef CONFIG_SUNXI_DE2
81*4882a593Smuzhiyun 	u32 lcd0_clk_cfg;	/* 0x118 LCD0 module clock */
82*4882a593Smuzhiyun 	u32 lcd1_clk_cfg;	/* 0x11c LCD1 module clock */
83*4882a593Smuzhiyun #else
84*4882a593Smuzhiyun 	u32 lcd0_ch0_clk_cfg;	/* 0x118 LCD0 CH0 module clock */
85*4882a593Smuzhiyun 	u32 lcd1_ch0_clk_cfg;	/* 0x11c LCD1 CH0 module clock */
86*4882a593Smuzhiyun #endif
87*4882a593Smuzhiyun 	u32 tve_clk_cfg;	/* 0x120 H3/H5 TVE module clock */
88*4882a593Smuzhiyun 	u32 reserved14[2];
89*4882a593Smuzhiyun 	u32 lcd0_ch1_clk_cfg;	/* 0x12c LCD0 CH1 module clock */
90*4882a593Smuzhiyun 	u32 lcd1_ch1_clk_cfg;	/* 0x130 LCD1 CH1 module clock */
91*4882a593Smuzhiyun 	u32 csi0_clk_cfg;	/* 0x134 CSI0 module clock */
92*4882a593Smuzhiyun 	u32 csi1_clk_cfg;	/* 0x138 CSI1 module clock */
93*4882a593Smuzhiyun 	u32 ve_clk_cfg;		/* 0x13c VE module clock */
94*4882a593Smuzhiyun 	u32 adda_clk_cfg;	/* 0x140 ADDA module clock */
95*4882a593Smuzhiyun 	u32 avs_clk_cfg;	/* 0x144 AVS module clock */
96*4882a593Smuzhiyun 	u32 dmic_clk_cfg;	/* 0x148 Digital Mic module clock*/
97*4882a593Smuzhiyun 	u32 reserved15;
98*4882a593Smuzhiyun 	u32 hdmi_clk_cfg;	/* 0x150 HDMI module clock */
99*4882a593Smuzhiyun #ifdef CONFIG_SUNXI_DE2
100*4882a593Smuzhiyun 	u32 hdmi_slow_clk_cfg;	/* 0x154 HDMI slow module clock */
101*4882a593Smuzhiyun #else
102*4882a593Smuzhiyun 	u32 ps_clk_cfg;		/* 0x154 PS module clock */
103*4882a593Smuzhiyun #endif
104*4882a593Smuzhiyun 	u32 mtc_clk_cfg;	/* 0x158 MTC module clock */
105*4882a593Smuzhiyun 	u32 mbus0_clk_cfg;	/* 0x15c MBUS0 module clock */
106*4882a593Smuzhiyun 	u32 mbus1_clk_cfg;	/* 0x160 MBUS1 module clock */
107*4882a593Smuzhiyun 	u32 reserved16;
108*4882a593Smuzhiyun 	u32 mipi_dsi_clk_cfg;	/* 0x168 MIPI DSI clock control */
109*4882a593Smuzhiyun 	u32 mipi_csi_clk_cfg;	/* 0x16c MIPI CSI clock control */
110*4882a593Smuzhiyun 	u32 reserved17[4];
111*4882a593Smuzhiyun 	u32 iep_drc0_clk_cfg;	/* 0x180 IEP DRC0 module clock */
112*4882a593Smuzhiyun 	u32 iep_drc1_clk_cfg;	/* 0x184 IEP DRC1 module clock */
113*4882a593Smuzhiyun 	u32 iep_deu0_clk_cfg;	/* 0x188 IEP DEU0 module clock */
114*4882a593Smuzhiyun 	u32 iep_deu1_clk_cfg;	/* 0x18c IEP DEU1 module clock */
115*4882a593Smuzhiyun 	u32 reserved18[4];
116*4882a593Smuzhiyun 	u32 gpu_core_clk_cfg;	/* 0x1a0 GPU core clock config */
117*4882a593Smuzhiyun 	u32 gpu_mem_clk_cfg;	/* 0x1a4 GPU memory clock config */
118*4882a593Smuzhiyun 	u32 gpu_hyd_clk_cfg;	/* 0x1a0 GPU HYD clock config */
119*4882a593Smuzhiyun 	u32 reserved19[21];
120*4882a593Smuzhiyun 	u32 pll_lock;		/* 0x200 PLL Lock Time */
121*4882a593Smuzhiyun 	u32 pll1_lock;		/* 0x204 PLL1 Lock Time */
122*4882a593Smuzhiyun 	u32 reserved20[6];
123*4882a593Smuzhiyun 	u32 pll1_bias_cfg;	/* 0x220 PLL1 Bias config */
124*4882a593Smuzhiyun 	u32 pll2_bias_cfg;	/* 0x224 PLL2 Bias config */
125*4882a593Smuzhiyun 	u32 pll3_bias_cfg;	/* 0x228 PLL3 Bias config */
126*4882a593Smuzhiyun 	u32 pll4_bias_cfg;	/* 0x22c PLL4 Bias config */
127*4882a593Smuzhiyun 	u32 pll5_bias_cfg;	/* 0x230 PLL5 Bias config */
128*4882a593Smuzhiyun 	u32 pll6_bias_cfg;	/* 0x234 PLL6 Bias config */
129*4882a593Smuzhiyun 	u32 pll7_bias_cfg;	/* 0x238 PLL7 Bias config */
130*4882a593Smuzhiyun 	u32 pll8_bias_cfg;	/* 0x23c PLL8 Bias config */
131*4882a593Smuzhiyun 	u32 mipi_bias_cfg;	/* 0x240 MIPI Bias config */
132*4882a593Smuzhiyun 	u32 pll9_bias_cfg;	/* 0x244 PLL9 Bias config */
133*4882a593Smuzhiyun 	u32 pll10_bias_cfg;	/* 0x248 PLL10 Bias config */
134*4882a593Smuzhiyun 	u32 reserved21[5];
135*4882a593Smuzhiyun 	u32 pll5_tuning_cfg;	/* 0x260 PLL5 Tuning config */
136*4882a593Smuzhiyun 	u32 reserved21_5[7];
137*4882a593Smuzhiyun 	u32 pll1_pattern_cfg;	/* 0x280 PLL1 Pattern config */
138*4882a593Smuzhiyun 	u32 pll2_pattern_cfg;	/* 0x284 PLL2 Pattern config */
139*4882a593Smuzhiyun 	u32 pll3_pattern_cfg;	/* 0x288 PLL3 Pattern config */
140*4882a593Smuzhiyun 	u32 pll4_pattern_cfg;	/* 0x28c PLL4 Pattern config */
141*4882a593Smuzhiyun 	u32 pll5_pattern_cfg;	/* 0x290 PLL5 Pattern config */
142*4882a593Smuzhiyun 	u32 pll6_pattern_cfg;	/* 0x294 PLL6 Pattern config */
143*4882a593Smuzhiyun 	u32 pll7_pattern_cfg;	/* 0x298 PLL7 Pattern config */
144*4882a593Smuzhiyun 	u32 pll8_pattern_cfg;	/* 0x29c PLL8 Pattern config */
145*4882a593Smuzhiyun 	u32 mipi_pattern_cfg;	/* 0x2a0 MIPI Pattern config */
146*4882a593Smuzhiyun 	u32 pll9_pattern_cfg;	/* 0x2a4 PLL9 Pattern config */
147*4882a593Smuzhiyun 	u32 pll10_pattern_cfg;	/* 0x2a8 PLL10 Pattern config */
148*4882a593Smuzhiyun 	u32 pll11_pattern_cfg0; /* 0x2ac PLL11 Pattern config0, A33 only */
149*4882a593Smuzhiyun 	u32 pll11_pattern_cfg1; /* 0x2b0 PLL11 Pattern config0, A33 only */
150*4882a593Smuzhiyun 	u32 reserved22[3];
151*4882a593Smuzhiyun 	u32 ahb_reset0_cfg;	/* 0x2c0 AHB1 Reset 0 config */
152*4882a593Smuzhiyun 	u32 ahb_reset1_cfg;	/* 0x2c4 AHB1 Reset 1 config */
153*4882a593Smuzhiyun 	u32 ahb_reset2_cfg;	/* 0x2c8 AHB1 Reset 2 config */
154*4882a593Smuzhiyun 	u32 reserved23;
155*4882a593Smuzhiyun 	u32 apb1_reset_cfg;	/* 0x2d0 APB1 Reset config */
156*4882a593Smuzhiyun 	u32 reserved24;
157*4882a593Smuzhiyun 	u32 apb2_reset_cfg;	/* 0x2d8 APB2 Reset config */
158*4882a593Smuzhiyun 	u32 reserved25[5];
159*4882a593Smuzhiyun 	u32 ccu_sec_switch;	/* 0x2f0 CCU Security Switch, H3 only */
160*4882a593Smuzhiyun 	u32 reserved26[11];
161*4882a593Smuzhiyun 	u32 pll_lock_ctrl;	/* 0x320 PLL lock control, R40 only */
162*4882a593Smuzhiyun };
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun /* apb2 bit field */
165*4882a593Smuzhiyun #define APB2_CLK_SRC_LOSC		(0x0 << 24)
166*4882a593Smuzhiyun #define APB2_CLK_SRC_OSC24M		(0x1 << 24)
167*4882a593Smuzhiyun #define APB2_CLK_SRC_PLL6		(0x2 << 24)
168*4882a593Smuzhiyun #define APB2_CLK_SRC_MASK		(0x3 << 24)
169*4882a593Smuzhiyun #define APB2_CLK_RATE_N_1		(0x0 << 16)
170*4882a593Smuzhiyun #define APB2_CLK_RATE_N_2		(0x1 << 16)
171*4882a593Smuzhiyun #define APB2_CLK_RATE_N_4		(0x2 << 16)
172*4882a593Smuzhiyun #define APB2_CLK_RATE_N_8		(0x3 << 16)
173*4882a593Smuzhiyun #define APB2_CLK_RATE_N_MASK		(3 << 16)
174*4882a593Smuzhiyun #define APB2_CLK_RATE_M(m)		(((m)-1) << 0)
175*4882a593Smuzhiyun #define APB2_CLK_RATE_M_MASK            (0x1f << 0)
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun /* apb2 gate field */
178*4882a593Smuzhiyun #define APB2_GATE_UART_SHIFT	(16)
179*4882a593Smuzhiyun #define APB2_GATE_UART_MASK		(0xff << APB2_GATE_UART_SHIFT)
180*4882a593Smuzhiyun #define APB2_GATE_TWI_SHIFT	(0)
181*4882a593Smuzhiyun #define APB2_GATE_TWI_MASK		(0xf << APB2_GATE_TWI_SHIFT)
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun /* cpu_axi_cfg bits */
184*4882a593Smuzhiyun #define AXI_DIV_SHIFT			0
185*4882a593Smuzhiyun #define ATB_DIV_SHIFT			8
186*4882a593Smuzhiyun #define CPU_CLK_SRC_SHIFT		16
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun #define AXI_DIV_1			0
189*4882a593Smuzhiyun #define AXI_DIV_2			1
190*4882a593Smuzhiyun #define AXI_DIV_3			2
191*4882a593Smuzhiyun #define AXI_DIV_4			3
192*4882a593Smuzhiyun #define ATB_DIV_1			0
193*4882a593Smuzhiyun #define ATB_DIV_2			1
194*4882a593Smuzhiyun #define ATB_DIV_4			2
195*4882a593Smuzhiyun #define AHB_DIV_1			0
196*4882a593Smuzhiyun #define CPU_CLK_SRC_OSC24M		1
197*4882a593Smuzhiyun #define CPU_CLK_SRC_PLL1		2
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun #define CCM_PLL1_CTRL_M(n)		((((n) - 1) & 0x3) << 0)
200*4882a593Smuzhiyun #define CCM_PLL1_CTRL_K(n)		((((n) - 1) & 0x3) << 4)
201*4882a593Smuzhiyun #define CCM_PLL1_CTRL_N(n)		((((n) - 1) & 0x1f) << 8)
202*4882a593Smuzhiyun #define CCM_PLL1_CTRL_P(n)		(((n) & 0x3) << 16)
203*4882a593Smuzhiyun #define CCM_PLL1_CTRL_EN		(0x1 << 31)
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun #define CCM_PLL3_CTRL_M_SHIFT		0
206*4882a593Smuzhiyun #define CCM_PLL3_CTRL_M_MASK		(0xf << CCM_PLL3_CTRL_M_SHIFT)
207*4882a593Smuzhiyun #define CCM_PLL3_CTRL_M(n)		((((n) - 1) & 0xf) << 0)
208*4882a593Smuzhiyun #define CCM_PLL3_CTRL_N_SHIFT		8
209*4882a593Smuzhiyun #define CCM_PLL3_CTRL_N_MASK		(0x7f << CCM_PLL3_CTRL_N_SHIFT)
210*4882a593Smuzhiyun #define CCM_PLL3_CTRL_N(n)		((((n) - 1) & 0x7f) << 8)
211*4882a593Smuzhiyun #define CCM_PLL3_CTRL_INTEGER_MODE	(0x1 << 24)
212*4882a593Smuzhiyun #define CCM_PLL3_CTRL_LOCK		(0x1 << 28)
213*4882a593Smuzhiyun #define CCM_PLL3_CTRL_EN		(0x1 << 31)
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun #define CCM_PLL5_CTRL_M(n)		((((n) - 1) & 0x3) << 0)
216*4882a593Smuzhiyun #define CCM_PLL5_CTRL_K(n)		((((n) - 1) & 0x3) << 4)
217*4882a593Smuzhiyun #define CCM_PLL5_CTRL_N(n)		((((n) - 1) & 0x1f) << 8)
218*4882a593Smuzhiyun #define CCM_PLL5_CTRL_UPD		(0x1 << 20)
219*4882a593Smuzhiyun #define CCM_PLL5_CTRL_SIGMA_DELTA_EN	(0x1 << 24)
220*4882a593Smuzhiyun #define CCM_PLL5_CTRL_EN		(0x1 << 31)
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun #define PLL6_CFG_DEFAULT		0x90041811 /* 600 MHz */
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun #define CCM_PLL6_CTRL_N_SHIFT		8
225*4882a593Smuzhiyun #define CCM_PLL6_CTRL_N_MASK		(0x1f << CCM_PLL6_CTRL_N_SHIFT)
226*4882a593Smuzhiyun #define CCM_PLL6_CTRL_K_SHIFT		4
227*4882a593Smuzhiyun #define CCM_PLL6_CTRL_K_MASK		(0x3 << CCM_PLL6_CTRL_K_SHIFT)
228*4882a593Smuzhiyun #define CCM_PLL6_CTRL_LOCK		(1 << 28)
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun #define CCM_SATA_PLL_DEFAULT		0x90005811 /* 100 MHz */
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun #define CCM_MIPI_PLL_CTRL_M_SHIFT	0
233*4882a593Smuzhiyun #define CCM_MIPI_PLL_CTRL_M_MASK	(0xf << CCM_MIPI_PLL_CTRL_M_SHIFT)
234*4882a593Smuzhiyun #define CCM_MIPI_PLL_CTRL_M(n)		((((n) - 1) & 0xf) << 0)
235*4882a593Smuzhiyun #define CCM_MIPI_PLL_CTRL_K_SHIFT	4
236*4882a593Smuzhiyun #define CCM_MIPI_PLL_CTRL_K_MASK	(0x3 << CCM_MIPI_PLL_CTRL_K_SHIFT)
237*4882a593Smuzhiyun #define CCM_MIPI_PLL_CTRL_K(n)		((((n) - 1) & 0x3) << 4)
238*4882a593Smuzhiyun #define CCM_MIPI_PLL_CTRL_N_SHIFT	8
239*4882a593Smuzhiyun #define CCM_MIPI_PLL_CTRL_N_MASK	(0xf << CCM_MIPI_PLL_CTRL_N_SHIFT)
240*4882a593Smuzhiyun #define CCM_MIPI_PLL_CTRL_N(n)		((((n) - 1) & 0xf) << 8)
241*4882a593Smuzhiyun #define CCM_MIPI_PLL_CTRL_LDO_EN	(0x3 << 22)
242*4882a593Smuzhiyun #define CCM_MIPI_PLL_CTRL_EN		(0x1 << 31)
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun #define CCM_PLL10_CTRL_M_SHIFT		0
245*4882a593Smuzhiyun #define CCM_PLL10_CTRL_M_MASK		(0xf << CCM_PLL10_CTRL_M_SHIFT)
246*4882a593Smuzhiyun #define CCM_PLL10_CTRL_M(n)		((((n) - 1) & 0xf) << 0)
247*4882a593Smuzhiyun #define CCM_PLL10_CTRL_N_SHIFT		8
248*4882a593Smuzhiyun #define CCM_PLL10_CTRL_N_MASK		(0x7f << CCM_PLL10_CTRL_N_SHIFT)
249*4882a593Smuzhiyun #define CCM_PLL10_CTRL_N(n)		((((n) - 1) & 0x7f) << 8)
250*4882a593Smuzhiyun #define CCM_PLL10_CTRL_INTEGER_MODE	(0x1 << 24)
251*4882a593Smuzhiyun #define CCM_PLL10_CTRL_LOCK		(0x1 << 28)
252*4882a593Smuzhiyun #define CCM_PLL10_CTRL_EN		(0x1 << 31)
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun #define CCM_PLL11_CTRL_N(n)		((((n) - 1) & 0x3f) << 8)
255*4882a593Smuzhiyun #define CCM_PLL11_CTRL_SIGMA_DELTA_EN	(0x1 << 24)
256*4882a593Smuzhiyun #define CCM_PLL11_CTRL_UPD		(0x1 << 30)
257*4882a593Smuzhiyun #define CCM_PLL11_CTRL_EN		(0x1 << 31)
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun #define CCM_PLL5_TUN_LOCK_TIME(x)	(((x) & 0x7) << 24)
260*4882a593Smuzhiyun #define CCM_PLL5_TUN_LOCK_TIME_MASK	CCM_PLL5_TUN_LOCK_TIME(0x7)
261*4882a593Smuzhiyun #define CCM_PLL5_TUN_INIT_FREQ(x)	(((x) & 0x7f) << 16)
262*4882a593Smuzhiyun #define CCM_PLL5_TUN_INIT_FREQ_MASK	CCM_PLL5_TUN_INIT_FREQ(0x7f)
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun #if defined(CONFIG_MACH_SUN50I)
265*4882a593Smuzhiyun /* AHB1=100MHz failsafe setup from the FEL mode, usable with PMIC defaults */
266*4882a593Smuzhiyun #define AHB1_ABP1_DIV_DEFAULT		0x00003190 /* AHB1=PLL6/6,APB1=AHB1/2 */
267*4882a593Smuzhiyun #else
268*4882a593Smuzhiyun #define AHB1_ABP1_DIV_DEFAULT		0x00003180 /* AHB1=PLL6/3,APB1=AHB1/2 */
269*4882a593Smuzhiyun #endif
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun #define AXI_GATE_OFFSET_DRAM		0
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun /* ahb_gate0 offsets */
274*4882a593Smuzhiyun #define AHB_GATE_OFFSET_USB_OHCI1	30
275*4882a593Smuzhiyun #define AHB_GATE_OFFSET_USB_OHCI0	29
276*4882a593Smuzhiyun #ifdef CONFIG_MACH_SUNXI_H3_H5
277*4882a593Smuzhiyun /*
278*4882a593Smuzhiyun  * These are EHCI1 - EHCI3 in the datasheet (EHCI0 is for the OTG) we call
279*4882a593Smuzhiyun  * them 0 - 2 like they were called on older SoCs.
280*4882a593Smuzhiyun  */
281*4882a593Smuzhiyun #define AHB_GATE_OFFSET_USB_EHCI2	27
282*4882a593Smuzhiyun #define AHB_GATE_OFFSET_USB_EHCI1	26
283*4882a593Smuzhiyun #define AHB_GATE_OFFSET_USB_EHCI0	25
284*4882a593Smuzhiyun #else
285*4882a593Smuzhiyun #define AHB_GATE_OFFSET_USB_EHCI1	27
286*4882a593Smuzhiyun #define AHB_GATE_OFFSET_USB_EHCI0	26
287*4882a593Smuzhiyun #endif
288*4882a593Smuzhiyun #ifndef CONFIG_MACH_SUN8I_R40
289*4882a593Smuzhiyun #define AHB_GATE_OFFSET_USB0		24
290*4882a593Smuzhiyun #else
291*4882a593Smuzhiyun #define AHB_GATE_OFFSET_USB0		25
292*4882a593Smuzhiyun #define AHB_GATE_OFFSET_SATA		24
293*4882a593Smuzhiyun #endif
294*4882a593Smuzhiyun #define AHB_GATE_OFFSET_MCTL		14
295*4882a593Smuzhiyun #define AHB_GATE_OFFSET_GMAC		17
296*4882a593Smuzhiyun #define AHB_GATE_OFFSET_NAND0		13
297*4882a593Smuzhiyun #define AHB_GATE_OFFSET_NAND1		12
298*4882a593Smuzhiyun #define AHB_GATE_OFFSET_MMC3		11
299*4882a593Smuzhiyun #define AHB_GATE_OFFSET_MMC2		10
300*4882a593Smuzhiyun #define AHB_GATE_OFFSET_MMC1		9
301*4882a593Smuzhiyun #define AHB_GATE_OFFSET_MMC0		8
302*4882a593Smuzhiyun #define AHB_GATE_OFFSET_MMC(n)		(AHB_GATE_OFFSET_MMC0 + (n))
303*4882a593Smuzhiyun #define AHB_GATE_OFFSET_DMA		6
304*4882a593Smuzhiyun #define AHB_GATE_OFFSET_SS		5
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun /* ahb_gate1 offsets */
307*4882a593Smuzhiyun #define AHB_GATE_OFFSET_DRC0		25
308*4882a593Smuzhiyun #define AHB_GATE_OFFSET_DE_FE0		14
309*4882a593Smuzhiyun #define AHB_GATE_OFFSET_DE_BE0		12
310*4882a593Smuzhiyun #define AHB_GATE_OFFSET_DE		12
311*4882a593Smuzhiyun #define AHB_GATE_OFFSET_HDMI		11
312*4882a593Smuzhiyun #define AHB_GATE_OFFSET_TVE		9
313*4882a593Smuzhiyun #ifndef CONFIG_SUNXI_DE2
314*4882a593Smuzhiyun #define AHB_GATE_OFFSET_LCD1		5
315*4882a593Smuzhiyun #define AHB_GATE_OFFSET_LCD0		4
316*4882a593Smuzhiyun #else
317*4882a593Smuzhiyun #define AHB_GATE_OFFSET_LCD1		4
318*4882a593Smuzhiyun #define AHB_GATE_OFFSET_LCD0		3
319*4882a593Smuzhiyun #endif
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun #define CCM_NAND_CTRL_M(x)		((x) - 1)
322*4882a593Smuzhiyun #define CCM_NAND_CTRL_N(x)		((x) << 16)
323*4882a593Smuzhiyun #define CCM_NAND_CTRL_PLL6		(0x1 << 24)
324*4882a593Smuzhiyun #define CCM_NAND_CTRL_ENABLE		(0x1 << 31)
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun #define CCM_MMC_CTRL_M(x)		((x) - 1)
327*4882a593Smuzhiyun #define CCM_MMC_CTRL_OCLK_DLY(x)	((x) << 8)
328*4882a593Smuzhiyun #define CCM_MMC_CTRL_N(x)		((x) << 16)
329*4882a593Smuzhiyun #define CCM_MMC_CTRL_SCLK_DLY(x)	((x) << 20)
330*4882a593Smuzhiyun #define CCM_MMC_CTRL_OSCM24		(0x0 << 24)
331*4882a593Smuzhiyun #define CCM_MMC_CTRL_PLL6		(0x1 << 24)
332*4882a593Smuzhiyun #define CCM_MMC_CTRL_ENABLE		(0x1 << 31)
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun #define CCM_SATA_CTRL_ENABLE		(0x1 << 31)
335*4882a593Smuzhiyun #define CCM_SATA_CTRL_USE_EXTCLK	(0x1 << 24)
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun #define CCM_USB_CTRL_PHY0_RST (0x1 << 0)
338*4882a593Smuzhiyun #define CCM_USB_CTRL_PHY1_RST (0x1 << 1)
339*4882a593Smuzhiyun #define CCM_USB_CTRL_PHY2_RST (0x1 << 2)
340*4882a593Smuzhiyun #define CCM_USB_CTRL_PHY3_RST (0x1 << 3)
341*4882a593Smuzhiyun /* There is no global phy clk gate on sun6i, define as 0 */
342*4882a593Smuzhiyun #define CCM_USB_CTRL_PHYGATE 0
343*4882a593Smuzhiyun #define CCM_USB_CTRL_PHY0_CLK (0x1 << 8)
344*4882a593Smuzhiyun #define CCM_USB_CTRL_PHY1_CLK (0x1 << 9)
345*4882a593Smuzhiyun #define CCM_USB_CTRL_PHY2_CLK (0x1 << 10)
346*4882a593Smuzhiyun #define CCM_USB_CTRL_PHY3_CLK (0x1 << 11)
347*4882a593Smuzhiyun #ifdef CONFIG_MACH_SUNXI_H3_H5
348*4882a593Smuzhiyun /*
349*4882a593Smuzhiyun  * These are OHCI1 - OHCI3 in the datasheet (OHCI0 is for the OTG) we call
350*4882a593Smuzhiyun  * them 0 - 2 like they were called on older SoCs.
351*4882a593Smuzhiyun  */
352*4882a593Smuzhiyun #define CCM_USB_CTRL_OHCI0_CLK (0x1 << 17)
353*4882a593Smuzhiyun #define CCM_USB_CTRL_OHCI1_CLK (0x1 << 18)
354*4882a593Smuzhiyun #define CCM_USB_CTRL_OHCI2_CLK (0x1 << 19)
355*4882a593Smuzhiyun #else
356*4882a593Smuzhiyun #define CCM_USB_CTRL_OHCI0_CLK (0x1 << 16)
357*4882a593Smuzhiyun #define CCM_USB_CTRL_OHCI1_CLK (0x1 << 17)
358*4882a593Smuzhiyun #endif
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun #define CCM_GMAC_CTRL_TX_CLK_SRC_MII	0x0
361*4882a593Smuzhiyun #define CCM_GMAC_CTRL_TX_CLK_SRC_EXT_RGMII 0x1
362*4882a593Smuzhiyun #define CCM_GMAC_CTRL_TX_CLK_SRC_INT_RGMII 0x2
363*4882a593Smuzhiyun #define CCM_GMAC_CTRL_GPIT_MII		(0x0 << 2)
364*4882a593Smuzhiyun #define CCM_GMAC_CTRL_GPIT_RGMII	(0x1 << 2)
365*4882a593Smuzhiyun #define CCM_GMAC_CTRL_RX_CLK_DELAY(x)	((x) << 5)
366*4882a593Smuzhiyun #define CCM_GMAC_CTRL_TX_CLK_DELAY(x)	((x) << 10)
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun #define MDFS_CLK_DEFAULT		0x81000002 /* PLL6 / 3 */
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun #define CCM_DRAMCLK_CFG_DIV(x)		((x - 1) << 0)
371*4882a593Smuzhiyun #define CCM_DRAMCLK_CFG_DIV_MASK	(0xf << 0)
372*4882a593Smuzhiyun #define CCM_DRAMCLK_CFG_DIV0(x)		((x - 1) << 8)
373*4882a593Smuzhiyun #define CCM_DRAMCLK_CFG_DIV0_MASK	(0xf << 8)
374*4882a593Smuzhiyun #define CCM_DRAMCLK_CFG_SRC_PLL5	(0x0 << 20)
375*4882a593Smuzhiyun #define CCM_DRAMCLK_CFG_SRC_PLL6x2	(0x1 << 20)
376*4882a593Smuzhiyun #define CCM_DRAMCLK_CFG_SRC_PLL11	(0x1 << 20) /* A64 only */
377*4882a593Smuzhiyun #define CCM_DRAMCLK_CFG_SRC_MASK	(0x3 << 20)
378*4882a593Smuzhiyun #define CCM_DRAMCLK_CFG_UPD		(0x1 << 16)
379*4882a593Smuzhiyun #define CCM_DRAMCLK_CFG_RST		(0x1 << 31)
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun #define CCM_DRAMPLL_CFG_SRC_PLL5	(0x0 << 16) /* Select PLL5 (DDR0) */
382*4882a593Smuzhiyun #define CCM_DRAMPLL_CFG_SRC_PLL11	(0x1 << 16) /* Select PLL11 (DDR1) */
383*4882a593Smuzhiyun #define CCM_DRAMPLL_CFG_SRC_MASK	(0x1 << 16)
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun #define CCM_MBUS_RESET_RESET		(0x1 << 31)
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun #define CCM_DRAM_GATE_OFFSET_DE_FE0	24
388*4882a593Smuzhiyun #define CCM_DRAM_GATE_OFFSET_DE_FE1	25
389*4882a593Smuzhiyun #define CCM_DRAM_GATE_OFFSET_DE_BE0	26
390*4882a593Smuzhiyun #define CCM_DRAM_GATE_OFFSET_DE_BE1	27
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun #define CCM_LCD_CH0_CTRL_PLL3		(0 << 24)
393*4882a593Smuzhiyun #define CCM_LCD_CH0_CTRL_PLL7		(1 << 24)
394*4882a593Smuzhiyun #define CCM_LCD_CH0_CTRL_PLL3_2X	(2 << 24)
395*4882a593Smuzhiyun #define CCM_LCD_CH0_CTRL_PLL7_2X	(3 << 24)
396*4882a593Smuzhiyun #define CCM_LCD_CH0_CTRL_MIPI_PLL	(4 << 24)
397*4882a593Smuzhiyun /* No reset bit in ch0_clk_cfg (reset is controlled through ahb_reset1) */
398*4882a593Smuzhiyun #define CCM_LCD_CH0_CTRL_RST		0
399*4882a593Smuzhiyun #define CCM_LCD_CH0_CTRL_GATE		(0x1 << 31)
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun #define CCM_LCD_CH1_CTRL_M(n)		((((n) - 1) & 0xf) << 0)
402*4882a593Smuzhiyun #define CCM_LCD_CH1_CTRL_HALF_SCLK1	0 /* no seperate sclk1 & 2 on sun6i */
403*4882a593Smuzhiyun #define CCM_LCD_CH1_CTRL_PLL3		(0 << 24)
404*4882a593Smuzhiyun #define CCM_LCD_CH1_CTRL_PLL7		(1 << 24)
405*4882a593Smuzhiyun #define CCM_LCD_CH1_CTRL_PLL3_2X	(2 << 24)
406*4882a593Smuzhiyun #define CCM_LCD_CH1_CTRL_PLL7_2X	(3 << 24)
407*4882a593Smuzhiyun #define CCM_LCD_CH1_CTRL_GATE		(0x1 << 31)
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun #define CCM_LCD0_CTRL_GATE		(0x1 << 31)
410*4882a593Smuzhiyun #define CCM_LCD0_CTRL_M(n)		((((n) - 1) & 0xf) << 0)
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun #define CCM_LCD1_CTRL_GATE		(0x1 << 31)
413*4882a593Smuzhiyun #define CCM_LCD1_CTRL_M(n)		((((n) - 1) & 0xf) << 0)
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun #define CCM_HDMI_CTRL_M(n)		((((n) - 1) & 0xf) << 0)
416*4882a593Smuzhiyun #define CCM_HDMI_CTRL_PLL_MASK		(3 << 24)
417*4882a593Smuzhiyun #define CCM_HDMI_CTRL_PLL3		(0 << 24)
418*4882a593Smuzhiyun #define CCM_HDMI_CTRL_PLL7		(1 << 24)
419*4882a593Smuzhiyun #define CCM_HDMI_CTRL_PLL3_2X		(2 << 24)
420*4882a593Smuzhiyun #define CCM_HDMI_CTRL_PLL7_2X		(3 << 24)
421*4882a593Smuzhiyun #define CCM_HDMI_CTRL_DDC_GATE		(0x1 << 30)
422*4882a593Smuzhiyun #define CCM_HDMI_CTRL_GATE		(0x1 << 31)
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun #define CCM_HDMI_SLOW_CTRL_DDC_GATE	(1 << 31)
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun #define CCM_TVE_CTRL_GATE		(0x1 << 31)
427*4882a593Smuzhiyun #define CCM_TVE_CTRL_M(n)		((((n) - 1) & 0xf) << 0)
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun #if defined(CONFIG_MACH_SUN50I)
430*4882a593Smuzhiyun #define MBUS_CLK_DEFAULT		0x81000002 /* PLL6x2 / 3 */
431*4882a593Smuzhiyun #elif defined(CONFIG_MACH_SUN8I)
432*4882a593Smuzhiyun #define MBUS_CLK_DEFAULT		0x81000003 /* PLL6 / 4 */
433*4882a593Smuzhiyun #else
434*4882a593Smuzhiyun #define MBUS_CLK_DEFAULT		0x81000001 /* PLL6 / 2 */
435*4882a593Smuzhiyun #endif
436*4882a593Smuzhiyun #define MBUS_CLK_GATE			(0x1 << 31)
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun #define CCM_PLL5_PATTERN		0xd1303333
439*4882a593Smuzhiyun #define CCM_PLL11_PATTERN		0xf5860000
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun /* ahb_reset0 offsets */
442*4882a593Smuzhiyun #ifdef CONFIG_MACH_SUN8I_R40
443*4882a593Smuzhiyun #define AHB_RESET_OFFSET_SATA		24
444*4882a593Smuzhiyun #endif
445*4882a593Smuzhiyun #define AHB_RESET_OFFSET_GMAC		17
446*4882a593Smuzhiyun #define AHB_RESET_OFFSET_MCTL		14
447*4882a593Smuzhiyun #define AHB_RESET_OFFSET_MMC3		11
448*4882a593Smuzhiyun #define AHB_RESET_OFFSET_MMC2		10
449*4882a593Smuzhiyun #define AHB_RESET_OFFSET_MMC1		9
450*4882a593Smuzhiyun #define AHB_RESET_OFFSET_MMC0		8
451*4882a593Smuzhiyun #define AHB_RESET_OFFSET_MMC(n)		(AHB_RESET_OFFSET_MMC0 + (n))
452*4882a593Smuzhiyun #define AHB_RESET_OFFSET_SS		5
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun /* ahb_reset1 offsets */
455*4882a593Smuzhiyun #define AHB_RESET_OFFSET_SAT		26
456*4882a593Smuzhiyun #define AHB_RESET_OFFSET_DRC0		25
457*4882a593Smuzhiyun #define AHB_RESET_OFFSET_DE_FE0		14
458*4882a593Smuzhiyun #define AHB_RESET_OFFSET_DE_BE0		12
459*4882a593Smuzhiyun #define AHB_RESET_OFFSET_DE		12
460*4882a593Smuzhiyun #define AHB_RESET_OFFSET_HDMI		11
461*4882a593Smuzhiyun #define AHB_RESET_OFFSET_HDMI2		10
462*4882a593Smuzhiyun #define AHB_RESET_OFFSET_TVE		9
463*4882a593Smuzhiyun #ifndef CONFIG_SUNXI_DE2
464*4882a593Smuzhiyun #define AHB_RESET_OFFSET_LCD1		5
465*4882a593Smuzhiyun #define AHB_RESET_OFFSET_LCD0		4
466*4882a593Smuzhiyun #else
467*4882a593Smuzhiyun #define AHB_RESET_OFFSET_LCD1		4
468*4882a593Smuzhiyun #define AHB_RESET_OFFSET_LCD0		3
469*4882a593Smuzhiyun #endif
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun /* ahb_reset2 offsets */
472*4882a593Smuzhiyun #define AHB_RESET_OFFSET_EPHY		2
473*4882a593Smuzhiyun #define AHB_RESET_OFFSET_LVDS		0
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun /* apb2 reset */
476*4882a593Smuzhiyun #define APB2_RESET_UART_SHIFT		(16)
477*4882a593Smuzhiyun #define APB2_RESET_UART_MASK		(0xff << APB2_RESET_UART_SHIFT)
478*4882a593Smuzhiyun #define APB2_RESET_TWI_SHIFT		(0)
479*4882a593Smuzhiyun #define APB2_RESET_TWI_MASK		(0xf << APB2_RESET_TWI_SHIFT)
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun /* CCM bits common to all Display Engine (and IEP) clock ctrl regs */
482*4882a593Smuzhiyun #define CCM_DE_CTRL_M(n)		((((n) - 1) & 0xf) << 0)
483*4882a593Smuzhiyun #define CCM_DE_CTRL_PLL_MASK		(0xf << 24)
484*4882a593Smuzhiyun #define CCM_DE_CTRL_PLL3		(0 << 24)
485*4882a593Smuzhiyun #define CCM_DE_CTRL_PLL7		(1 << 24)
486*4882a593Smuzhiyun #define CCM_DE_CTRL_PLL6_2X		(2 << 24)
487*4882a593Smuzhiyun #define CCM_DE_CTRL_PLL8		(3 << 24)
488*4882a593Smuzhiyun #define CCM_DE_CTRL_PLL9		(4 << 24)
489*4882a593Smuzhiyun #define CCM_DE_CTRL_PLL10		(5 << 24)
490*4882a593Smuzhiyun #define CCM_DE_CTRL_GATE		(1 << 31)
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun /* CCM bits common to all Display Engine 2.0 clock ctrl regs */
493*4882a593Smuzhiyun #define CCM_DE2_CTRL_M(n)		((((n) - 1) & 0xf) << 0)
494*4882a593Smuzhiyun #define CCM_DE2_CTRL_PLL_MASK		(3 << 24)
495*4882a593Smuzhiyun #define CCM_DE2_CTRL_PLL6_2X		(0 << 24)
496*4882a593Smuzhiyun #define CCM_DE2_CTRL_PLL10		(1 << 24)
497*4882a593Smuzhiyun #define CCM_DE2_CTRL_GATE		(0x1 << 31)
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun /* CCU security switch, H3 only */
500*4882a593Smuzhiyun #define CCM_SEC_SWITCH_MBUS_NONSEC	(1 << 2)
501*4882a593Smuzhiyun #define CCM_SEC_SWITCH_BUS_NONSEC	(1 << 1)
502*4882a593Smuzhiyun #define CCM_SEC_SWITCH_PLL_NONSEC	(1 << 0)
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun #ifndef __ASSEMBLY__
505*4882a593Smuzhiyun void clock_set_pll1(unsigned int hz);
506*4882a593Smuzhiyun void clock_set_pll3(unsigned int hz);
507*4882a593Smuzhiyun void clock_set_pll3_factors(int m, int n);
508*4882a593Smuzhiyun void clock_set_pll5(unsigned int clk, bool sigma_delta_enable);
509*4882a593Smuzhiyun void clock_set_pll10(unsigned int hz);
510*4882a593Smuzhiyun void clock_set_pll11(unsigned int clk, bool sigma_delta_enable);
511*4882a593Smuzhiyun void clock_set_mipi_pll(unsigned int hz);
512*4882a593Smuzhiyun unsigned int clock_get_pll3(void);
513*4882a593Smuzhiyun unsigned int clock_get_pll6(void);
514*4882a593Smuzhiyun unsigned int clock_get_mipi_pll(void);
515*4882a593Smuzhiyun #endif
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun #endif /* _SUNXI_CLOCK_SUN6I_H */
518