xref: /OK3568_Linux_fs/u-boot/arch/arm/include/asm/arch-sunxi/clock_sun4i.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * sun4i, sun5i and sun7i clock register definitions
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * (C) Copyright 2007-2011
5*4882a593Smuzhiyun  * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
6*4882a593Smuzhiyun  * Tom Cubie <tangliang@allwinnertech.com>
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #ifndef _SUNXI_CLOCK_SUN4I_H
12*4882a593Smuzhiyun #define _SUNXI_CLOCK_SUN4I_H
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun struct sunxi_ccm_reg {
15*4882a593Smuzhiyun 	u32 pll1_cfg;		/* 0x00 pll1 control */
16*4882a593Smuzhiyun 	u32 pll1_tun;		/* 0x04 pll1 tuning */
17*4882a593Smuzhiyun 	u32 pll2_cfg;		/* 0x08 pll2 control */
18*4882a593Smuzhiyun 	u32 pll2_tun;		/* 0x0c pll2 tuning */
19*4882a593Smuzhiyun 	u32 pll3_cfg;		/* 0x10 pll3 control */
20*4882a593Smuzhiyun 	u8 res0[0x4];
21*4882a593Smuzhiyun 	u32 pll4_cfg;		/* 0x18 pll4 control */
22*4882a593Smuzhiyun 	u8 res1[0x4];
23*4882a593Smuzhiyun 	u32 pll5_cfg;		/* 0x20 pll5 control */
24*4882a593Smuzhiyun 	u32 pll5_tun;		/* 0x24 pll5 tuning */
25*4882a593Smuzhiyun 	u32 pll6_cfg;		/* 0x28 pll6 control */
26*4882a593Smuzhiyun 	u32 pll6_tun;		/* 0x2c pll6 tuning */
27*4882a593Smuzhiyun 	u32 pll7_cfg;		/* 0x30 pll7 control */
28*4882a593Smuzhiyun 	u32 pll1_tun2;		/* 0x34 pll5 tuning2 */
29*4882a593Smuzhiyun 	u8 res2[0x4];
30*4882a593Smuzhiyun 	u32 pll5_tun2;		/* 0x3c pll5 tuning2 */
31*4882a593Smuzhiyun 	u8 res3[0xc];
32*4882a593Smuzhiyun 	u32 pll_lock_dbg;	/* 0x4c pll lock time debug */
33*4882a593Smuzhiyun 	u32 osc24m_cfg;		/* 0x50 osc24m control */
34*4882a593Smuzhiyun 	u32 cpu_ahb_apb0_cfg;	/* 0x54 cpu,ahb and apb0 divide ratio */
35*4882a593Smuzhiyun 	u32 apb1_clk_div_cfg;	/* 0x58 apb1 clock dividor */
36*4882a593Smuzhiyun 	u32 axi_gate;		/* 0x5c axi module clock gating */
37*4882a593Smuzhiyun 	u32 ahb_gate0;		/* 0x60 ahb module clock gating 0 */
38*4882a593Smuzhiyun 	u32 ahb_gate1;		/* 0x64 ahb module clock gating 1 */
39*4882a593Smuzhiyun 	u32 apb0_gate;		/* 0x68 apb0 module clock gating */
40*4882a593Smuzhiyun 	u32 apb1_gate;		/* 0x6c apb1 module clock gating */
41*4882a593Smuzhiyun 	u8 res4[0x10];
42*4882a593Smuzhiyun 	u32 nand0_clk_cfg;	/* 0x80 nand sub clock control */
43*4882a593Smuzhiyun 	u32 ms_sclk_cfg;	/* 0x84 memory stick sub clock control */
44*4882a593Smuzhiyun 	u32 sd0_clk_cfg;	/* 0x88 sd0 clock control */
45*4882a593Smuzhiyun 	u32 sd1_clk_cfg;	/* 0x8c sd1 clock control */
46*4882a593Smuzhiyun 	u32 sd2_clk_cfg;	/* 0x90 sd2 clock control */
47*4882a593Smuzhiyun 	u32 sd3_clk_cfg;	/* 0x94 sd3 clock control */
48*4882a593Smuzhiyun 	u32 ts_clk_cfg;		/* 0x98 transport stream clock control */
49*4882a593Smuzhiyun 	u32 ss_clk_cfg;		/* 0x9c */
50*4882a593Smuzhiyun 	u32 spi0_clk_cfg;	/* 0xa0 */
51*4882a593Smuzhiyun 	u32 spi1_clk_cfg;	/* 0xa4 */
52*4882a593Smuzhiyun 	u32 spi2_clk_cfg;	/* 0xa8 */
53*4882a593Smuzhiyun 	u32 pata_clk_cfg;	/* 0xac */
54*4882a593Smuzhiyun 	u32 ir0_clk_cfg;	/* 0xb0 */
55*4882a593Smuzhiyun 	u32 ir1_clk_cfg;	/* 0xb4 */
56*4882a593Smuzhiyun 	u32 iis_clk_cfg;	/* 0xb8 */
57*4882a593Smuzhiyun 	u32 ac97_clk_cfg;	/* 0xbc */
58*4882a593Smuzhiyun 	u32 spdif_clk_cfg;	/* 0xc0 */
59*4882a593Smuzhiyun 	u32 keypad_clk_cfg;	/* 0xc4 */
60*4882a593Smuzhiyun 	u32 sata_clk_cfg;	/* 0xc8 */
61*4882a593Smuzhiyun 	u32 usb_clk_cfg;	/* 0xcc */
62*4882a593Smuzhiyun 	u32 gps_clk_cfg;	/* 0xd0 */
63*4882a593Smuzhiyun 	u32 spi3_clk_cfg;	/* 0xd4 */
64*4882a593Smuzhiyun 	u8 res5[0x28];
65*4882a593Smuzhiyun 	u32 dram_clk_gate;	/* 0x100 */
66*4882a593Smuzhiyun 	u32 be0_clk_cfg;	/* 0x104 */
67*4882a593Smuzhiyun 	u32 be1_clk_cfg;	/* 0x108 */
68*4882a593Smuzhiyun 	u32 fe0_clk_cfg;	/* 0x10c */
69*4882a593Smuzhiyun 	u32 fe1_clk_cfg;	/* 0x110 */
70*4882a593Smuzhiyun 	u32 mp_clk_cfg;		/* 0x114 */
71*4882a593Smuzhiyun 	u32 lcd0_ch0_clk_cfg;	/* 0x118 */
72*4882a593Smuzhiyun 	u32 lcd1_ch0_clk_cfg;	/* 0x11c */
73*4882a593Smuzhiyun 	u32 csi_isp_clk_cfg;	/* 0x120 */
74*4882a593Smuzhiyun 	u8 res6[0x4];
75*4882a593Smuzhiyun 	u32 tvd_clk_reg;	/* 0x128 */
76*4882a593Smuzhiyun 	u32 lcd0_ch1_clk_cfg;	/* 0x12c */
77*4882a593Smuzhiyun 	u32 lcd1_ch1_clk_cfg;	/* 0x130 */
78*4882a593Smuzhiyun 	u32 csi0_clk_cfg;	/* 0x134 */
79*4882a593Smuzhiyun 	u32 csi1_clk_cfg;	/* 0x138 */
80*4882a593Smuzhiyun 	u32 ve_clk_cfg;		/* 0x13c */
81*4882a593Smuzhiyun 	u32 audio_codec_clk_cfg;	/* 0x140 */
82*4882a593Smuzhiyun 	u32 avs_clk_cfg;	/* 0x144 */
83*4882a593Smuzhiyun 	u32 ace_clk_cfg;	/* 0x148 */
84*4882a593Smuzhiyun 	u32 lvds_clk_cfg;	/* 0x14c */
85*4882a593Smuzhiyun 	u32 hdmi_clk_cfg;	/* 0x150 */
86*4882a593Smuzhiyun 	u32 mali_clk_cfg;	/* 0x154 */
87*4882a593Smuzhiyun 	u8 res7[0x4];
88*4882a593Smuzhiyun 	u32 mbus_clk_cfg;	/* 0x15c */
89*4882a593Smuzhiyun 	u8 res8[0x4];
90*4882a593Smuzhiyun 	u32 gmac_clk_cfg;	/* 0x164 */
91*4882a593Smuzhiyun };
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun /* apb1 bit field */
94*4882a593Smuzhiyun #define APB1_CLK_SRC_OSC24M		(0x0 << 24)
95*4882a593Smuzhiyun #define APB1_CLK_SRC_PLL6		(0x1 << 24)
96*4882a593Smuzhiyun #define APB1_CLK_SRC_LOSC		(0x2 << 24)
97*4882a593Smuzhiyun #define APB1_CLK_SRC_MASK		(0x3 << 24)
98*4882a593Smuzhiyun #define APB1_CLK_RATE_N_1		(0x0 << 16)
99*4882a593Smuzhiyun #define APB1_CLK_RATE_N_2		(0x1 << 16)
100*4882a593Smuzhiyun #define APB1_CLK_RATE_N_4		(0x2 << 16)
101*4882a593Smuzhiyun #define APB1_CLK_RATE_N_8		(0x3 << 16)
102*4882a593Smuzhiyun #define APB1_CLK_RATE_N_MASK		(3 << 16)
103*4882a593Smuzhiyun #define APB1_CLK_RATE_M(m)		(((m)-1) << 0)
104*4882a593Smuzhiyun #define APB1_CLK_RATE_M_MASK            (0x1f << 0)
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun /* apb1 gate field */
107*4882a593Smuzhiyun #define APB1_GATE_UART_SHIFT	(16)
108*4882a593Smuzhiyun #define APB1_GATE_UART_MASK		(0xff << APB1_GATE_UART_SHIFT)
109*4882a593Smuzhiyun #define APB1_GATE_TWI_SHIFT	(0)
110*4882a593Smuzhiyun #define APB1_GATE_TWI_MASK		(0xf << APB1_GATE_TWI_SHIFT)
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun /* clock divide */
113*4882a593Smuzhiyun #define AXI_DIV_SHIFT		(0)
114*4882a593Smuzhiyun #define AXI_DIV_1			0
115*4882a593Smuzhiyun #define AXI_DIV_2			1
116*4882a593Smuzhiyun #define AXI_DIV_3			2
117*4882a593Smuzhiyun #define AXI_DIV_4			3
118*4882a593Smuzhiyun #define AHB_DIV_SHIFT		(4)
119*4882a593Smuzhiyun #define AHB_DIV_1			0
120*4882a593Smuzhiyun #define AHB_DIV_2			1
121*4882a593Smuzhiyun #define AHB_DIV_4			2
122*4882a593Smuzhiyun #define AHB_DIV_8			3
123*4882a593Smuzhiyun #define APB0_DIV_SHIFT		(8)
124*4882a593Smuzhiyun #define APB0_DIV_1			0
125*4882a593Smuzhiyun #define APB0_DIV_2			1
126*4882a593Smuzhiyun #define APB0_DIV_4			2
127*4882a593Smuzhiyun #define APB0_DIV_8			3
128*4882a593Smuzhiyun #define CPU_CLK_SRC_SHIFT	(16)
129*4882a593Smuzhiyun #define CPU_CLK_SRC_OSC24M		1
130*4882a593Smuzhiyun #define CPU_CLK_SRC_PLL1		2
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun #define CCM_PLL1_CFG_ENABLE_SHIFT		31
133*4882a593Smuzhiyun #define CCM_PLL1_CFG_VCO_RST_SHIFT		30
134*4882a593Smuzhiyun #define CCM_PLL1_CFG_VCO_BIAS_SHIFT		26
135*4882a593Smuzhiyun #define CCM_PLL1_CFG_PLL4_EXCH_SHIFT		25
136*4882a593Smuzhiyun #define CCM_PLL1_CFG_BIAS_CUR_SHIFT		20
137*4882a593Smuzhiyun #define CCM_PLL1_CFG_DIVP_SHIFT			16
138*4882a593Smuzhiyun #define CCM_PLL1_CFG_LCK_TMR_SHIFT		13
139*4882a593Smuzhiyun #define CCM_PLL1_CFG_FACTOR_N_SHIFT		8
140*4882a593Smuzhiyun #define CCM_PLL1_CFG_FACTOR_K_SHIFT		4
141*4882a593Smuzhiyun #define CCM_PLL1_CFG_SIG_DELT_PAT_IN_SHIFT	3
142*4882a593Smuzhiyun #define CCM_PLL1_CFG_SIG_DELT_PAT_EN_SHIFT	2
143*4882a593Smuzhiyun #define CCM_PLL1_CFG_FACTOR_M_SHIFT		0
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun #define PLL1_CFG_DEFAULT	0xa1005000
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun #if defined CONFIG_OLD_SUNXI_KERNEL_COMPAT && defined CONFIG_MACH_SUN5I
148*4882a593Smuzhiyun /*
149*4882a593Smuzhiyun  * Older linux-sunxi-3.4 kernels override our PLL6 setting with 300 MHz,
150*4882a593Smuzhiyun  * halving the mbus frequency, so set it to 300 MHz ourselves and base the
151*4882a593Smuzhiyun  * mbus divider on that.
152*4882a593Smuzhiyun  */
153*4882a593Smuzhiyun #define PLL6_CFG_DEFAULT	0xa1009900
154*4882a593Smuzhiyun #else
155*4882a593Smuzhiyun #define PLL6_CFG_DEFAULT	0xa1009911
156*4882a593Smuzhiyun #endif
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun /* nand clock */
159*4882a593Smuzhiyun #define NAND_CLK_SRC_OSC24		0
160*4882a593Smuzhiyun #define NAND_CLK_DIV_N			0
161*4882a593Smuzhiyun #define NAND_CLK_DIV_M			0
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun /* gps clock */
164*4882a593Smuzhiyun #define GPS_SCLK_GATING_OFF		0
165*4882a593Smuzhiyun #define GPS_RESET			0
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun /* ahb clock gate bit offset */
168*4882a593Smuzhiyun #define AHB_GATE_OFFSET_GPS		26
169*4882a593Smuzhiyun #define AHB_GATE_OFFSET_SATA		25
170*4882a593Smuzhiyun #define AHB_GATE_OFFSET_PATA		24
171*4882a593Smuzhiyun #define AHB_GATE_OFFSET_SPI3		23
172*4882a593Smuzhiyun #define AHB_GATE_OFFSET_SPI2		22
173*4882a593Smuzhiyun #define AHB_GATE_OFFSET_SPI1		21
174*4882a593Smuzhiyun #define AHB_GATE_OFFSET_SPI0		20
175*4882a593Smuzhiyun #define AHB_GATE_OFFSET_TS0		18
176*4882a593Smuzhiyun #define AHB_GATE_OFFSET_EMAC		17
177*4882a593Smuzhiyun #define AHB_GATE_OFFSET_ACE		16
178*4882a593Smuzhiyun #define AHB_GATE_OFFSET_DLL		15
179*4882a593Smuzhiyun #define AHB_GATE_OFFSET_SDRAM		14
180*4882a593Smuzhiyun #define AHB_GATE_OFFSET_NAND0		13
181*4882a593Smuzhiyun #define AHB_GATE_OFFSET_MS		12
182*4882a593Smuzhiyun #define AHB_GATE_OFFSET_MMC3		11
183*4882a593Smuzhiyun #define AHB_GATE_OFFSET_MMC2		10
184*4882a593Smuzhiyun #define AHB_GATE_OFFSET_MMC1		9
185*4882a593Smuzhiyun #define AHB_GATE_OFFSET_MMC0		8
186*4882a593Smuzhiyun #define AHB_GATE_OFFSET_MMC(n)		(AHB_GATE_OFFSET_MMC0 + (n))
187*4882a593Smuzhiyun #define AHB_GATE_OFFSET_BIST		7
188*4882a593Smuzhiyun #define AHB_GATE_OFFSET_DMA		6
189*4882a593Smuzhiyun #define AHB_GATE_OFFSET_SS		5
190*4882a593Smuzhiyun #define AHB_GATE_OFFSET_USB_OHCI1	4
191*4882a593Smuzhiyun #define AHB_GATE_OFFSET_USB_EHCI1	3
192*4882a593Smuzhiyun #define AHB_GATE_OFFSET_USB_OHCI0	2
193*4882a593Smuzhiyun #define AHB_GATE_OFFSET_USB_EHCI0	1
194*4882a593Smuzhiyun #define AHB_GATE_OFFSET_USB0		0
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun /* ahb clock gate bit offset (second register) */
197*4882a593Smuzhiyun #define AHB_GATE_OFFSET_GMAC		17
198*4882a593Smuzhiyun #define AHB_GATE_OFFSET_DE_FE0		14
199*4882a593Smuzhiyun #define AHB_GATE_OFFSET_DE_BE0		12
200*4882a593Smuzhiyun #define AHB_GATE_OFFSET_HDMI		11
201*4882a593Smuzhiyun #define AHB_GATE_OFFSET_LCD1		5
202*4882a593Smuzhiyun #define AHB_GATE_OFFSET_LCD0		4
203*4882a593Smuzhiyun #define AHB_GATE_OFFSET_TVE1		3
204*4882a593Smuzhiyun #define AHB_GATE_OFFSET_TVE0		2
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun #define CCM_AHB_GATE_GPS (0x1 << 26)
207*4882a593Smuzhiyun #define CCM_AHB_GATE_SDRAM (0x1 << 14)
208*4882a593Smuzhiyun #define CCM_AHB_GATE_DLL (0x1 << 15)
209*4882a593Smuzhiyun #define CCM_AHB_GATE_ACE (0x1 << 16)
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun #define CCM_PLL3_CTRL_M_SHIFT		0
212*4882a593Smuzhiyun #define CCM_PLL3_CTRL_M_MASK		(0x7f << CCM_PLL3_CTRL_M_SHIFT)
213*4882a593Smuzhiyun #define CCM_PLL3_CTRL_M(n)		(((n) & 0x7f) << 0)
214*4882a593Smuzhiyun #define CCM_PLL3_CTRL_INTEGER_MODE	(0x1 << 15)
215*4882a593Smuzhiyun #define CCM_PLL3_CTRL_EN		(0x1 << 31)
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun #define CCM_PLL5_CTRL_M(n) (((n) & 0x3) << 0)
218*4882a593Smuzhiyun #define CCM_PLL5_CTRL_M_MASK CCM_PLL5_CTRL_M(0x3)
219*4882a593Smuzhiyun #define CCM_PLL5_CTRL_M_X(n) ((n) - 1)
220*4882a593Smuzhiyun #define CCM_PLL5_CTRL_M1(n) (((n) & 0x3) << 2)
221*4882a593Smuzhiyun #define CCM_PLL5_CTRL_M1_MASK CCM_PLL5_CTRL_M1(0x3)
222*4882a593Smuzhiyun #define CCM_PLL5_CTRL_M1_X(n) ((n) - 1)
223*4882a593Smuzhiyun #define CCM_PLL5_CTRL_K(n) (((n) & 0x3) << 4)
224*4882a593Smuzhiyun #define CCM_PLL5_CTRL_K_SHIFT 4
225*4882a593Smuzhiyun #define CCM_PLL5_CTRL_K_MASK CCM_PLL5_CTRL_K(0x3)
226*4882a593Smuzhiyun #define CCM_PLL5_CTRL_K_X(n) ((n) - 1)
227*4882a593Smuzhiyun #define CCM_PLL5_CTRL_LDO (0x1 << 7)
228*4882a593Smuzhiyun #define CCM_PLL5_CTRL_N(n) (((n) & 0x1f) << 8)
229*4882a593Smuzhiyun #define CCM_PLL5_CTRL_N_SHIFT 8
230*4882a593Smuzhiyun #define CCM_PLL5_CTRL_N_MASK CCM_PLL5_CTRL_N(0x1f)
231*4882a593Smuzhiyun #define CCM_PLL5_CTRL_N_X(n) (n)
232*4882a593Smuzhiyun #define CCM_PLL5_CTRL_P(n) (((n) & 0x3) << 16)
233*4882a593Smuzhiyun #define CCM_PLL5_CTRL_P_SHIFT 16
234*4882a593Smuzhiyun #define CCM_PLL5_CTRL_P_MASK CCM_PLL5_CTRL_P(0x3)
235*4882a593Smuzhiyun #define CCM_PLL5_CTRL_P_X(n) ((n) - 1)
236*4882a593Smuzhiyun #define CCM_PLL5_CTRL_BW (0x1 << 18)
237*4882a593Smuzhiyun #define CCM_PLL5_CTRL_VCO_GAIN (0x1 << 19)
238*4882a593Smuzhiyun #define CCM_PLL5_CTRL_BIAS(n) (((n) & 0x1f) << 20)
239*4882a593Smuzhiyun #define CCM_PLL5_CTRL_BIAS_MASK CCM_PLL5_CTRL_BIAS(0x1f)
240*4882a593Smuzhiyun #define CCM_PLL5_CTRL_BIAS_X(n) ((n) - 1)
241*4882a593Smuzhiyun #define CCM_PLL5_CTRL_VCO_BIAS (0x1 << 25)
242*4882a593Smuzhiyun #define CCM_PLL5_CTRL_DDR_CLK (0x1 << 29)
243*4882a593Smuzhiyun #define CCM_PLL5_CTRL_BYPASS (0x1 << 30)
244*4882a593Smuzhiyun #define CCM_PLL5_CTRL_EN (0x1 << 31)
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun #define CCM_PLL6_CTRL_EN		31
247*4882a593Smuzhiyun #define CCM_PLL6_CTRL_BYPASS_EN		30
248*4882a593Smuzhiyun #define CCM_PLL6_CTRL_SATA_EN_SHIFT	14
249*4882a593Smuzhiyun #define CCM_PLL6_CTRL_N_SHIFT		8
250*4882a593Smuzhiyun #define CCM_PLL6_CTRL_N_MASK		(0x1f << CCM_PLL6_CTRL_N_SHIFT)
251*4882a593Smuzhiyun #define CCM_PLL6_CTRL_K_SHIFT		4
252*4882a593Smuzhiyun #define CCM_PLL6_CTRL_K_MASK		(0x3 << CCM_PLL6_CTRL_K_SHIFT)
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun #define CCM_GPS_CTRL_RESET (0x1 << 0)
255*4882a593Smuzhiyun #define CCM_GPS_CTRL_GATE (0x1 << 1)
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun #define CCM_DRAM_CTRL_DCLK_OUT (0x1 << 15)
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun #define CCM_MBUS_CTRL_M(n) (((n) & 0xf) << 0)
260*4882a593Smuzhiyun #define CCM_MBUS_CTRL_M_MASK CCM_MBUS_CTRL_M(0xf)
261*4882a593Smuzhiyun #define CCM_MBUS_CTRL_M_X(n) ((n) - 1)
262*4882a593Smuzhiyun #define CCM_MBUS_CTRL_N(n) (((n) & 0xf) << 16)
263*4882a593Smuzhiyun #define CCM_MBUS_CTRL_N_MASK CCM_MBUS_CTRL_N(0xf)
264*4882a593Smuzhiyun #define CCM_MBUS_CTRL_N_X(n) (((n) >> 3) ? 3 : (((n) >> 2) ? 2 : (((n) >> 1) ? 1 : 0)))
265*4882a593Smuzhiyun #define CCM_MBUS_CTRL_CLK_SRC(n) (((n) & 0x3) << 24)
266*4882a593Smuzhiyun #define CCM_MBUS_CTRL_CLK_SRC_MASK CCM_MBUS_CTRL_CLK_SRC(0x3)
267*4882a593Smuzhiyun #define CCM_MBUS_CTRL_CLK_SRC_HOSC 0x0
268*4882a593Smuzhiyun #define CCM_MBUS_CTRL_CLK_SRC_PLL6 0x1
269*4882a593Smuzhiyun #define CCM_MBUS_CTRL_CLK_SRC_PLL5 0x2
270*4882a593Smuzhiyun #define CCM_MBUS_CTRL_GATE (0x1 << 31)
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun #define CCM_NAND_CTRL_M(x)		((x) - 1)
273*4882a593Smuzhiyun #define CCM_NAND_CTRL_N(x)		((x) << 16)
274*4882a593Smuzhiyun #define CCM_NAND_CTRL_OSCM24		(0x0 << 24)
275*4882a593Smuzhiyun #define CCM_NAND_CTRL_PLL6		(0x1 << 24)
276*4882a593Smuzhiyun #define CCM_NAND_CTRL_PLL5		(0x2 << 24)
277*4882a593Smuzhiyun #define CCM_NAND_CTRL_ENABLE		(0x1 << 31)
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun #define CCM_MMC_CTRL_M(x)		((x) - 1)
280*4882a593Smuzhiyun #define CCM_MMC_CTRL_OCLK_DLY(x)	((x) << 8)
281*4882a593Smuzhiyun #define CCM_MMC_CTRL_N(x)		((x) << 16)
282*4882a593Smuzhiyun #define CCM_MMC_CTRL_SCLK_DLY(x)	((x) << 20)
283*4882a593Smuzhiyun #define CCM_MMC_CTRL_OSCM24		(0x0 << 24)
284*4882a593Smuzhiyun #define CCM_MMC_CTRL_PLL6		(0x1 << 24)
285*4882a593Smuzhiyun #define CCM_MMC_CTRL_PLL5		(0x2 << 24)
286*4882a593Smuzhiyun #define CCM_MMC_CTRL_ENABLE		(0x1 << 31)
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun #define CCM_DRAM_GATE_OFFSET_DE_FE1	24 /* Note the order of FE1 and */
289*4882a593Smuzhiyun #define CCM_DRAM_GATE_OFFSET_DE_FE0	25 /* FE0 is swapped ! */
290*4882a593Smuzhiyun #define CCM_DRAM_GATE_OFFSET_DE_BE0	26
291*4882a593Smuzhiyun #define CCM_DRAM_GATE_OFFSET_DE_BE1	27
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun #define CCM_LCD_CH0_CTRL_PLL3		(0 << 24)
294*4882a593Smuzhiyun #define CCM_LCD_CH0_CTRL_PLL7		(1 << 24)
295*4882a593Smuzhiyun #define CCM_LCD_CH0_CTRL_PLL3_2X	(2 << 24)
296*4882a593Smuzhiyun #define CCM_LCD_CH0_CTRL_PLL7_2X	(3 << 24)
297*4882a593Smuzhiyun #define CCM_LCD_CH0_CTRL_MIPI_PLL	0 /* No mipi pll on sun4i/5i/7i */
298*4882a593Smuzhiyun #ifdef CONFIG_MACH_SUN5I
299*4882a593Smuzhiyun #define CCM_LCD_CH0_CTRL_TVE_RST	(0x1 << 29)
300*4882a593Smuzhiyun #else
301*4882a593Smuzhiyun #define CCM_LCD_CH0_CTRL_TVE_RST	0 /* No separate tve-rst on sun4i/7i */
302*4882a593Smuzhiyun #endif
303*4882a593Smuzhiyun #define CCM_LCD_CH0_CTRL_RST		(0x1 << 30)
304*4882a593Smuzhiyun #define CCM_LCD_CH0_CTRL_GATE		(0x1 << 31)
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun #define CCM_LCD_CH1_CTRL_M(n)		((((n) - 1) & 0xf) << 0)
307*4882a593Smuzhiyun #define CCM_LCD_CH1_CTRL_HALF_SCLK1	(1 << 11)
308*4882a593Smuzhiyun #define CCM_LCD_CH1_CTRL_PLL3		(0 << 24)
309*4882a593Smuzhiyun #define CCM_LCD_CH1_CTRL_PLL7		(1 << 24)
310*4882a593Smuzhiyun #define CCM_LCD_CH1_CTRL_PLL3_2X	(2 << 24)
311*4882a593Smuzhiyun #define CCM_LCD_CH1_CTRL_PLL7_2X	(3 << 24)
312*4882a593Smuzhiyun /* Enable / disable both ch1 sclk1 and sclk2 at the same time */
313*4882a593Smuzhiyun #define CCM_LCD_CH1_CTRL_GATE		(0x1 << 31 | 0x1 << 15)
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun #define CCM_LVDS_CTRL_RST		(1 << 0)
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun #define CCM_HDMI_CTRL_M(n)		((((n) - 1) & 0xf) << 0)
318*4882a593Smuzhiyun #define CCM_HDMI_CTRL_PLL_MASK		(3 << 24)
319*4882a593Smuzhiyun #define CCM_HDMI_CTRL_PLL3		(0 << 24)
320*4882a593Smuzhiyun #define CCM_HDMI_CTRL_PLL7		(1 << 24)
321*4882a593Smuzhiyun #define CCM_HDMI_CTRL_PLL3_2X		(2 << 24)
322*4882a593Smuzhiyun #define CCM_HDMI_CTRL_PLL7_2X		(3 << 24)
323*4882a593Smuzhiyun /* No separate ddc gate on sun4i, sun5i and sun7i */
324*4882a593Smuzhiyun #define CCM_HDMI_CTRL_DDC_GATE		0
325*4882a593Smuzhiyun #define CCM_HDMI_CTRL_GATE		(0x1 << 31)
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun #define CCM_GMAC_CTRL_TX_CLK_SRC_MII 0x0
328*4882a593Smuzhiyun #define CCM_GMAC_CTRL_TX_CLK_SRC_EXT_RGMII 0x1
329*4882a593Smuzhiyun #define CCM_GMAC_CTRL_TX_CLK_SRC_INT_RGMII 0x2
330*4882a593Smuzhiyun #define CCM_GMAC_CTRL_GPIT_MII (0x0 << 2)
331*4882a593Smuzhiyun #define CCM_GMAC_CTRL_GPIT_RGMII (0x1 << 2)
332*4882a593Smuzhiyun #define CCM_GMAC_CTRL_RX_CLK_DELAY(x)	((x) << 5)
333*4882a593Smuzhiyun #define CCM_GMAC_CTRL_TX_CLK_DELAY(x)	((x) << 10)
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun #define CCM_USB_CTRL_PHY0_RST (0x1 << 0)
336*4882a593Smuzhiyun #define CCM_USB_CTRL_PHY1_RST (0x1 << 1)
337*4882a593Smuzhiyun #define CCM_USB_CTRL_PHY2_RST (0x1 << 2)
338*4882a593Smuzhiyun #define CCM_USB_CTRL_OHCI0_CLK (0x1 << 6)
339*4882a593Smuzhiyun #define CCM_USB_CTRL_OHCI1_CLK (0x1 << 7)
340*4882a593Smuzhiyun #define CCM_USB_CTRL_PHYGATE (0x1 << 8)
341*4882a593Smuzhiyun /* These 3 are sun6i only, define them as 0 on sun4i */
342*4882a593Smuzhiyun #define CCM_USB_CTRL_PHY0_CLK 0
343*4882a593Smuzhiyun #define CCM_USB_CTRL_PHY1_CLK 0
344*4882a593Smuzhiyun #define CCM_USB_CTRL_PHY2_CLK 0
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun /* CCM bits common to all Display Engine (and IEP) clock ctrl regs */
347*4882a593Smuzhiyun #define CCM_DE_CTRL_M(n)		((((n) - 1) & 0xf) << 0)
348*4882a593Smuzhiyun #define CCM_DE_CTRL_PLL_MASK		(3 << 24)
349*4882a593Smuzhiyun #define CCM_DE_CTRL_PLL3		(0 << 24)
350*4882a593Smuzhiyun #define CCM_DE_CTRL_PLL7		(1 << 24)
351*4882a593Smuzhiyun #define CCM_DE_CTRL_PLL5P		(2 << 24)
352*4882a593Smuzhiyun #define CCM_DE_CTRL_RST			(1 << 30)
353*4882a593Smuzhiyun #define CCM_DE_CTRL_GATE		(1 << 31)
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun #ifndef __ASSEMBLY__
356*4882a593Smuzhiyun void clock_set_pll1(unsigned int hz);
357*4882a593Smuzhiyun void clock_set_pll3(unsigned int hz);
358*4882a593Smuzhiyun unsigned int clock_get_pll3(void);
359*4882a593Smuzhiyun unsigned int clock_get_pll5p(void);
360*4882a593Smuzhiyun unsigned int clock_get_pll6(void);
361*4882a593Smuzhiyun #endif
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun #endif /* _SUNXI_CLOCK_SUN4I_H */
364