1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * (C) Copyright 2009 3*4882a593Smuzhiyun * Vipin Kumar, ST Micoelectronics, vipin.kumar@st.com. 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 6*4882a593Smuzhiyun */ 7*4882a593Smuzhiyun 8*4882a593Smuzhiyun #ifndef _SPR_MISC_H 9*4882a593Smuzhiyun #define _SPR_MISC_H 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun struct misc_regs { 12*4882a593Smuzhiyun u32 auto_cfg_reg; /* 0x0 */ 13*4882a593Smuzhiyun u32 armdbg_ctr_reg; /* 0x4 */ 14*4882a593Smuzhiyun u32 pll1_cntl; /* 0x8 */ 15*4882a593Smuzhiyun u32 pll1_frq; /* 0xc */ 16*4882a593Smuzhiyun u32 pll1_mod; /* 0x10 */ 17*4882a593Smuzhiyun u32 pll2_cntl; /* 0x14 */ 18*4882a593Smuzhiyun u32 pll2_frq; /* 0x18 */ 19*4882a593Smuzhiyun u32 pll2_mod; /* 0x1C */ 20*4882a593Smuzhiyun u32 pll_ctr_reg; /* 0x20 */ 21*4882a593Smuzhiyun u32 amba_clk_cfg; /* 0x24 */ 22*4882a593Smuzhiyun u32 periph_clk_cfg; /* 0x28 */ 23*4882a593Smuzhiyun u32 periph1_clken; /* 0x2C */ 24*4882a593Smuzhiyun u32 soc_core_id; /* 0x30 */ 25*4882a593Smuzhiyun u32 ras_clken; /* 0x34 */ 26*4882a593Smuzhiyun u32 periph1_rst; /* 0x38 */ 27*4882a593Smuzhiyun u32 periph2_rst; /* 0x3C */ 28*4882a593Smuzhiyun u32 ras_rst; /* 0x40 */ 29*4882a593Smuzhiyun u32 prsc1_clk_cfg; /* 0x44 */ 30*4882a593Smuzhiyun u32 prsc2_clk_cfg; /* 0x48 */ 31*4882a593Smuzhiyun u32 prsc3_clk_cfg; /* 0x4C */ 32*4882a593Smuzhiyun u32 amem_cfg_ctrl; /* 0x50 */ 33*4882a593Smuzhiyun u32 expi_clk_cfg; /* 0x54 */ 34*4882a593Smuzhiyun u32 reserved_1; /* 0x58 */ 35*4882a593Smuzhiyun u32 clcd_synth_clk; /* 0x5C */ 36*4882a593Smuzhiyun u32 irda_synth_clk; /* 0x60 */ 37*4882a593Smuzhiyun u32 uart_synth_clk; /* 0x64 */ 38*4882a593Smuzhiyun u32 gmac_synth_clk; /* 0x68 */ 39*4882a593Smuzhiyun u32 ras_synth1_clk; /* 0x6C */ 40*4882a593Smuzhiyun u32 ras_synth2_clk; /* 0x70 */ 41*4882a593Smuzhiyun u32 ras_synth3_clk; /* 0x74 */ 42*4882a593Smuzhiyun u32 ras_synth4_clk; /* 0x78 */ 43*4882a593Smuzhiyun u32 arb_icm_ml1; /* 0x7C */ 44*4882a593Smuzhiyun u32 arb_icm_ml2; /* 0x80 */ 45*4882a593Smuzhiyun u32 arb_icm_ml3; /* 0x84 */ 46*4882a593Smuzhiyun u32 arb_icm_ml4; /* 0x88 */ 47*4882a593Smuzhiyun u32 arb_icm_ml5; /* 0x8C */ 48*4882a593Smuzhiyun u32 arb_icm_ml6; /* 0x90 */ 49*4882a593Smuzhiyun u32 arb_icm_ml7; /* 0x94 */ 50*4882a593Smuzhiyun u32 arb_icm_ml8; /* 0x98 */ 51*4882a593Smuzhiyun u32 arb_icm_ml9; /* 0x9C */ 52*4882a593Smuzhiyun u32 dma_src_sel; /* 0xA0 */ 53*4882a593Smuzhiyun u32 uphy_ctr_reg; /* 0xA4 */ 54*4882a593Smuzhiyun u32 gmac_ctr_reg; /* 0xA8 */ 55*4882a593Smuzhiyun u32 port_bridge_ctrl; /* 0xAC */ 56*4882a593Smuzhiyun u32 reserved_2[4]; /* 0xB0--0xBC */ 57*4882a593Smuzhiyun u32 prc1_ilck_ctrl_reg; /* 0xC0 */ 58*4882a593Smuzhiyun u32 prc2_ilck_ctrl_reg; /* 0xC4 */ 59*4882a593Smuzhiyun u32 prc3_ilck_ctrl_reg; /* 0xC8 */ 60*4882a593Smuzhiyun u32 prc4_ilck_ctrl_reg; /* 0xCC */ 61*4882a593Smuzhiyun u32 prc1_intr_ctrl_reg; /* 0xD0 */ 62*4882a593Smuzhiyun u32 prc2_intr_ctrl_reg; /* 0xD4 */ 63*4882a593Smuzhiyun u32 prc3_intr_ctrl_reg; /* 0xD8 */ 64*4882a593Smuzhiyun u32 prc4_intr_ctrl_reg; /* 0xDC */ 65*4882a593Smuzhiyun u32 powerdown_cfg_reg; /* 0xE0 */ 66*4882a593Smuzhiyun u32 ddr_1v8_compensation; /* 0xE4 */ 67*4882a593Smuzhiyun u32 ddr_2v5_compensation; /* 0xE8 */ 68*4882a593Smuzhiyun u32 core_3v3_compensation; /* 0xEC */ 69*4882a593Smuzhiyun u32 ddr_pad; /* 0xF0 */ 70*4882a593Smuzhiyun u32 bist1_ctr_reg; /* 0xF4 */ 71*4882a593Smuzhiyun u32 bist2_ctr_reg; /* 0xF8 */ 72*4882a593Smuzhiyun u32 bist3_ctr_reg; /* 0xFC */ 73*4882a593Smuzhiyun u32 bist4_ctr_reg; /* 0x100 */ 74*4882a593Smuzhiyun u32 bist5_ctr_reg; /* 0x104 */ 75*4882a593Smuzhiyun u32 bist1_rslt_reg; /* 0x108 */ 76*4882a593Smuzhiyun u32 bist2_rslt_reg; /* 0x10C */ 77*4882a593Smuzhiyun u32 bist3_rslt_reg; /* 0x110 */ 78*4882a593Smuzhiyun u32 bist4_rslt_reg; /* 0x114 */ 79*4882a593Smuzhiyun u32 bist5_rslt_reg; /* 0x118 */ 80*4882a593Smuzhiyun u32 syst_error_reg; /* 0x11C */ 81*4882a593Smuzhiyun u32 reserved_3[0x1FB8]; /* 0x120--0x7FFC */ 82*4882a593Smuzhiyun u32 ras_gpp1_in; /* 0x8000 */ 83*4882a593Smuzhiyun u32 ras_gpp2_in; /* 0x8004 */ 84*4882a593Smuzhiyun u32 ras_gpp1_out; /* 0x8008 */ 85*4882a593Smuzhiyun u32 ras_gpp2_out; /* 0x800C */ 86*4882a593Smuzhiyun }; 87*4882a593Smuzhiyun 88*4882a593Smuzhiyun /* SYNTH_CLK value*/ 89*4882a593Smuzhiyun #define SYNTH23 0x00020003 90*4882a593Smuzhiyun 91*4882a593Smuzhiyun /* PLLx_FRQ value */ 92*4882a593Smuzhiyun #if defined(CONFIG_SPEAR3XX) 93*4882a593Smuzhiyun #define FREQ_332 0xA600010C 94*4882a593Smuzhiyun #define FREQ_266 0x8500010C 95*4882a593Smuzhiyun #elif defined(CONFIG_SPEAR600) 96*4882a593Smuzhiyun #define FREQ_332 0xA600010F 97*4882a593Smuzhiyun #define FREQ_266 0x8500010F 98*4882a593Smuzhiyun #endif 99*4882a593Smuzhiyun 100*4882a593Smuzhiyun /* PLL_CTR_REG */ 101*4882a593Smuzhiyun #define MEM_CLK_SEL_MSK 0x70000000 102*4882a593Smuzhiyun #define MEM_CLK_HCLK 0x00000000 103*4882a593Smuzhiyun #define MEM_CLK_2HCLK 0x10000000 104*4882a593Smuzhiyun #define MEM_CLK_PLL2 0x30000000 105*4882a593Smuzhiyun 106*4882a593Smuzhiyun #define EXPI_CLK_CFG_LOW_COMPR 0x2000 107*4882a593Smuzhiyun #define EXPI_CLK_CFG_CLK_EN 0x0400 108*4882a593Smuzhiyun #define EXPI_CLK_CFG_RST 0x0200 109*4882a593Smuzhiyun #define EXPI_CLK_SYNT_EN 0x0010 110*4882a593Smuzhiyun #define EXPI_CLK_CFG_SEL_PLL2 0x0004 111*4882a593Smuzhiyun #define EXPI_CLK_CFG_INT_CLK_EN 0x0001 112*4882a593Smuzhiyun 113*4882a593Smuzhiyun #define PLL2_CNTL_6UA 0x1c00 114*4882a593Smuzhiyun #define PLL2_CNTL_SAMPLE 0x0008 115*4882a593Smuzhiyun #define PLL2_CNTL_ENABLE 0x0004 116*4882a593Smuzhiyun #define PLL2_CNTL_RESETN 0x0002 117*4882a593Smuzhiyun #define PLL2_CNTL_LOCK 0x0001 118*4882a593Smuzhiyun 119*4882a593Smuzhiyun /* AUTO_CFG_REG value */ 120*4882a593Smuzhiyun #define MISC_SOCCFGMSK 0x0000003F 121*4882a593Smuzhiyun #define MISC_SOCCFG30 0x0000000C 122*4882a593Smuzhiyun #define MISC_SOCCFG31 0x0000000D 123*4882a593Smuzhiyun #define MISC_NANDDIS 0x00020000 124*4882a593Smuzhiyun 125*4882a593Smuzhiyun /* PERIPH_CLK_CFG value */ 126*4882a593Smuzhiyun #define MISC_GPT3SYNTH 0x00000400 127*4882a593Smuzhiyun #define MISC_GPT4SYNTH 0x00000800 128*4882a593Smuzhiyun #define CONFIG_SPEAR_UART48M 0 129*4882a593Smuzhiyun #define CONFIG_SPEAR_UARTCLKMSK (0x1 << 4) 130*4882a593Smuzhiyun 131*4882a593Smuzhiyun /* PRSC_CLK_CFG value */ 132*4882a593Smuzhiyun /* 133*4882a593Smuzhiyun * Fout = Fin / (2^(N+1) * (M + 1)) 134*4882a593Smuzhiyun */ 135*4882a593Smuzhiyun #define MISC_PRSC_N_1 0x00001000 136*4882a593Smuzhiyun #define MISC_PRSC_M_9 0x00000009 137*4882a593Smuzhiyun #define MISC_PRSC_N_4 0x00004000 138*4882a593Smuzhiyun #define MISC_PRSC_M_399 0x0000018F 139*4882a593Smuzhiyun #define MISC_PRSC_N_6 0x00006000 140*4882a593Smuzhiyun #define MISC_PRSC_M_2593 0x00000A21 141*4882a593Smuzhiyun #define MISC_PRSC_M_124 0x0000007C 142*4882a593Smuzhiyun #define MISC_PRSC_CFG (MISC_PRSC_N_1 | MISC_PRSC_M_9) 143*4882a593Smuzhiyun 144*4882a593Smuzhiyun /* PERIPH1_CLKEN, PERIPH1_RST value */ 145*4882a593Smuzhiyun #define MISC_USBDENB 0x01000000 146*4882a593Smuzhiyun #define MISC_ETHENB 0x00800000 147*4882a593Smuzhiyun #define MISC_SMIENB 0x00200000 148*4882a593Smuzhiyun #define MISC_GPT3ENB 0x00010000 149*4882a593Smuzhiyun #define MISC_GPIO4ENB 0x00002000 150*4882a593Smuzhiyun #define MISC_GPT2ENB 0x00000800 151*4882a593Smuzhiyun #define MISC_FSMCENB 0x00000200 152*4882a593Smuzhiyun #define MISC_I2CENB 0x00000080 153*4882a593Smuzhiyun #define MISC_SSP2ENB 0x00000070 154*4882a593Smuzhiyun #define MISC_UART0ENB 0x00000008 155*4882a593Smuzhiyun 156*4882a593Smuzhiyun /* PERIPH_CLK_CFG */ 157*4882a593Smuzhiyun #define XTALTIMEEN 0x00000001 158*4882a593Smuzhiyun #define PLLTIMEEN 0x00000002 159*4882a593Smuzhiyun #define CLCDCLK_SYNTH 0x00000000 160*4882a593Smuzhiyun #define CLCDCLK_48MHZ 0x00000004 161*4882a593Smuzhiyun #define CLCDCLK_EXT 0x00000008 162*4882a593Smuzhiyun #define UARTCLK_MASK (0x1 << 4) 163*4882a593Smuzhiyun #define UARTCLK_48MHZ 0x00000000 164*4882a593Smuzhiyun #define UARTCLK_SYNTH 0x00000010 165*4882a593Smuzhiyun #define IRDACLK_48MHZ 0x00000000 166*4882a593Smuzhiyun #define IRDACLK_SYNTH 0x00000020 167*4882a593Smuzhiyun #define IRDACLK_EXT 0x00000040 168*4882a593Smuzhiyun #define RTC_DISABLE 0x00000080 169*4882a593Smuzhiyun #define GPT1CLK_48MHZ 0x00000000 170*4882a593Smuzhiyun #define GPT1CLK_SYNTH 0x00000100 171*4882a593Smuzhiyun #define GPT2CLK_48MHZ 0x00000000 172*4882a593Smuzhiyun #define GPT2CLK_SYNTH 0x00000200 173*4882a593Smuzhiyun #define GPT3CLK_48MHZ 0x00000000 174*4882a593Smuzhiyun #define GPT3CLK_SYNTH 0x00000400 175*4882a593Smuzhiyun #define GPT4CLK_48MHZ 0x00000000 176*4882a593Smuzhiyun #define GPT4CLK_SYNTH 0x00000800 177*4882a593Smuzhiyun #define GPT5CLK_48MHZ 0x00000000 178*4882a593Smuzhiyun #define GPT5CLK_SYNTH 0x00001000 179*4882a593Smuzhiyun #define GPT1_FREEZE 0x00002000 180*4882a593Smuzhiyun #define GPT2_FREEZE 0x00004000 181*4882a593Smuzhiyun #define GPT3_FREEZE 0x00008000 182*4882a593Smuzhiyun #define GPT4_FREEZE 0x00010000 183*4882a593Smuzhiyun #define GPT5_FREEZE 0x00020000 184*4882a593Smuzhiyun 185*4882a593Smuzhiyun /* PERIPH1_CLKEN bits */ 186*4882a593Smuzhiyun #define PERIPH_ARM1_WE 0x00000001 187*4882a593Smuzhiyun #define PERIPH_ARM1 0x00000002 188*4882a593Smuzhiyun #define PERIPH_ARM2 0x00000004 189*4882a593Smuzhiyun #define PERIPH_UART1 0x00000008 190*4882a593Smuzhiyun #define PERIPH_UART2 0x00000010 191*4882a593Smuzhiyun #define PERIPH_SSP1 0x00000020 192*4882a593Smuzhiyun #define PERIPH_SSP2 0x00000040 193*4882a593Smuzhiyun #define PERIPH_I2C 0x00000080 194*4882a593Smuzhiyun #define PERIPH_JPEG 0x00000100 195*4882a593Smuzhiyun #define PERIPH_FSMC 0x00000200 196*4882a593Smuzhiyun #define PERIPH_FIRDA 0x00000400 197*4882a593Smuzhiyun #define PERIPH_GPT4 0x00000800 198*4882a593Smuzhiyun #define PERIPH_GPT5 0x00001000 199*4882a593Smuzhiyun #define PERIPH_GPIO4 0x00002000 200*4882a593Smuzhiyun #define PERIPH_SSP3 0x00004000 201*4882a593Smuzhiyun #define PERIPH_ADC 0x00008000 202*4882a593Smuzhiyun #define PERIPH_GPT3 0x00010000 203*4882a593Smuzhiyun #define PERIPH_RTC 0x00020000 204*4882a593Smuzhiyun #define PERIPH_GPIO3 0x00040000 205*4882a593Smuzhiyun #define PERIPH_DMA 0x00080000 206*4882a593Smuzhiyun #define PERIPH_ROM 0x00100000 207*4882a593Smuzhiyun #define PERIPH_SMI 0x00200000 208*4882a593Smuzhiyun #define PERIPH_CLCD 0x00400000 209*4882a593Smuzhiyun #define PERIPH_GMAC 0x00800000 210*4882a593Smuzhiyun #define PERIPH_USBD 0x01000000 211*4882a593Smuzhiyun #define PERIPH_USBH1 0x02000000 212*4882a593Smuzhiyun #define PERIPH_USBH2 0x04000000 213*4882a593Smuzhiyun #define PERIPH_MPMC 0x08000000 214*4882a593Smuzhiyun #define PERIPH_RAMW 0x10000000 215*4882a593Smuzhiyun #define PERIPH_MPMC_EN 0x20000000 216*4882a593Smuzhiyun #define PERIPH_MPMC_WE 0x40000000 217*4882a593Smuzhiyun #define PERIPH_MPMCMSK 0x60000000 218*4882a593Smuzhiyun 219*4882a593Smuzhiyun #define PERIPH_CLK_ALL 0x0FFFFFF8 220*4882a593Smuzhiyun #define PERIPH_RST_ALL 0x00000004 221*4882a593Smuzhiyun 222*4882a593Smuzhiyun /* DDR_PAD values */ 223*4882a593Smuzhiyun #define DDR_PAD_CNF_MSK 0x0000ffff 224*4882a593Smuzhiyun #define DDR_PAD_SW_CONF 0x00060000 225*4882a593Smuzhiyun #define DDR_PAD_SSTL_SEL 0x00000001 226*4882a593Smuzhiyun #define DDR_PAD_DRAM_TYPE 0x00008000 227*4882a593Smuzhiyun 228*4882a593Smuzhiyun /* DDR_COMP values */ 229*4882a593Smuzhiyun #define DDR_COMP_ACCURATE 0x00000010 230*4882a593Smuzhiyun 231*4882a593Smuzhiyun /* SoC revision stuff */ 232*4882a593Smuzhiyun #define SOC_PRI_SHFT 16 233*4882a593Smuzhiyun #define SOC_SEC_SHFT 8 234*4882a593Smuzhiyun 235*4882a593Smuzhiyun /* Revision definitions */ 236*4882a593Smuzhiyun #define SOC_SPEAR_NA 0 237*4882a593Smuzhiyun 238*4882a593Smuzhiyun /* 239*4882a593Smuzhiyun * The definitons have started from 240*4882a593Smuzhiyun * 101 for SPEAr6xx 241*4882a593Smuzhiyun * 201 for SPEAr3xx 242*4882a593Smuzhiyun * 301 for SPEAr13xx 243*4882a593Smuzhiyun */ 244*4882a593Smuzhiyun #define SOC_SPEAR600_AA 101 245*4882a593Smuzhiyun #define SOC_SPEAR600_AB 102 246*4882a593Smuzhiyun #define SOC_SPEAR600_BA 103 247*4882a593Smuzhiyun #define SOC_SPEAR600_BB 104 248*4882a593Smuzhiyun #define SOC_SPEAR600_BC 105 249*4882a593Smuzhiyun #define SOC_SPEAR600_BD 106 250*4882a593Smuzhiyun 251*4882a593Smuzhiyun #define SOC_SPEAR300 201 252*4882a593Smuzhiyun #define SOC_SPEAR310 202 253*4882a593Smuzhiyun #define SOC_SPEAR320 203 254*4882a593Smuzhiyun 255*4882a593Smuzhiyun extern int get_socrev(void); 256*4882a593Smuzhiyun int fsmc_nand_switch_ecc(uint32_t eccstrength); 257*4882a593Smuzhiyun 258*4882a593Smuzhiyun #endif 259