xref: /OK3568_Linux_fs/u-boot/arch/arm/include/asm/arch-rockchip/lvds_rk3288.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2016 Rockchip Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #ifndef _ASM_ARCH_LVDS_RK3288_H
8*4882a593Smuzhiyun #define _ASM_ARCH_LVDS_RK3288_H
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #define RK3288_LVDS_CH0_REG0			0x00
11*4882a593Smuzhiyun #define RK3288_LVDS_CH0_REG0_LVDS_EN		BIT(7)
12*4882a593Smuzhiyun #define RK3288_LVDS_CH0_REG0_TTL_EN		BIT(6)
13*4882a593Smuzhiyun #define RK3288_LVDS_CH0_REG0_LANECK_EN		BIT(5)
14*4882a593Smuzhiyun #define RK3288_LVDS_CH0_REG0_LANE4_EN		BIT(4)
15*4882a593Smuzhiyun #define RK3288_LVDS_CH0_REG0_LANE3_EN		BIT(3)
16*4882a593Smuzhiyun #define RK3288_LVDS_CH0_REG0_LANE2_EN		BIT(2)
17*4882a593Smuzhiyun #define RK3288_LVDS_CH0_REG0_LANE1_EN		BIT(1)
18*4882a593Smuzhiyun #define RK3288_LVDS_CH0_REG0_LANE0_EN		BIT(0)
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #define RK3288_LVDS_CH0_REG1			0x04
21*4882a593Smuzhiyun #define RK3288_LVDS_CH0_REG1_LANECK_BIAS	BIT(5)
22*4882a593Smuzhiyun #define RK3288_LVDS_CH0_REG1_LANE4_BIAS		BIT(4)
23*4882a593Smuzhiyun #define RK3288_LVDS_CH0_REG1_LANE3_BIAS		BIT(3)
24*4882a593Smuzhiyun #define RK3288_LVDS_CH0_REG1_LANE2_BIAS		BIT(2)
25*4882a593Smuzhiyun #define RK3288_LVDS_CH0_REG1_LANE1_BIAS		BIT(1)
26*4882a593Smuzhiyun #define RK3288_LVDS_CH0_REG1_LANE0_BIAS		BIT(0)
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #define RK3288_LVDS_CH0_REG2			0x08
29*4882a593Smuzhiyun #define RK3288_LVDS_CH0_REG2_RESERVE_ON		BIT(7)
30*4882a593Smuzhiyun #define RK3288_LVDS_CH0_REG2_LANECK_LVDS_MODE	BIT(6)
31*4882a593Smuzhiyun #define RK3288_LVDS_CH0_REG2_LANE4_LVDS_MODE	BIT(5)
32*4882a593Smuzhiyun #define RK3288_LVDS_CH0_REG2_LANE3_LVDS_MODE	BIT(4)
33*4882a593Smuzhiyun #define RK3288_LVDS_CH0_REG2_LANE2_LVDS_MODE	BIT(3)
34*4882a593Smuzhiyun #define RK3288_LVDS_CH0_REG2_LANE1_LVDS_MODE	BIT(2)
35*4882a593Smuzhiyun #define RK3288_LVDS_CH0_REG2_LANE0_LVDS_MODE	BIT(1)
36*4882a593Smuzhiyun #define RK3288_LVDS_CH0_REG2_PLL_FBDIV8		BIT(0)
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #define RK3288_LVDS_CH0_REG3			0x0c
39*4882a593Smuzhiyun #define RK3288_LVDS_CH0_REG3_PLL_FBDIV_MASK	0xff
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #define RK3288_LVDS_CH0_REG4			0x10
42*4882a593Smuzhiyun #define RK3288_LVDS_CH0_REG4_LANECK_TTL_MODE	BIT(5)
43*4882a593Smuzhiyun #define RK3288_LVDS_CH0_REG4_LANE4_TTL_MODE	BIT(4)
44*4882a593Smuzhiyun #define RK3288_LVDS_CH0_REG4_LANE3_TTL_MODE	BIT(3)
45*4882a593Smuzhiyun #define RK3288_LVDS_CH0_REG4_LANE2_TTL_MODE	BIT(2)
46*4882a593Smuzhiyun #define RK3288_LVDS_CH0_REG4_LANE1_TTL_MODE	BIT(1)
47*4882a593Smuzhiyun #define RK3288_LVDS_CH0_REG4_LANE0_TTL_MODE	BIT(0)
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun #define RK3288_LVDS_CH0_REG5			0x14
50*4882a593Smuzhiyun #define RK3288_LVDS_CH0_REG5_LANECK_TTL_DATA	BIT(5)
51*4882a593Smuzhiyun #define RK3288_LVDS_CH0_REG5_LANE4_TTL_DATA	BIT(4)
52*4882a593Smuzhiyun #define RK3288_LVDS_CH0_REG5_LANE3_TTL_DATA	BIT(3)
53*4882a593Smuzhiyun #define RK3288_LVDS_CH0_REG5_LANE2_TTL_DATA	BIT(2)
54*4882a593Smuzhiyun #define RK3288_LVDS_CH0_REG5_LANE1_TTL_DATA	BIT(1)
55*4882a593Smuzhiyun #define RK3288_LVDS_CH0_REG5_LANE0_TTL_DATA	BIT(0)
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun #define RK3288_LVDS_CFG_REGC			0x30
58*4882a593Smuzhiyun #define RK3288_LVDS_CFG_REGC_PLL_ENABLE		0x00
59*4882a593Smuzhiyun #define RK3288_LVDS_CFG_REGC_PLL_DISABLE	0xff
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun #define RK3288_LVDS_CH0_REGD			0x34
62*4882a593Smuzhiyun #define RK3288_LVDS_CH0_REGD_PLL_PREDIV_MASK	0x1f
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun #define RK3288_LVDS_CH0_REG20			0x80
65*4882a593Smuzhiyun #define RK3288_LVDS_CH0_REG20_MSB		0x45
66*4882a593Smuzhiyun #define RK3288_LVDS_CH0_REG20_LSB		0x44
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun #define RK3288_LVDS_CFG_REG21			0x84
69*4882a593Smuzhiyun #define RK3288_LVDS_CFG_REG21_TX_ENABLE		0x92
70*4882a593Smuzhiyun #define RK3288_LVDS_CFG_REG21_TX_DISABLE	0x00
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun /* fbdiv value is split over 2 registers, with bit8 in reg2 */
73*4882a593Smuzhiyun #define RK3288_LVDS_PLL_FBDIV_REG2(_fbd) \
74*4882a593Smuzhiyun 		(_fbd & BIT(8) ? RK3288_LVDS_CH0_REG2_PLL_FBDIV8 : 0)
75*4882a593Smuzhiyun #define RK3288_LVDS_PLL_FBDIV_REG3(_fbd) \
76*4882a593Smuzhiyun 		(_fbd & RK3288_LVDS_CH0_REG3_PLL_FBDIV_MASK)
77*4882a593Smuzhiyun #define RK3288_LVDS_PLL_PREDIV_REGD(_pd) \
78*4882a593Smuzhiyun 		(_pd & RK3288_LVDS_CH0_REGD_PLL_PREDIV_MASK)
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun #define RK3288_LVDS_SOC_CON6_SEL_VOP_LIT	BIT(3)
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun #define LVDS_FMT_MASK			(7 << 16)
83*4882a593Smuzhiyun #define LVDS_MSB			(1 << 3)
84*4882a593Smuzhiyun #define LVDS_DUAL			(1 << 4)
85*4882a593Smuzhiyun #define LVDS_FMT_1			(1 << 5)
86*4882a593Smuzhiyun #define LVDS_TTL_EN			(1 << 6)
87*4882a593Smuzhiyun #define LVDS_START_PHASE_RST_1		(1 << 7)
88*4882a593Smuzhiyun #define LVDS_DCLK_INV			(1 << 8)
89*4882a593Smuzhiyun #define LVDS_CH0_EN			(1 << 11)
90*4882a593Smuzhiyun #define LVDS_CH1_EN			(1 << 12)
91*4882a593Smuzhiyun #define LVDS_PWRDN			(1 << 15)
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun #define LVDS_24BIT		(0 << 1)
94*4882a593Smuzhiyun #define LVDS_18BIT		(1 << 1)
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun #endif
98