1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Copyright (C) 2018 Rockchip Electronics Co., Ltd 3*4882a593Smuzhiyun * Author: Zhihuan He <huan.he@rock-chips.com> 4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 5*4882a593Smuzhiyun */ 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun #ifndef _ASM_ARCH_GRF_RV1108_H 8*4882a593Smuzhiyun #define _ASM_ARCH_GRF_RV1108_H 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun #include <common.h> 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun struct rv1108_grf { 13*4882a593Smuzhiyun u32 reserved[4]; 14*4882a593Smuzhiyun u32 gpio1a_iomux; 15*4882a593Smuzhiyun u32 gpio1b_iomux; 16*4882a593Smuzhiyun u32 gpio1c_iomux; 17*4882a593Smuzhiyun u32 gpio1d_iomux; 18*4882a593Smuzhiyun u32 gpio2a_iomux; 19*4882a593Smuzhiyun u32 gpio2b_iomux; 20*4882a593Smuzhiyun u32 gpio2c_iomux; 21*4882a593Smuzhiyun u32 gpio2d_iomux; 22*4882a593Smuzhiyun u32 gpio3a_iomux; 23*4882a593Smuzhiyun u32 gpio3b_iomux; 24*4882a593Smuzhiyun u32 gpio3c_iomux; 25*4882a593Smuzhiyun u32 gpio3d_iomux; 26*4882a593Smuzhiyun u32 reserved1[52]; 27*4882a593Smuzhiyun u32 gpio1a_pull; 28*4882a593Smuzhiyun u32 gpio1b_pull; 29*4882a593Smuzhiyun u32 gpio1c_pull; 30*4882a593Smuzhiyun u32 gpio1d_pull; 31*4882a593Smuzhiyun u32 gpio2a_pull; 32*4882a593Smuzhiyun u32 gpio2b_pull; 33*4882a593Smuzhiyun u32 gpio2c_pull; 34*4882a593Smuzhiyun u32 gpio2d_pull; 35*4882a593Smuzhiyun u32 gpio3a_pull; 36*4882a593Smuzhiyun u32 gpio3b_pull; 37*4882a593Smuzhiyun u32 gpio3c_pull; 38*4882a593Smuzhiyun u32 gpio3d_pull; 39*4882a593Smuzhiyun u32 reserved2[52]; 40*4882a593Smuzhiyun u32 gpio1a_drv; 41*4882a593Smuzhiyun u32 gpio1b_drv; 42*4882a593Smuzhiyun u32 gpio1c_drv; 43*4882a593Smuzhiyun u32 gpio1d_drv; 44*4882a593Smuzhiyun u32 gpio2a_drv; 45*4882a593Smuzhiyun u32 gpio2b_drv; 46*4882a593Smuzhiyun u32 gpio2c_drv; 47*4882a593Smuzhiyun u32 gpio2d_drv; 48*4882a593Smuzhiyun u32 gpio3a_drv; 49*4882a593Smuzhiyun u32 gpio3b_drv; 50*4882a593Smuzhiyun u32 gpio3c_drv; 51*4882a593Smuzhiyun u32 gpio3d_drv; 52*4882a593Smuzhiyun u32 reserved3[50]; 53*4882a593Smuzhiyun u32 gpio1l_sr; 54*4882a593Smuzhiyun u32 gpio1h_sr; 55*4882a593Smuzhiyun u32 gpio2l_sr; 56*4882a593Smuzhiyun u32 gpio2h_sr; 57*4882a593Smuzhiyun u32 gpio3l_sr; 58*4882a593Smuzhiyun u32 gpio3h_sr; 59*4882a593Smuzhiyun u32 reserved4[26]; 60*4882a593Smuzhiyun u32 gpio1l_smt; 61*4882a593Smuzhiyun u32 gpio1h_smt; 62*4882a593Smuzhiyun u32 gpio2l_smt; 63*4882a593Smuzhiyun u32 gpio2h_smt; 64*4882a593Smuzhiyun u32 gpio3l_smt; 65*4882a593Smuzhiyun u32 gpio3h_smt; 66*4882a593Smuzhiyun u32 reserved5[24]; 67*4882a593Smuzhiyun u32 soc_con0; 68*4882a593Smuzhiyun u32 soc_con1; 69*4882a593Smuzhiyun u32 soc_con2; 70*4882a593Smuzhiyun u32 soc_con3; 71*4882a593Smuzhiyun u32 soc_con4; 72*4882a593Smuzhiyun u32 soc_con5; 73*4882a593Smuzhiyun u32 soc_con6; 74*4882a593Smuzhiyun u32 soc_con7; 75*4882a593Smuzhiyun u32 soc_con8; 76*4882a593Smuzhiyun u32 soc_con9; 77*4882a593Smuzhiyun u32 soc_con10; 78*4882a593Smuzhiyun u32 soc_con11; 79*4882a593Smuzhiyun u32 reserved6[20]; 80*4882a593Smuzhiyun u32 soc_status0; 81*4882a593Smuzhiyun u32 soc_status1; 82*4882a593Smuzhiyun u32 reserved7[30]; 83*4882a593Smuzhiyun u32 cpu_con0; 84*4882a593Smuzhiyun u32 cpu_con1; 85*4882a593Smuzhiyun u32 reserved8[30]; 86*4882a593Smuzhiyun u32 os_reg0; 87*4882a593Smuzhiyun u32 os_reg1; 88*4882a593Smuzhiyun u32 os_reg2; 89*4882a593Smuzhiyun u32 os_reg3; 90*4882a593Smuzhiyun u32 reserved9[29]; 91*4882a593Smuzhiyun u32 ddr_status; 92*4882a593Smuzhiyun u32 reserved10[30]; 93*4882a593Smuzhiyun u32 sig_det_con; 94*4882a593Smuzhiyun u32 reserved11[3]; 95*4882a593Smuzhiyun u32 sig_det_status; 96*4882a593Smuzhiyun u32 reserved12[3]; 97*4882a593Smuzhiyun u32 sig_det_clr; 98*4882a593Smuzhiyun u32 reserved13[23]; 99*4882a593Smuzhiyun u32 host_con0; 100*4882a593Smuzhiyun u32 host_con1; 101*4882a593Smuzhiyun u32 reserved14[2]; 102*4882a593Smuzhiyun u32 dma_con0; 103*4882a593Smuzhiyun u32 dma_con1; 104*4882a593Smuzhiyun u32 reserved15[59]; 105*4882a593Smuzhiyun u32 uoc_status; 106*4882a593Smuzhiyun u32 reserved16[2]; 107*4882a593Smuzhiyun u32 host_status; 108*4882a593Smuzhiyun u32 reserved17[59]; 109*4882a593Smuzhiyun u32 gmac_con0; 110*4882a593Smuzhiyun u32 reserved18[191]; 111*4882a593Smuzhiyun u32 chip_id; 112*4882a593Smuzhiyun }; 113*4882a593Smuzhiyun 114*4882a593Smuzhiyun check_member(rv1108_grf, chip_id, 0x0c00); 115*4882a593Smuzhiyun 116*4882a593Smuzhiyun struct rv1108_pmu_grf { 117*4882a593Smuzhiyun u32 gpioa_iomux; 118*4882a593Smuzhiyun u32 gpiob_iomux; 119*4882a593Smuzhiyun u32 gpioc_iomux; 120*4882a593Smuzhiyun u32 reserved1; 121*4882a593Smuzhiyun u32 gpioa_p; 122*4882a593Smuzhiyun u32 gpiob_p; 123*4882a593Smuzhiyun u32 gpioc_p; 124*4882a593Smuzhiyun u32 reserved2; 125*4882a593Smuzhiyun u32 gpioa_e; 126*4882a593Smuzhiyun u32 gpiob_e; 127*4882a593Smuzhiyun u32 gpioc_e; 128*4882a593Smuzhiyun u32 reserved3; 129*4882a593Smuzhiyun u32 gpioa_smt; 130*4882a593Smuzhiyun u32 gpiob_smt; 131*4882a593Smuzhiyun u32 gpioc_smt; 132*4882a593Smuzhiyun u32 reserved4; 133*4882a593Smuzhiyun u32 gpio0a_sr; 134*4882a593Smuzhiyun u32 gpio0b_sr; 135*4882a593Smuzhiyun u32 gpio0c_sr; 136*4882a593Smuzhiyun u32 reserved5[(0x100-0x4c)/4]; 137*4882a593Smuzhiyun u32 soc_con[4]; 138*4882a593Smuzhiyun u32 reserved6[(0x180-0x110)/4]; 139*4882a593Smuzhiyun u32 dll_con[2]; 140*4882a593Smuzhiyun u32 reserved7[2]; 141*4882a593Smuzhiyun u32 dll_status[2]; 142*4882a593Smuzhiyun u32 reserved8[(0x200-0x198)/4]; 143*4882a593Smuzhiyun u32 os_reg[4]; 144*4882a593Smuzhiyun u32 reserved9[(0x300-0x210)/4]; 145*4882a593Smuzhiyun u32 fast_boot_addr; 146*4882a593Smuzhiyun u32 reserved10[(0x380-0x304)/4]; 147*4882a593Smuzhiyun u32 a7_jtag_mask; 148*4882a593Smuzhiyun u32 reserved11[(0x388-0x384)/4]; 149*4882a593Smuzhiyun u32 ceva_jtag_mask; 150*4882a593Smuzhiyun }; 151*4882a593Smuzhiyun check_member(rv1108_pmu_grf, ceva_jtag_mask, 0x388); 152*4882a593Smuzhiyun 153*4882a593Smuzhiyun enum { 154*4882a593Smuzhiyun /* GRF_SOC_CON0 */ 155*4882a593Smuzhiyun MSCH_MAINDDR3_SHIFT = 4, 156*4882a593Smuzhiyun MSCH_MAINDDR3 = 1 << MSCH_MAINDDR3_SHIFT, 157*4882a593Smuzhiyun MSCH_MAINPARTIALPOP_SHIFT = 5, 158*4882a593Smuzhiyun MSCH_MAINPARTIALPOP = 1 << MSCH_MAINPARTIALPOP_SHIFT, 159*4882a593Smuzhiyun MSCH_MAINPARTIALPOP_MASK = 1 << MSCH_MAINPARTIALPOP_SHIFT, 160*4882a593Smuzhiyun }; 161*4882a593Smuzhiyun 162*4882a593Smuzhiyun enum { 163*4882a593Smuzhiyun /* PMU_GRF_SOC_CON0 */ 164*4882a593Smuzhiyun DDRPHY_BUFFEREN_CORE_SHIFT = 2, 165*4882a593Smuzhiyun DDRPHY_BUFFEREN_CORE_MASK = 1 << DDRPHY_BUFFEREN_CORE_SHIFT, 166*4882a593Smuzhiyun DDRPHY_BUFFEREN_CORE_EN = 1 << DDRPHY_BUFFEREN_CORE_SHIFT, 167*4882a593Smuzhiyun }; 168*4882a593Smuzhiyun #endif 169