1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * (C) Copyright 2016 Rockchip Electronics Co., Ltd 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 5*4882a593Smuzhiyun */ 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun #ifndef __SOC_ROCKCHIP_RK3399_GRF_H__ 8*4882a593Smuzhiyun #define __SOC_ROCKCHIP_RK3399_GRF_H__ 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun struct rk3399_grf_regs { 11*4882a593Smuzhiyun u32 reserved[0x800]; 12*4882a593Smuzhiyun u32 usb3_perf_con0; 13*4882a593Smuzhiyun u32 usb3_perf_con1; 14*4882a593Smuzhiyun u32 usb3_perf_con2; 15*4882a593Smuzhiyun u32 usb3_perf_rd_max_latency_num; 16*4882a593Smuzhiyun u32 usb3_perf_rd_latency_samp_num; 17*4882a593Smuzhiyun u32 usb3_perf_rd_latency_acc_num; 18*4882a593Smuzhiyun u32 usb3_perf_rd_axi_total_byte; 19*4882a593Smuzhiyun u32 usb3_perf_wr_axi_total_byte; 20*4882a593Smuzhiyun u32 usb3_perf_working_cnt; 21*4882a593Smuzhiyun u32 reserved1[0x103]; 22*4882a593Smuzhiyun u32 usb3otg0_con0; 23*4882a593Smuzhiyun u32 usb3otg0_con1; 24*4882a593Smuzhiyun u32 reserved2[2]; 25*4882a593Smuzhiyun u32 usb3otg1_con0; 26*4882a593Smuzhiyun u32 usb3otg1_con1; 27*4882a593Smuzhiyun u32 reserved3[2]; 28*4882a593Smuzhiyun u32 usb3otg0_status_lat0; 29*4882a593Smuzhiyun u32 usb3otg0_status_lat1; 30*4882a593Smuzhiyun u32 usb3otg0_status_cb; 31*4882a593Smuzhiyun u32 reserved4; 32*4882a593Smuzhiyun u32 usb3otg1_status_lat0; 33*4882a593Smuzhiyun u32 usb3otg1_status_lat1; 34*4882a593Smuzhiyun u32 usb3ogt1_status_cb; 35*4882a593Smuzhiyun u32 reserved5[0x6e5]; 36*4882a593Smuzhiyun u32 pcie_perf_con0; 37*4882a593Smuzhiyun u32 pcie_perf_con1; 38*4882a593Smuzhiyun u32 pcie_perf_con2; 39*4882a593Smuzhiyun u32 pcie_perf_rd_max_latency_num; 40*4882a593Smuzhiyun u32 pcie_perf_rd_latency_samp_num; 41*4882a593Smuzhiyun u32 pcie_perf_rd_laterncy_acc_num; 42*4882a593Smuzhiyun u32 pcie_perf_rd_axi_total_byte; 43*4882a593Smuzhiyun u32 pcie_perf_wr_axi_total_byte; 44*4882a593Smuzhiyun u32 pcie_perf_working_cnt; 45*4882a593Smuzhiyun u32 reserved6[0x37]; 46*4882a593Smuzhiyun u32 usb20_host0_con0; 47*4882a593Smuzhiyun u32 usb20_host0_con1; 48*4882a593Smuzhiyun u32 reserved7[2]; 49*4882a593Smuzhiyun u32 usb20_host1_con0; 50*4882a593Smuzhiyun u32 usb20_host1_con1; 51*4882a593Smuzhiyun u32 reserved8[2]; 52*4882a593Smuzhiyun u32 hsic_con0; 53*4882a593Smuzhiyun u32 hsic_con1; 54*4882a593Smuzhiyun u32 reserved9[6]; 55*4882a593Smuzhiyun u32 grf_usbhost0_status; 56*4882a593Smuzhiyun u32 grf_usbhost1_Status; 57*4882a593Smuzhiyun u32 grf_hsic_status; 58*4882a593Smuzhiyun u32 reserved10[0xc9]; 59*4882a593Smuzhiyun u32 hsicphy_con0; 60*4882a593Smuzhiyun u32 reserved11[3]; 61*4882a593Smuzhiyun u32 usbphy0_ctrl[26]; 62*4882a593Smuzhiyun u32 reserved12[6]; 63*4882a593Smuzhiyun u32 usbphy1[26]; 64*4882a593Smuzhiyun u32 reserved13[0x72f]; 65*4882a593Smuzhiyun u32 soc_con9; 66*4882a593Smuzhiyun u32 reserved14[0x0a]; 67*4882a593Smuzhiyun u32 soc_con20; 68*4882a593Smuzhiyun u32 soc_con21; 69*4882a593Smuzhiyun u32 soc_con22; 70*4882a593Smuzhiyun u32 soc_con23; 71*4882a593Smuzhiyun u32 soc_con24; 72*4882a593Smuzhiyun u32 soc_con25; 73*4882a593Smuzhiyun u32 soc_con26; 74*4882a593Smuzhiyun u32 reserved15[0xf65]; 75*4882a593Smuzhiyun u32 cpu_con[4]; 76*4882a593Smuzhiyun u32 reserved16[0x1c]; 77*4882a593Smuzhiyun u32 cpu_status[6]; 78*4882a593Smuzhiyun u32 reserved17[0x1a]; 79*4882a593Smuzhiyun u32 a53_perf_con[4]; 80*4882a593Smuzhiyun u32 a53_perf_rd_mon_st; 81*4882a593Smuzhiyun u32 a53_perf_rd_mon_end; 82*4882a593Smuzhiyun u32 a53_perf_wr_mon_st; 83*4882a593Smuzhiyun u32 a53_perf_wr_mon_end; 84*4882a593Smuzhiyun u32 a53_perf_rd_max_latency_num; 85*4882a593Smuzhiyun u32 a53_perf_rd_latency_samp_num; 86*4882a593Smuzhiyun u32 a53_perf_rd_laterncy_acc_num; 87*4882a593Smuzhiyun u32 a53_perf_rd_axi_total_byte; 88*4882a593Smuzhiyun u32 a53_perf_wr_axi_total_byte; 89*4882a593Smuzhiyun u32 a53_perf_working_cnt; 90*4882a593Smuzhiyun u32 a53_perf_int_status; 91*4882a593Smuzhiyun u32 reserved18[0x31]; 92*4882a593Smuzhiyun u32 a72_perf_con[4]; 93*4882a593Smuzhiyun u32 a72_perf_rd_mon_st; 94*4882a593Smuzhiyun u32 a72_perf_rd_mon_end; 95*4882a593Smuzhiyun u32 a72_perf_wr_mon_st; 96*4882a593Smuzhiyun u32 a72_perf_wr_mon_end; 97*4882a593Smuzhiyun u32 a72_perf_rd_max_latency_num; 98*4882a593Smuzhiyun u32 a72_perf_rd_latency_samp_num; 99*4882a593Smuzhiyun u32 a72_perf_rd_laterncy_acc_num; 100*4882a593Smuzhiyun u32 a72_perf_rd_axi_total_byte; 101*4882a593Smuzhiyun u32 a72_perf_wr_axi_total_byte; 102*4882a593Smuzhiyun u32 a72_perf_working_cnt; 103*4882a593Smuzhiyun u32 a72_perf_int_status; 104*4882a593Smuzhiyun u32 reserved19[0x7f6]; 105*4882a593Smuzhiyun u32 soc_con5; 106*4882a593Smuzhiyun u32 soc_con6; 107*4882a593Smuzhiyun u32 reserved20[0x779]; 108*4882a593Smuzhiyun u32 gpio2a_iomux; 109*4882a593Smuzhiyun union { 110*4882a593Smuzhiyun u32 iomux_spi2; 111*4882a593Smuzhiyun u32 gpio2b_iomux; 112*4882a593Smuzhiyun }; 113*4882a593Smuzhiyun union { 114*4882a593Smuzhiyun u32 gpio2c_iomux; 115*4882a593Smuzhiyun u32 iomux_spi5; 116*4882a593Smuzhiyun }; 117*4882a593Smuzhiyun u32 gpio2d_iomux; 118*4882a593Smuzhiyun union { 119*4882a593Smuzhiyun u32 gpio3a_iomux; 120*4882a593Smuzhiyun u32 iomux_spi0; 121*4882a593Smuzhiyun }; 122*4882a593Smuzhiyun u32 gpio3b_iomux; 123*4882a593Smuzhiyun u32 gpio3c_iomux; 124*4882a593Smuzhiyun union { 125*4882a593Smuzhiyun u32 iomux_i2s0; 126*4882a593Smuzhiyun u32 gpio3d_iomux; 127*4882a593Smuzhiyun }; 128*4882a593Smuzhiyun union { 129*4882a593Smuzhiyun u32 iomux_i2sclk; 130*4882a593Smuzhiyun u32 gpio4a_iomux; 131*4882a593Smuzhiyun }; 132*4882a593Smuzhiyun union { 133*4882a593Smuzhiyun u32 iomux_sdmmc; 134*4882a593Smuzhiyun u32 iomux_uart2a; 135*4882a593Smuzhiyun u32 gpio4b_iomux; 136*4882a593Smuzhiyun }; 137*4882a593Smuzhiyun union { 138*4882a593Smuzhiyun u32 iomux_pwm_0; 139*4882a593Smuzhiyun u32 iomux_pwm_1; 140*4882a593Smuzhiyun u32 iomux_uart2b; 141*4882a593Smuzhiyun u32 iomux_uart2c; 142*4882a593Smuzhiyun u32 iomux_edp_hotplug; 143*4882a593Smuzhiyun u32 gpio4c_iomux; 144*4882a593Smuzhiyun }; 145*4882a593Smuzhiyun u32 gpio4d_iomux; 146*4882a593Smuzhiyun u32 reserved21[4]; 147*4882a593Smuzhiyun u32 gpio2_p[4]; 148*4882a593Smuzhiyun u32 gpio3_p[4]; 149*4882a593Smuzhiyun u32 gpio4_p[4]; 150*4882a593Smuzhiyun u32 reserved22[4]; 151*4882a593Smuzhiyun u32 gpio2_sr[3][4]; 152*4882a593Smuzhiyun u32 reserved23[4]; 153*4882a593Smuzhiyun u32 gpio2_smt[3][4]; 154*4882a593Smuzhiyun u32 reserved24[(0xe100 - 0xe0ec)/4 - 1]; 155*4882a593Smuzhiyun u32 gpio2_e[4]; 156*4882a593Smuzhiyun u32 gpio3_e[7]; 157*4882a593Smuzhiyun u32 gpio4_e[5]; 158*4882a593Smuzhiyun u32 reserved24a[(0xe200 - 0xe13c)/4 - 1]; 159*4882a593Smuzhiyun u32 soc_con0; 160*4882a593Smuzhiyun u32 soc_con1; 161*4882a593Smuzhiyun u32 soc_con2; 162*4882a593Smuzhiyun u32 soc_con3; 163*4882a593Smuzhiyun u32 soc_con4; 164*4882a593Smuzhiyun u32 soc_con5_pcie; 165*4882a593Smuzhiyun u32 reserved25; 166*4882a593Smuzhiyun u32 soc_con7; 167*4882a593Smuzhiyun u32 soc_con8; 168*4882a593Smuzhiyun u32 soc_con9_pcie; 169*4882a593Smuzhiyun u32 reserved26[0x1e]; 170*4882a593Smuzhiyun u32 soc_status[6]; 171*4882a593Smuzhiyun u32 reserved27[0x32]; 172*4882a593Smuzhiyun u32 ddrc0_con0; 173*4882a593Smuzhiyun u32 ddrc0_con1; 174*4882a593Smuzhiyun u32 ddrc1_con0; 175*4882a593Smuzhiyun u32 ddrc1_con1; 176*4882a593Smuzhiyun u32 reserved28[0xac]; 177*4882a593Smuzhiyun u32 io_vsel; 178*4882a593Smuzhiyun u32 saradc_testbit; 179*4882a593Smuzhiyun u32 tsadc_testbit_l; 180*4882a593Smuzhiyun u32 tsadc_testbit_h; 181*4882a593Smuzhiyun u32 reserved29[0x6c]; 182*4882a593Smuzhiyun u32 chip_id_addr; 183*4882a593Smuzhiyun u32 reserved30[0x1f]; 184*4882a593Smuzhiyun u32 fast_boot_addr; 185*4882a593Smuzhiyun u32 reserved31[0x1df]; 186*4882a593Smuzhiyun u32 emmccore_con[12]; 187*4882a593Smuzhiyun u32 reserved32[4]; 188*4882a593Smuzhiyun u32 emmccore_status[4]; 189*4882a593Smuzhiyun u32 reserved33[0x1cc]; 190*4882a593Smuzhiyun u32 emmcphy_con[7]; 191*4882a593Smuzhiyun u32 reserved34; 192*4882a593Smuzhiyun u32 emmcphy_status; 193*4882a593Smuzhiyun }; 194*4882a593Smuzhiyun check_member(rk3399_grf_regs, emmcphy_status, 0xf7a0); 195*4882a593Smuzhiyun 196*4882a593Smuzhiyun struct rk3399_pmugrf_regs { 197*4882a593Smuzhiyun union { 198*4882a593Smuzhiyun u32 iomux_pwm_3a; 199*4882a593Smuzhiyun u32 gpio0a_iomux; 200*4882a593Smuzhiyun }; 201*4882a593Smuzhiyun u32 gpio0b_iomux; 202*4882a593Smuzhiyun u32 reserved0[2]; 203*4882a593Smuzhiyun union { 204*4882a593Smuzhiyun u32 spi1_rxd; 205*4882a593Smuzhiyun u32 tsadc_int; 206*4882a593Smuzhiyun u32 gpio1a_iomux; 207*4882a593Smuzhiyun }; 208*4882a593Smuzhiyun union { 209*4882a593Smuzhiyun u32 spi1_csclktx; 210*4882a593Smuzhiyun u32 iomux_pwm_3b; 211*4882a593Smuzhiyun u32 iomux_i2c0_sda; 212*4882a593Smuzhiyun u32 gpio1b_iomux; 213*4882a593Smuzhiyun }; 214*4882a593Smuzhiyun union { 215*4882a593Smuzhiyun u32 iomux_pwm_2; 216*4882a593Smuzhiyun u32 iomux_i2c0_scl; 217*4882a593Smuzhiyun u32 gpio1c_iomux; 218*4882a593Smuzhiyun }; 219*4882a593Smuzhiyun u32 gpio1d_iomux; 220*4882a593Smuzhiyun u32 reserved1[8]; 221*4882a593Smuzhiyun u32 gpio0_p[2]; 222*4882a593Smuzhiyun u32 reserved2[2]; 223*4882a593Smuzhiyun u32 gpio1_p[4]; 224*4882a593Smuzhiyun u32 reserved3[8]; 225*4882a593Smuzhiyun u32 gpio0a_e; 226*4882a593Smuzhiyun u32 reserved4; 227*4882a593Smuzhiyun u32 gpio0b_e; 228*4882a593Smuzhiyun u32 reserved5[5]; 229*4882a593Smuzhiyun u32 gpio1a_e; 230*4882a593Smuzhiyun u32 reserved6; 231*4882a593Smuzhiyun u32 gpio1b_e; 232*4882a593Smuzhiyun u32 reserved7; 233*4882a593Smuzhiyun u32 gpio1c_e; 234*4882a593Smuzhiyun u32 reserved8; 235*4882a593Smuzhiyun u32 gpio1d_e; 236*4882a593Smuzhiyun u32 reserved9[0x11]; 237*4882a593Smuzhiyun u32 gpio0l_sr; 238*4882a593Smuzhiyun u32 reserved10; 239*4882a593Smuzhiyun u32 gpio1l_sr; 240*4882a593Smuzhiyun u32 gpio1h_sr; 241*4882a593Smuzhiyun u32 reserved11[4]; 242*4882a593Smuzhiyun u32 gpio0a_smt; 243*4882a593Smuzhiyun u32 gpio0b_smt; 244*4882a593Smuzhiyun u32 reserved12[2]; 245*4882a593Smuzhiyun u32 gpio1a_smt; 246*4882a593Smuzhiyun u32 gpio1b_smt; 247*4882a593Smuzhiyun u32 gpio1c_smt; 248*4882a593Smuzhiyun u32 gpio1d_smt; 249*4882a593Smuzhiyun u32 reserved13[8]; 250*4882a593Smuzhiyun u32 gpio0l_he; 251*4882a593Smuzhiyun u32 reserved14; 252*4882a593Smuzhiyun u32 gpio1l_he; 253*4882a593Smuzhiyun u32 gpio1h_he; 254*4882a593Smuzhiyun u32 reserved15[4]; 255*4882a593Smuzhiyun u32 soc_con0; 256*4882a593Smuzhiyun u32 reserved16[9]; 257*4882a593Smuzhiyun u32 soc_con10; 258*4882a593Smuzhiyun u32 soc_con11; 259*4882a593Smuzhiyun u32 reserved17[0x24]; 260*4882a593Smuzhiyun u32 pmupvtm_con0; 261*4882a593Smuzhiyun u32 pmupvtm_con1; 262*4882a593Smuzhiyun u32 pmupvtm_status0; 263*4882a593Smuzhiyun u32 pmupvtm_status1; 264*4882a593Smuzhiyun u32 grf_osc_e; 265*4882a593Smuzhiyun u32 reserved18[0x2b]; 266*4882a593Smuzhiyun u32 os_reg0; 267*4882a593Smuzhiyun u32 os_reg1; 268*4882a593Smuzhiyun u32 os_reg2; 269*4882a593Smuzhiyun u32 os_reg3; 270*4882a593Smuzhiyun }; 271*4882a593Smuzhiyun check_member(rk3399_pmugrf_regs, os_reg3, 0x30c); 272*4882a593Smuzhiyun 273*4882a593Smuzhiyun struct rk3399_pmusgrf_regs { 274*4882a593Smuzhiyun u32 ddr_rgn_con[35]; 275*4882a593Smuzhiyun u32 reserved[0x1fe5]; 276*4882a593Smuzhiyun u32 soc_con8; 277*4882a593Smuzhiyun u32 soc_con9; 278*4882a593Smuzhiyun u32 soc_con10; 279*4882a593Smuzhiyun u32 soc_con11; 280*4882a593Smuzhiyun u32 soc_con12; 281*4882a593Smuzhiyun u32 soc_con13; 282*4882a593Smuzhiyun u32 soc_con14; 283*4882a593Smuzhiyun u32 soc_con15; 284*4882a593Smuzhiyun u32 reserved1[3]; 285*4882a593Smuzhiyun u32 soc_con19; 286*4882a593Smuzhiyun u32 soc_con20; 287*4882a593Smuzhiyun u32 soc_con21; 288*4882a593Smuzhiyun u32 soc_con22; 289*4882a593Smuzhiyun u32 reserved2[0x29]; 290*4882a593Smuzhiyun u32 perilp_con[9]; 291*4882a593Smuzhiyun u32 reserved4[7]; 292*4882a593Smuzhiyun u32 perilp_status; 293*4882a593Smuzhiyun u32 reserved5[0xfaf]; 294*4882a593Smuzhiyun u32 soc_con0; 295*4882a593Smuzhiyun u32 soc_con1; 296*4882a593Smuzhiyun u32 reserved6[0x3e]; 297*4882a593Smuzhiyun u32 pmu_con[9]; 298*4882a593Smuzhiyun u32 reserved7[0x17]; 299*4882a593Smuzhiyun u32 fast_boot_addr; 300*4882a593Smuzhiyun u32 reserved8[0x1f]; 301*4882a593Smuzhiyun u32 efuse_prg_mask; 302*4882a593Smuzhiyun u32 efuse_read_mask; 303*4882a593Smuzhiyun u32 reserved9[0x0e]; 304*4882a593Smuzhiyun u32 pmu_slv_con0; 305*4882a593Smuzhiyun u32 pmu_slv_con1; 306*4882a593Smuzhiyun u32 reserved10[0x771]; 307*4882a593Smuzhiyun u32 soc_con3; 308*4882a593Smuzhiyun u32 soc_con4; 309*4882a593Smuzhiyun u32 soc_con5; 310*4882a593Smuzhiyun u32 soc_con6; 311*4882a593Smuzhiyun u32 soc_con7; 312*4882a593Smuzhiyun u32 reserved11[8]; 313*4882a593Smuzhiyun u32 soc_con16; 314*4882a593Smuzhiyun u32 soc_con17; 315*4882a593Smuzhiyun u32 soc_con18; 316*4882a593Smuzhiyun u32 reserved12[0xdd]; 317*4882a593Smuzhiyun u32 slv_secure_con0; 318*4882a593Smuzhiyun u32 slv_secure_con1; 319*4882a593Smuzhiyun u32 reserved13; 320*4882a593Smuzhiyun u32 slv_secure_con2; 321*4882a593Smuzhiyun u32 slv_secure_con3; 322*4882a593Smuzhiyun u32 slv_secure_con4; 323*4882a593Smuzhiyun }; 324*4882a593Smuzhiyun check_member(rk3399_pmusgrf_regs, slv_secure_con4, 0xe3d4); 325*4882a593Smuzhiyun 326*4882a593Smuzhiyun enum { 327*4882a593Smuzhiyun /* GRF_GPIO2B_IOMUX */ 328*4882a593Smuzhiyun GRF_GPIO2B1_SEL_SHIFT = 0, 329*4882a593Smuzhiyun GRF_GPIO2B1_SEL_MASK = 3 << GRF_GPIO2B1_SEL_SHIFT, 330*4882a593Smuzhiyun GRF_SPI2TPM_RXD = 1, 331*4882a593Smuzhiyun GRF_GPIO2B2_SEL_SHIFT = 2, 332*4882a593Smuzhiyun GRF_GPIO2B2_SEL_MASK = 3 << GRF_GPIO2B2_SEL_SHIFT, 333*4882a593Smuzhiyun GRF_SPI2TPM_TXD = 1, 334*4882a593Smuzhiyun GRF_GPIO2B3_SEL_SHIFT = 6, 335*4882a593Smuzhiyun GRF_GPIO2B3_SEL_MASK = 3 << GRF_GPIO2B3_SEL_SHIFT, 336*4882a593Smuzhiyun GRF_SPI2TPM_CLK = 1, 337*4882a593Smuzhiyun GRF_GPIO2B4_SEL_SHIFT = 8, 338*4882a593Smuzhiyun GRF_GPIO2B4_SEL_MASK = 3 << GRF_GPIO2B4_SEL_SHIFT, 339*4882a593Smuzhiyun GRF_SPI2TPM_CSN0 = 1, 340*4882a593Smuzhiyun 341*4882a593Smuzhiyun /* GRF_GPIO2C_IOMUX */ 342*4882a593Smuzhiyun GRF_GPIO2C0_SEL_SHIFT = 0, 343*4882a593Smuzhiyun GRF_GPIO2C0_SEL_MASK = 3 << GRF_GPIO2C0_SEL_SHIFT, 344*4882a593Smuzhiyun GRF_UART0BT_SIN = 1, 345*4882a593Smuzhiyun GRF_GPIO2C1_SEL_SHIFT = 2, 346*4882a593Smuzhiyun GRF_GPIO2C1_SEL_MASK = 3 << GRF_GPIO2C1_SEL_SHIFT, 347*4882a593Smuzhiyun GRF_UART0BT_SOUT = 1, 348*4882a593Smuzhiyun GRF_GPIO2C4_SEL_SHIFT = 8, 349*4882a593Smuzhiyun GRF_GPIO2C4_SEL_MASK = 3 << GRF_GPIO2C4_SEL_SHIFT, 350*4882a593Smuzhiyun GRF_SPI5EXPPLUS_RXD = 2, 351*4882a593Smuzhiyun GRF_GPIO2C5_SEL_SHIFT = 10, 352*4882a593Smuzhiyun GRF_GPIO2C5_SEL_MASK = 3 << GRF_GPIO2C5_SEL_SHIFT, 353*4882a593Smuzhiyun GRF_SPI5EXPPLUS_TXD = 2, 354*4882a593Smuzhiyun GRF_GPIO2C6_SEL_SHIFT = 12, 355*4882a593Smuzhiyun GRF_GPIO2C6_SEL_MASK = 3 << GRF_GPIO2C6_SEL_SHIFT, 356*4882a593Smuzhiyun GRF_SPI5EXPPLUS_CLK = 2, 357*4882a593Smuzhiyun GRF_GPIO2C7_SEL_SHIFT = 14, 358*4882a593Smuzhiyun GRF_GPIO2C7_SEL_MASK = 3 << GRF_GPIO2C7_SEL_SHIFT, 359*4882a593Smuzhiyun GRF_SPI5EXPPLUS_CSN0 = 2, 360*4882a593Smuzhiyun 361*4882a593Smuzhiyun /* GRF_GPIO3A_IOMUX */ 362*4882a593Smuzhiyun GRF_GPIO3A0_SEL_SHIFT = 0, 363*4882a593Smuzhiyun GRF_GPIO3A0_SEL_MASK = 3 << GRF_GPIO3A0_SEL_SHIFT, 364*4882a593Smuzhiyun GRF_MAC_TXD2 = 1, 365*4882a593Smuzhiyun GRF_GPIO3A1_SEL_SHIFT = 2, 366*4882a593Smuzhiyun GRF_GPIO3A1_SEL_MASK = 3 << GRF_GPIO3A1_SEL_SHIFT, 367*4882a593Smuzhiyun GRF_MAC_TXD3 = 1, 368*4882a593Smuzhiyun GRF_GPIO3A2_SEL_SHIFT = 4, 369*4882a593Smuzhiyun GRF_GPIO3A2_SEL_MASK = 3 << GRF_GPIO3A2_SEL_SHIFT, 370*4882a593Smuzhiyun GRF_MAC_RXD2 = 1, 371*4882a593Smuzhiyun GRF_GPIO3A3_SEL_SHIFT = 6, 372*4882a593Smuzhiyun GRF_GPIO3A3_SEL_MASK = 3 << GRF_GPIO3A3_SEL_SHIFT, 373*4882a593Smuzhiyun GRF_MAC_RXD3 = 1, 374*4882a593Smuzhiyun GRF_GPIO3A4_SEL_SHIFT = 8, 375*4882a593Smuzhiyun GRF_GPIO3A4_SEL_MASK = 3 << GRF_GPIO3A4_SEL_SHIFT, 376*4882a593Smuzhiyun GRF_MAC_TXD0 = 1, 377*4882a593Smuzhiyun GRF_SPI0NORCODEC_RXD = 2, 378*4882a593Smuzhiyun GRF_GPIO3A5_SEL_SHIFT = 10, 379*4882a593Smuzhiyun GRF_GPIO3A5_SEL_MASK = 3 << GRF_GPIO3A5_SEL_SHIFT, 380*4882a593Smuzhiyun GRF_MAC_TXD1 = 1, 381*4882a593Smuzhiyun GRF_SPI0NORCODEC_TXD = 2, 382*4882a593Smuzhiyun GRF_GPIO3A6_SEL_SHIFT = 12, 383*4882a593Smuzhiyun GRF_GPIO3A6_SEL_MASK = 3 << GRF_GPIO3A6_SEL_SHIFT, 384*4882a593Smuzhiyun GRF_MAC_RXD0 = 1, 385*4882a593Smuzhiyun GRF_SPI0NORCODEC_CLK = 2, 386*4882a593Smuzhiyun GRF_GPIO3A7_SEL_SHIFT = 14, 387*4882a593Smuzhiyun GRF_GPIO3A7_SEL_MASK = 3 << GRF_GPIO3A7_SEL_SHIFT, 388*4882a593Smuzhiyun GRF_MAC_RXD1 = 1, 389*4882a593Smuzhiyun GRF_SPI0NORCODEC_CSN0 = 2, 390*4882a593Smuzhiyun 391*4882a593Smuzhiyun /* GRF_GPIO3B_IOMUX */ 392*4882a593Smuzhiyun GRF_GPIO3B0_SEL_SHIFT = 0, 393*4882a593Smuzhiyun GRF_GPIO3B0_SEL_MASK = 3 << GRF_GPIO3B0_SEL_SHIFT, 394*4882a593Smuzhiyun GRF_MAC_MDC = 1, 395*4882a593Smuzhiyun GRF_SPI0NORCODEC_CSN1 = 2, 396*4882a593Smuzhiyun GRF_GPIO3B1_SEL_SHIFT = 2, 397*4882a593Smuzhiyun GRF_GPIO3B1_SEL_MASK = 3 << GRF_GPIO3B1_SEL_SHIFT, 398*4882a593Smuzhiyun GRF_MAC_RXDV = 1, 399*4882a593Smuzhiyun GRF_GPIO3B3_SEL_SHIFT = 6, 400*4882a593Smuzhiyun GRF_GPIO3B3_SEL_MASK = 3 << GRF_GPIO3B3_SEL_SHIFT, 401*4882a593Smuzhiyun GRF_MAC_CLK = 1, 402*4882a593Smuzhiyun GRF_GPIO3B4_SEL_SHIFT = 8, 403*4882a593Smuzhiyun GRF_GPIO3B4_SEL_MASK = 3 << GRF_GPIO3B4_SEL_SHIFT, 404*4882a593Smuzhiyun GRF_MAC_TXEN = 1, 405*4882a593Smuzhiyun GRF_GPIO3B5_SEL_SHIFT = 10, 406*4882a593Smuzhiyun GRF_GPIO3B5_SEL_MASK = 3 << GRF_GPIO3B5_SEL_SHIFT, 407*4882a593Smuzhiyun GRF_MAC_MDIO = 1, 408*4882a593Smuzhiyun GRF_GPIO3B6_SEL_SHIFT = 12, 409*4882a593Smuzhiyun GRF_GPIO3B6_SEL_MASK = 3 << GRF_GPIO3B6_SEL_SHIFT, 410*4882a593Smuzhiyun GRF_MAC_RXCLK = 1, 411*4882a593Smuzhiyun 412*4882a593Smuzhiyun /* GRF_GPIO3C_IOMUX */ 413*4882a593Smuzhiyun GRF_GPIO3C1_SEL_SHIFT = 2, 414*4882a593Smuzhiyun GRF_GPIO3C1_SEL_MASK = 3 << GRF_GPIO3C1_SEL_SHIFT, 415*4882a593Smuzhiyun GRF_MAC_TXCLK = 1, 416*4882a593Smuzhiyun 417*4882a593Smuzhiyun /* GRF_GPIO4B_IOMUX */ 418*4882a593Smuzhiyun GRF_GPIO4B0_SEL_SHIFT = 0, 419*4882a593Smuzhiyun GRF_GPIO4B0_SEL_MASK = 3 << GRF_GPIO4B0_SEL_SHIFT, 420*4882a593Smuzhiyun GRF_SDMMC_DATA0 = 1, 421*4882a593Smuzhiyun GRF_UART2DBGA_SIN = 2, 422*4882a593Smuzhiyun GRF_GPIO4B1_SEL_SHIFT = 2, 423*4882a593Smuzhiyun GRF_GPIO4B1_SEL_MASK = 3 << GRF_GPIO4B1_SEL_SHIFT, 424*4882a593Smuzhiyun GRF_SDMMC_DATA1 = 1, 425*4882a593Smuzhiyun GRF_UART2DBGA_SOUT = 2, 426*4882a593Smuzhiyun GRF_GPIO4B2_SEL_SHIFT = 4, 427*4882a593Smuzhiyun GRF_GPIO4B2_SEL_MASK = 3 << GRF_GPIO4B2_SEL_SHIFT, 428*4882a593Smuzhiyun GRF_SDMMC_DATA2 = 1, 429*4882a593Smuzhiyun GRF_GPIO4B3_SEL_SHIFT = 6, 430*4882a593Smuzhiyun GRF_GPIO4B3_SEL_MASK = 3 << GRF_GPIO4B3_SEL_SHIFT, 431*4882a593Smuzhiyun GRF_SDMMC_DATA3 = 1, 432*4882a593Smuzhiyun GRF_GPIO4B4_SEL_SHIFT = 8, 433*4882a593Smuzhiyun GRF_GPIO4B4_SEL_MASK = 3 << GRF_GPIO4B4_SEL_SHIFT, 434*4882a593Smuzhiyun GRF_SDMMC_CLKOUT = 1, 435*4882a593Smuzhiyun GRF_GPIO4B5_SEL_SHIFT = 10, 436*4882a593Smuzhiyun GRF_GPIO4B5_SEL_MASK = 3 << GRF_GPIO4B5_SEL_SHIFT, 437*4882a593Smuzhiyun GRF_SDMMC_CMD = 1, 438*4882a593Smuzhiyun 439*4882a593Smuzhiyun /* GRF_GPIO4C_IOMUX */ 440*4882a593Smuzhiyun GRF_GPIO4C0_SEL_SHIFT = 0, 441*4882a593Smuzhiyun GRF_GPIO4C0_SEL_MASK = 3 << GRF_GPIO4C0_SEL_SHIFT, 442*4882a593Smuzhiyun GRF_UART2DGBB_SIN = 2, 443*4882a593Smuzhiyun GRF_HDMII2C_SCL = 3, 444*4882a593Smuzhiyun GRF_GPIO4C1_SEL_SHIFT = 2, 445*4882a593Smuzhiyun GRF_GPIO4C1_SEL_MASK = 3 << GRF_GPIO4C1_SEL_SHIFT, 446*4882a593Smuzhiyun GRF_UART2DGBB_SOUT = 2, 447*4882a593Smuzhiyun GRF_HDMII2C_SDA = 3, 448*4882a593Smuzhiyun GRF_GPIO4C2_SEL_SHIFT = 4, 449*4882a593Smuzhiyun GRF_GPIO4C2_SEL_MASK = 3 << GRF_GPIO4C2_SEL_SHIFT, 450*4882a593Smuzhiyun GRF_PWM_0 = 1, 451*4882a593Smuzhiyun GRF_GPIO4C3_SEL_SHIFT = 6, 452*4882a593Smuzhiyun GRF_GPIO4C3_SEL_MASK = 3 << GRF_GPIO4C3_SEL_SHIFT, 453*4882a593Smuzhiyun GRF_UART2DGBC_SIN = 1, 454*4882a593Smuzhiyun GRF_GPIO4C4_SEL_SHIFT = 8, 455*4882a593Smuzhiyun GRF_GPIO4C4_SEL_MASK = 3 << GRF_GPIO4C4_SEL_SHIFT, 456*4882a593Smuzhiyun GRF_UART2DBGC_SOUT = 1, 457*4882a593Smuzhiyun GRF_GPIO4C6_SEL_SHIFT = 12, 458*4882a593Smuzhiyun GRF_GPIO4C6_SEL_MASK = 3 << GRF_GPIO4C6_SEL_SHIFT, 459*4882a593Smuzhiyun GRF_PWM_1 = 1, 460*4882a593Smuzhiyun 461*4882a593Smuzhiyun /* GRF_GPIO3A_E01 */ 462*4882a593Smuzhiyun GRF_GPIO3A0_E_SHIFT = 0, 463*4882a593Smuzhiyun GRF_GPIO3A0_E_MASK = 7 << GRF_GPIO3A0_E_SHIFT, 464*4882a593Smuzhiyun GRF_GPIO3A1_E_SHIFT = 3, 465*4882a593Smuzhiyun GRF_GPIO3A1_E_MASK = 7 << GRF_GPIO3A1_E_SHIFT, 466*4882a593Smuzhiyun GRF_GPIO3A2_E_SHIFT = 6, 467*4882a593Smuzhiyun GRF_GPIO3A2_E_MASK = 7 << GRF_GPIO3A2_E_SHIFT, 468*4882a593Smuzhiyun GRF_GPIO3A3_E_SHIFT = 9, 469*4882a593Smuzhiyun GRF_GPIO3A3_E_MASK = 7 << GRF_GPIO3A3_E_SHIFT, 470*4882a593Smuzhiyun GRF_GPIO3A4_E_SHIFT = 12, 471*4882a593Smuzhiyun GRF_GPIO3A4_E_MASK = 7 << GRF_GPIO3A4_E_SHIFT, 472*4882a593Smuzhiyun GRF_GPIO3A5_E0_SHIFT = 15, 473*4882a593Smuzhiyun GRF_GPIO3A5_E0_MASK = 1 << GRF_GPIO3A5_E0_SHIFT, 474*4882a593Smuzhiyun 475*4882a593Smuzhiyun /* GRF_GPIO3A_E2 */ 476*4882a593Smuzhiyun GRF_GPIO3A5_E12_SHIFT = 0, 477*4882a593Smuzhiyun GRF_GPIO3A5_E12_MASK = 3 << GRF_GPIO3A5_E12_SHIFT, 478*4882a593Smuzhiyun GRF_GPIO3A6_E_SHIFT = 2, 479*4882a593Smuzhiyun GRF_GPIO3A6_E_MASK = 7 << GRF_GPIO3A6_E_SHIFT, 480*4882a593Smuzhiyun GRF_GPIO3A7_E_SHIFT = 5, 481*4882a593Smuzhiyun GRF_GPIO3A7_E_MASK = 7 << GRF_GPIO3A7_E_SHIFT, 482*4882a593Smuzhiyun 483*4882a593Smuzhiyun /* GRF_GPIO3B_E01 */ 484*4882a593Smuzhiyun GRF_GPIO3B0_E_SHIFT = 0, 485*4882a593Smuzhiyun GRF_GPIO3B0_E_MASK = 7 << GRF_GPIO3B0_E_SHIFT, 486*4882a593Smuzhiyun GRF_GPIO3B1_E_SHIFT = 3, 487*4882a593Smuzhiyun GRF_GPIO3B1_E_MASK = 7 << GRF_GPIO3B1_E_SHIFT, 488*4882a593Smuzhiyun GRF_GPIO3B2_E_SHIFT = 6, 489*4882a593Smuzhiyun GRF_GPIO3B2_E_MASK = 7 << GRF_GPIO3B2_E_SHIFT, 490*4882a593Smuzhiyun GRF_GPIO3B3_E_SHIFT = 9, 491*4882a593Smuzhiyun GRF_GPIO3B3_E_MASK = 7 << GRF_GPIO3B3_E_SHIFT, 492*4882a593Smuzhiyun GRF_GPIO3B4_E_SHIFT = 12, 493*4882a593Smuzhiyun GRF_GPIO3B4_E_MASK = 7 << GRF_GPIO3B4_E_SHIFT, 494*4882a593Smuzhiyun GRF_GPIO3B5_E0_SHIFT = 15, 495*4882a593Smuzhiyun GRF_GPIO3B5_E0_MASK = 1 << GRF_GPIO3B5_E0_SHIFT, 496*4882a593Smuzhiyun 497*4882a593Smuzhiyun /* GRF_GPIO3A_E2 */ 498*4882a593Smuzhiyun GRF_GPIO3B5_E12_SHIFT = 0, 499*4882a593Smuzhiyun GRF_GPIO3B5_E12_MASK = 3 << GRF_GPIO3B5_E12_SHIFT, 500*4882a593Smuzhiyun GRF_GPIO3B6_E_SHIFT = 2, 501*4882a593Smuzhiyun GRF_GPIO3B6_E_MASK = 7 << GRF_GPIO3B6_E_SHIFT, 502*4882a593Smuzhiyun GRF_GPIO3B7_E_SHIFT = 5, 503*4882a593Smuzhiyun GRF_GPIO3B7_E_MASK = 7 << GRF_GPIO3B7_E_SHIFT, 504*4882a593Smuzhiyun 505*4882a593Smuzhiyun /* GRF_GPIO3C_E01 */ 506*4882a593Smuzhiyun GRF_GPIO3C0_E_SHIFT = 0, 507*4882a593Smuzhiyun GRF_GPIO3C0_E_MASK = 7 << GRF_GPIO3C0_E_SHIFT, 508*4882a593Smuzhiyun GRF_GPIO3C1_E_SHIFT = 3, 509*4882a593Smuzhiyun GRF_GPIO3C1_E_MASK = 7 << GRF_GPIO3C1_E_SHIFT, 510*4882a593Smuzhiyun GRF_GPIO3C2_E_SHIFT = 6, 511*4882a593Smuzhiyun GRF_GPIO3C2_E_MASK = 7 << GRF_GPIO3C2_E_SHIFT, 512*4882a593Smuzhiyun GRF_GPIO3C3_E_SHIFT = 9, 513*4882a593Smuzhiyun GRF_GPIO3C3_E_MASK = 7 << GRF_GPIO3C3_E_SHIFT, 514*4882a593Smuzhiyun GRF_GPIO3C4_E_SHIFT = 12, 515*4882a593Smuzhiyun GRF_GPIO3C4_E_MASK = 7 << GRF_GPIO3C4_E_SHIFT, 516*4882a593Smuzhiyun GRF_GPIO3C5_E0_SHIFT = 15, 517*4882a593Smuzhiyun GRF_GPIO3C5_E0_MASK = 1 << GRF_GPIO3C5_E0_SHIFT, 518*4882a593Smuzhiyun 519*4882a593Smuzhiyun /* GRF_GPIO3C_E2 */ 520*4882a593Smuzhiyun GRF_GPIO3C5_E12_SHIFT = 0, 521*4882a593Smuzhiyun GRF_GPIO3C5_E12_MASK = 3 << GRF_GPIO3C5_E12_SHIFT, 522*4882a593Smuzhiyun GRF_GPIO3C6_E_SHIFT = 2, 523*4882a593Smuzhiyun GRF_GPIO3C6_E_MASK = 7 << GRF_GPIO3C6_E_SHIFT, 524*4882a593Smuzhiyun GRF_GPIO3C7_E_SHIFT = 5, 525*4882a593Smuzhiyun GRF_GPIO3C7_E_MASK = 7 << GRF_GPIO3C7_E_SHIFT, 526*4882a593Smuzhiyun 527*4882a593Smuzhiyun /* GRF_SOC_CON7 */ 528*4882a593Smuzhiyun GRF_UART_DBG_SEL_SHIFT = 10, 529*4882a593Smuzhiyun GRF_UART_DBG_SEL_MASK = 3 << GRF_UART_DBG_SEL_SHIFT, 530*4882a593Smuzhiyun GRF_UART_DBG_SEL_A = 0, 531*4882a593Smuzhiyun GRF_UART_DBG_SEL_B = 1, 532*4882a593Smuzhiyun GRF_UART_DBG_SEL_C = 2, 533*4882a593Smuzhiyun 534*4882a593Smuzhiyun /* GRF_SOC_CON20 */ 535*4882a593Smuzhiyun GRF_DSI0_VOP_SEL_SHIFT = 0, 536*4882a593Smuzhiyun GRF_DSI0_VOP_SEL_MASK = 1 << GRF_DSI0_VOP_SEL_SHIFT, 537*4882a593Smuzhiyun GRF_DSI0_VOP_SEL_B = 0, 538*4882a593Smuzhiyun GRF_DSI0_VOP_SEL_L = 1, 539*4882a593Smuzhiyun GRF_RK3399_HDMI_VOP_SEL_MASK = 1 << 6, 540*4882a593Smuzhiyun GRF_RK3399_HDMI_VOP_SEL_B = 0 << 6, 541*4882a593Smuzhiyun GRF_RK3399_HDMI_VOP_SEL_L = 1 << 6, 542*4882a593Smuzhiyun 543*4882a593Smuzhiyun /* GRF_SOC_CON22 */ 544*4882a593Smuzhiyun GRF_DPHY_TX0_RXMODE_SHIFT = 0, 545*4882a593Smuzhiyun GRF_DPHY_TX0_RXMODE_MASK = 0xf << GRF_DPHY_TX0_RXMODE_SHIFT, 546*4882a593Smuzhiyun GRF_DPHY_TX0_RXMODE_EN = 0xb, 547*4882a593Smuzhiyun GRF_DPHY_TX0_RXMODE_DIS = 0, 548*4882a593Smuzhiyun 549*4882a593Smuzhiyun GRF_DPHY_TX0_TXSTOPMODE_SHIFT = 4, 550*4882a593Smuzhiyun GRF_DPHY_TX0_TXSTOPMODE_MASK = 0xf0 << GRF_DPHY_TX0_TXSTOPMODE_SHIFT, 551*4882a593Smuzhiyun GRF_DPHY_TX0_TXSTOPMODE_EN = 0xc, 552*4882a593Smuzhiyun GRF_DPHY_TX0_TXSTOPMODE_DIS = 0, 553*4882a593Smuzhiyun 554*4882a593Smuzhiyun GRF_DPHY_TX0_TURNREQUEST_SHIFT = 12, 555*4882a593Smuzhiyun GRF_DPHY_TX0_TURNREQUEST_MASK = 556*4882a593Smuzhiyun 0xf000 << GRF_DPHY_TX0_TURNREQUEST_SHIFT, 557*4882a593Smuzhiyun GRF_DPHY_TX0_TURNREQUEST_EN = 0x1, 558*4882a593Smuzhiyun GRF_DPHY_TX0_TURNREQUEST_DIS = 0, 559*4882a593Smuzhiyun 560*4882a593Smuzhiyun /* PMUGRF_GPIO0A_IOMUX */ 561*4882a593Smuzhiyun PMUGRF_GPIO0A6_SEL_SHIFT = 12, 562*4882a593Smuzhiyun PMUGRF_GPIO0A6_SEL_MASK = 3 << PMUGRF_GPIO0A6_SEL_SHIFT, 563*4882a593Smuzhiyun PMUGRF_PWM_3A = 1, 564*4882a593Smuzhiyun 565*4882a593Smuzhiyun /* PMUGRF_GPIO1A_IOMUX */ 566*4882a593Smuzhiyun PMUGRF_GPIO1A7_SEL_SHIFT = 14, 567*4882a593Smuzhiyun PMUGRF_GPIO1A7_SEL_MASK = 3 << PMUGRF_GPIO1A7_SEL_SHIFT, 568*4882a593Smuzhiyun PMUGRF_SPI1EC_RXD = 2, 569*4882a593Smuzhiyun 570*4882a593Smuzhiyun /* PMUGRF_GPIO1B_IOMUX */ 571*4882a593Smuzhiyun PMUGRF_GPIO1B0_SEL_SHIFT = 0, 572*4882a593Smuzhiyun PMUGRF_GPIO1B0_SEL_MASK = 3 << PMUGRF_GPIO1B0_SEL_SHIFT, 573*4882a593Smuzhiyun PMUGRF_SPI1EC_TXD = 2, 574*4882a593Smuzhiyun PMUGRF_GPIO1B1_SEL_SHIFT = 2, 575*4882a593Smuzhiyun PMUGRF_GPIO1B1_SEL_MASK = 3 << PMUGRF_GPIO1B1_SEL_SHIFT, 576*4882a593Smuzhiyun PMUGRF_SPI1EC_CLK = 2, 577*4882a593Smuzhiyun PMUGRF_GPIO1B2_SEL_SHIFT = 4, 578*4882a593Smuzhiyun PMUGRF_GPIO1B2_SEL_MASK = 3 << PMUGRF_GPIO1B2_SEL_SHIFT, 579*4882a593Smuzhiyun PMUGRF_SPI1EC_CSN0 = 2, 580*4882a593Smuzhiyun PMUGRF_GPIO1B6_SEL_SHIFT = 12, 581*4882a593Smuzhiyun PMUGRF_GPIO1B6_SEL_MASK = 3 << PMUGRF_GPIO1B6_SEL_SHIFT, 582*4882a593Smuzhiyun PMUGRF_PWM_3B = 1, 583*4882a593Smuzhiyun PMUGRF_GPIO1B7_SEL_SHIFT = 14, 584*4882a593Smuzhiyun PMUGRF_GPIO1B7_SEL_MASK = 3 << PMUGRF_GPIO1B7_SEL_SHIFT, 585*4882a593Smuzhiyun PMUGRF_I2C0PMU_SDA = 2, 586*4882a593Smuzhiyun 587*4882a593Smuzhiyun /* PMUGRF_GPIO1C_IOMUX */ 588*4882a593Smuzhiyun PMUGRF_GPIO1C0_SEL_SHIFT = 0, 589*4882a593Smuzhiyun PMUGRF_GPIO1C0_SEL_MASK = 3 << PMUGRF_GPIO1C0_SEL_SHIFT, 590*4882a593Smuzhiyun PMUGRF_I2C0PMU_SCL = 2, 591*4882a593Smuzhiyun PMUGRF_GPIO1C3_SEL_SHIFT = 6, 592*4882a593Smuzhiyun PMUGRF_GPIO1C3_SEL_MASK = 3 << PMUGRF_GPIO1C3_SEL_SHIFT, 593*4882a593Smuzhiyun PMUGRF_PWM_2 = 1, 594*4882a593Smuzhiyun PMUGRF_GPIO1C4_SEL_SHIFT = 8, 595*4882a593Smuzhiyun PMUGRF_GPIO1C4_SEL_MASK = 3 << PMUGRF_GPIO1C4_SEL_SHIFT, 596*4882a593Smuzhiyun PMUGRF_I2C8PMU_SDA = 1, 597*4882a593Smuzhiyun PMUGRF_GPIO1C5_SEL_SHIFT = 10, 598*4882a593Smuzhiyun PMUGRF_GPIO1C5_SEL_MASK = 3 << PMUGRF_GPIO1C5_SEL_SHIFT, 599*4882a593Smuzhiyun PMUGRF_I2C8PMU_SCL = 1, 600*4882a593Smuzhiyun }; 601*4882a593Smuzhiyun 602*4882a593Smuzhiyun /* GRF_SOC_CON5 */ 603*4882a593Smuzhiyun enum { 604*4882a593Smuzhiyun RK3399_GMAC_PHY_INTF_SEL_SHIFT = 9, 605*4882a593Smuzhiyun RK3399_GMAC_PHY_INTF_SEL_MASK = (7 << RK3399_GMAC_PHY_INTF_SEL_SHIFT), 606*4882a593Smuzhiyun RK3399_GMAC_PHY_INTF_SEL_RGMII = (1 << RK3399_GMAC_PHY_INTF_SEL_SHIFT), 607*4882a593Smuzhiyun RK3399_GMAC_PHY_INTF_SEL_RMII = (4 << RK3399_GMAC_PHY_INTF_SEL_SHIFT), 608*4882a593Smuzhiyun 609*4882a593Smuzhiyun RK3399_GMAC_CLK_SEL_SHIFT = 4, 610*4882a593Smuzhiyun RK3399_GMAC_CLK_SEL_MASK = (3 << RK3399_GMAC_CLK_SEL_SHIFT), 611*4882a593Smuzhiyun RK3399_GMAC_CLK_SEL_125M = (0 << RK3399_GMAC_CLK_SEL_SHIFT), 612*4882a593Smuzhiyun RK3399_GMAC_CLK_SEL_25M = (3 << RK3399_GMAC_CLK_SEL_SHIFT), 613*4882a593Smuzhiyun RK3399_GMAC_CLK_SEL_2_5M = (2 << RK3399_GMAC_CLK_SEL_SHIFT), 614*4882a593Smuzhiyun }; 615*4882a593Smuzhiyun 616*4882a593Smuzhiyun /* GRF_SOC_CON6 */ 617*4882a593Smuzhiyun enum { 618*4882a593Smuzhiyun RK3399_RXCLK_DLY_ENA_GMAC_SHIFT = 15, 619*4882a593Smuzhiyun RK3399_RXCLK_DLY_ENA_GMAC_MASK = 620*4882a593Smuzhiyun (1 << RK3399_RXCLK_DLY_ENA_GMAC_SHIFT), 621*4882a593Smuzhiyun RK3399_RXCLK_DLY_ENA_GMAC_DISABLE = 0, 622*4882a593Smuzhiyun RK3399_RXCLK_DLY_ENA_GMAC_ENABLE = 623*4882a593Smuzhiyun (1 << RK3399_RXCLK_DLY_ENA_GMAC_SHIFT), 624*4882a593Smuzhiyun 625*4882a593Smuzhiyun RK3399_TXCLK_DLY_ENA_GMAC_SHIFT = 7, 626*4882a593Smuzhiyun RK3399_TXCLK_DLY_ENA_GMAC_MASK = 627*4882a593Smuzhiyun (1 << RK3399_TXCLK_DLY_ENA_GMAC_SHIFT), 628*4882a593Smuzhiyun RK3399_TXCLK_DLY_ENA_GMAC_DISABLE = 0, 629*4882a593Smuzhiyun RK3399_TXCLK_DLY_ENA_GMAC_ENABLE = 630*4882a593Smuzhiyun (1 << RK3399_TXCLK_DLY_ENA_GMAC_SHIFT), 631*4882a593Smuzhiyun 632*4882a593Smuzhiyun RK3399_CLK_RX_DL_CFG_GMAC_SHIFT = 8, 633*4882a593Smuzhiyun RK3399_CLK_RX_DL_CFG_GMAC_MASK = 634*4882a593Smuzhiyun (0x7f << RK3399_CLK_RX_DL_CFG_GMAC_SHIFT), 635*4882a593Smuzhiyun 636*4882a593Smuzhiyun RK3399_CLK_TX_DL_CFG_GMAC_SHIFT = 0, 637*4882a593Smuzhiyun RK3399_CLK_TX_DL_CFG_GMAC_MASK = 638*4882a593Smuzhiyun (0x7f << RK3399_CLK_TX_DL_CFG_GMAC_SHIFT), 639*4882a593Smuzhiyun }; 640*4882a593Smuzhiyun 641*4882a593Smuzhiyun #endif /* __SOC_ROCKCHIP_RK3399_GRF_H__ */ 642