xref: /OK3568_Linux_fs/u-boot/arch/arm/include/asm/arch-rockchip/grf_rk3128.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * (C) Copyright 2017 Rockchip Electronics Co., Ltd
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:     GPL-2.0+
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun #ifndef _ASM_ARCH_GRF_RK3128_H
7*4882a593Smuzhiyun #define _ASM_ARCH_GRF_RK3128_H
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <common.h>
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun struct rk3128_grf {
12*4882a593Smuzhiyun 	unsigned int reserved[0x2a];
13*4882a593Smuzhiyun 	unsigned int gpio0a_iomux;
14*4882a593Smuzhiyun 	unsigned int gpio0b_iomux;
15*4882a593Smuzhiyun 	unsigned int gpio0c_iomux;
16*4882a593Smuzhiyun 	unsigned int gpio0d_iomux;
17*4882a593Smuzhiyun 	unsigned int gpio1a_iomux;
18*4882a593Smuzhiyun 	unsigned int gpio1b_iomux;
19*4882a593Smuzhiyun 	unsigned int gpio1c_iomux;
20*4882a593Smuzhiyun 	unsigned int gpio1d_iomux;
21*4882a593Smuzhiyun 	unsigned int gpio2a_iomux;
22*4882a593Smuzhiyun 	unsigned int gpio2b_iomux;
23*4882a593Smuzhiyun 	unsigned int gpio2c_iomux;
24*4882a593Smuzhiyun 	unsigned int gpio2d_iomux;
25*4882a593Smuzhiyun 	unsigned int gpio3a_iomux;
26*4882a593Smuzhiyun 	unsigned int gpio3b_iomux;
27*4882a593Smuzhiyun 	unsigned int gpio3c_iomux;
28*4882a593Smuzhiyun 	unsigned int gpio3d_iomux;
29*4882a593Smuzhiyun 	unsigned int gpio2c_iomux2;
30*4882a593Smuzhiyun 	unsigned int grf_cif_iomux;
31*4882a593Smuzhiyun 	unsigned int grf_cif_iomux1;
32*4882a593Smuzhiyun 	unsigned int reserved1[(0x118 - 0xf0) / 4 - 1];
33*4882a593Smuzhiyun 	unsigned int gpio0l_pull;
34*4882a593Smuzhiyun 	unsigned int gpio0h_pull;
35*4882a593Smuzhiyun 	unsigned int gpio1l_pull;
36*4882a593Smuzhiyun 	unsigned int gpio1h_pull;
37*4882a593Smuzhiyun 	unsigned int gpio2l_pull;
38*4882a593Smuzhiyun 	unsigned int gpio2h_pull;
39*4882a593Smuzhiyun 	unsigned int gpio3l_pull;
40*4882a593Smuzhiyun 	unsigned int gpio3h_pull;
41*4882a593Smuzhiyun 	unsigned int reserved2;
42*4882a593Smuzhiyun 	unsigned int soc_con0;
43*4882a593Smuzhiyun 	unsigned int soc_con1;
44*4882a593Smuzhiyun 	unsigned int soc_con2;
45*4882a593Smuzhiyun 	unsigned int soc_status0;
46*4882a593Smuzhiyun 	unsigned int reserved3[6];
47*4882a593Smuzhiyun 	unsigned int mac_con0;
48*4882a593Smuzhiyun 	unsigned int mac_con1;
49*4882a593Smuzhiyun 	unsigned int reserved4[4];
50*4882a593Smuzhiyun 	unsigned int uoc0_con0;
51*4882a593Smuzhiyun 	unsigned int reserved5;
52*4882a593Smuzhiyun 	unsigned int uoc1_con1;
53*4882a593Smuzhiyun 	unsigned int uoc1_con2;
54*4882a593Smuzhiyun 	unsigned int uoc1_con3;
55*4882a593Smuzhiyun 	unsigned int uoc1_con4;
56*4882a593Smuzhiyun 	unsigned int uoc1_con5;
57*4882a593Smuzhiyun 	unsigned int reserved6;
58*4882a593Smuzhiyun 	unsigned int ddrc_stat;
59*4882a593Smuzhiyun 	unsigned int reserved9;
60*4882a593Smuzhiyun 	unsigned int soc_status1;
61*4882a593Smuzhiyun 	unsigned int cpu_con0;
62*4882a593Smuzhiyun 	unsigned int cpu_con1;
63*4882a593Smuzhiyun 	unsigned int cpu_con2;
64*4882a593Smuzhiyun 	unsigned int cpu_con3;
65*4882a593Smuzhiyun 	unsigned int reserved10;
66*4882a593Smuzhiyun 	unsigned int reserved11;
67*4882a593Smuzhiyun 	unsigned int cpu_status0;
68*4882a593Smuzhiyun 	unsigned int cpu_status1;
69*4882a593Smuzhiyun 	unsigned int os_reg[8];
70*4882a593Smuzhiyun 	unsigned int reserved12[(0x280 - 0x1e4) / 4 - 1];
71*4882a593Smuzhiyun 	unsigned int usbphy0_con[8];
72*4882a593Smuzhiyun 	unsigned int usbphy1_con[8];
73*4882a593Smuzhiyun 	unsigned int uoc_status0;
74*4882a593Smuzhiyun 	unsigned int reserved13[(0x300 - 0x2c0) / 4 - 1];
75*4882a593Smuzhiyun 	unsigned int chip_tag;
76*4882a593Smuzhiyun 	unsigned int sdmmc_det_cnt;
77*4882a593Smuzhiyun };
78*4882a593Smuzhiyun check_member(rk3128_grf, sdmmc_det_cnt, 0x304);
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun struct rk3128_pmu {
81*4882a593Smuzhiyun 	unsigned int wakeup_cfg;
82*4882a593Smuzhiyun 	unsigned int pwrdn_con;
83*4882a593Smuzhiyun 	unsigned int pwrdn_st;
84*4882a593Smuzhiyun 	unsigned int idle_req;
85*4882a593Smuzhiyun 	unsigned int idle_st;
86*4882a593Smuzhiyun 	unsigned int pwrmode_con;
87*4882a593Smuzhiyun 	unsigned int pwr_state;
88*4882a593Smuzhiyun 	unsigned int osc_cnt;
89*4882a593Smuzhiyun 	unsigned int core_pwrdwn_cnt;
90*4882a593Smuzhiyun 	unsigned int core_pwrup_cnt;
91*4882a593Smuzhiyun 	unsigned int sft_con;
92*4882a593Smuzhiyun 	unsigned int ddr_sref_st;
93*4882a593Smuzhiyun 	unsigned int int_con;
94*4882a593Smuzhiyun 	unsigned int int_st;
95*4882a593Smuzhiyun 	unsigned int sys_reg[4];
96*4882a593Smuzhiyun };
97*4882a593Smuzhiyun check_member(rk3128_pmu, int_st, 0x34);
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun /* GRF_GPIO0A_IOMUX */
100*4882a593Smuzhiyun enum {
101*4882a593Smuzhiyun 	GPIO0A7_SHIFT		= 14,
102*4882a593Smuzhiyun 	GPIO0A7_MASK		= 3 << GPIO0A7_SHIFT,
103*4882a593Smuzhiyun 	GPIO0A7_GPIO		= 0,
104*4882a593Smuzhiyun 	GPIO0A7_I2C3_SDA,
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	GPIO0A6_SHIFT		= 12,
107*4882a593Smuzhiyun 	GPIO0A6_MASK		= 3 << GPIO0A6_SHIFT,
108*4882a593Smuzhiyun 	GPIO0A6_GPIO		= 0,
109*4882a593Smuzhiyun 	GPIO0A6_I2C3_SCL,
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 	GPIO0A3_SHIFT		= 6,
112*4882a593Smuzhiyun 	GPIO0A3_MASK		= 3 << GPIO0A3_SHIFT,
113*4882a593Smuzhiyun 	GPIO0A3_GPIO		= 0,
114*4882a593Smuzhiyun 	GPIO0A3_I2C1_SDA,
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	GPIO0A2_SHIFT		= 4,
117*4882a593Smuzhiyun 	GPIO0A2_MASK		= 1 << GPIO0A2_SHIFT,
118*4882a593Smuzhiyun 	GPIO0A2_GPIO		= 0,
119*4882a593Smuzhiyun 	GPIO0A2_I2C1_SCL,
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	GPIO0A1_SHIFT		= 2,
122*4882a593Smuzhiyun 	GPIO0A1_MASK		= 1 << GPIO0A1_SHIFT,
123*4882a593Smuzhiyun 	GPIO0A1_GPIO		= 0,
124*4882a593Smuzhiyun 	GPIO0A1_I2C0_SDA,
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	GPIO0A0_SHIFT		= 0,
127*4882a593Smuzhiyun 	GPIO0A0_MASK		= 1 << GPIO0A0_SHIFT,
128*4882a593Smuzhiyun 	GPIO0A0_GPIO		= 0,
129*4882a593Smuzhiyun 	GPIO0A0_I2C0_SCL,
130*4882a593Smuzhiyun };
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun /* GRF_GPIO0B_IOMUX */
133*4882a593Smuzhiyun enum {
134*4882a593Smuzhiyun 	GPIO0B6_SHIFT		= 12,
135*4882a593Smuzhiyun 	GPIO0B6_MASK		= 3 << GPIO0B6_SHIFT,
136*4882a593Smuzhiyun 	GPIO0B6_GPIO		= 0,
137*4882a593Smuzhiyun 	GPIO0B6_I2S_SDI,
138*4882a593Smuzhiyun 	GPIO0B6_SPI_CSN0,
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	GPIO0B5_SHIFT		= 10,
141*4882a593Smuzhiyun 	GPIO0B5_MASK		= 3 << GPIO0B5_SHIFT,
142*4882a593Smuzhiyun 	GPIO0B5_GPIO		= 0,
143*4882a593Smuzhiyun 	GPIO0B5_I2S_SDO,
144*4882a593Smuzhiyun 	GPIO0B5_SPI_RXD,
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	GPIO0B4_SHIFT		= 8,
147*4882a593Smuzhiyun 	GPIO0B4_MASK		= 1 << GPIO0B4_SHIFT,
148*4882a593Smuzhiyun 	GPIO0B4_GPIO		= 0,
149*4882a593Smuzhiyun 	GPIO0B4_I2S_LRCKTX,
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	GPIO0B3_SHIFT		= 6,
152*4882a593Smuzhiyun 	GPIO0B3_MASK		= 3 << GPIO0B3_SHIFT,
153*4882a593Smuzhiyun 	GPIO0B3_GPIO		= 0,
154*4882a593Smuzhiyun 	GPIO0B3_I2S_LRCKRX,
155*4882a593Smuzhiyun 	GPIO0B3_SPI_TXD,
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	GPIO0B1_SHIFT		= 2,
158*4882a593Smuzhiyun 	GPIO0B1_MASK		= 3,
159*4882a593Smuzhiyun 	GPIO0B1_GPIO		= 0,
160*4882a593Smuzhiyun 	GPIO0B1_I2S_SCLK,
161*4882a593Smuzhiyun 	GPIO0B1_SPI_CLK,
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	GPIO0B0_SHIFT		= 0,
164*4882a593Smuzhiyun 	GPIO0B0_MASK		= 3,
165*4882a593Smuzhiyun 	GPIO0B0_GPIO		= 0,
166*4882a593Smuzhiyun 	GPIO0B0_I2S1_MCLK,
167*4882a593Smuzhiyun };
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun /* GRF_GPIO0D_IOMUX */
170*4882a593Smuzhiyun enum {
171*4882a593Smuzhiyun 	GPIO0D4_SHIFT		= 8,
172*4882a593Smuzhiyun 	GPIO0D4_MASK		= 1 << GPIO0D4_SHIFT,
173*4882a593Smuzhiyun 	GPIO0D4_GPIO		= 0,
174*4882a593Smuzhiyun 	GPIO0D4_PWM2,
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	GPIO0D3_SHIFT		= 6,
177*4882a593Smuzhiyun 	GPIO0D3_MASK		= 1 << GPIO0D3_SHIFT,
178*4882a593Smuzhiyun 	GPIO0D3_GPIO		= 0,
179*4882a593Smuzhiyun 	GPIO0D3_PWM1,
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	GPIO0D2_SHIFT		= 4,
182*4882a593Smuzhiyun 	GPIO0D2_MASK		= 1 << GPIO0D2_SHIFT,
183*4882a593Smuzhiyun 	GPIO0D2_GPIO		= 0,
184*4882a593Smuzhiyun 	GPIO0D2_PWM0,
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	GPIO0D1_SHIFT		= 2,
187*4882a593Smuzhiyun 	GPIO0D1_MASK		= 1 << GPIO0D1_SHIFT,
188*4882a593Smuzhiyun 	GPIO0D1_GPIO		= 0,
189*4882a593Smuzhiyun 	GPIO0D1_UART2_CTSN,
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	GPIO0D0_SHIFT		= 0,
192*4882a593Smuzhiyun 	GPIO0D0_MASK		= 3 << GPIO0D0_SHIFT,
193*4882a593Smuzhiyun 	GPIO0D0_GPIO		= 0,
194*4882a593Smuzhiyun 	GPIO0D0_UART2_RTSN,
195*4882a593Smuzhiyun 	GPIO0D0_PMIC_SLEEP,
196*4882a593Smuzhiyun };
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun /* GRF_GPIO1A_IOMUX */
199*4882a593Smuzhiyun enum {
200*4882a593Smuzhiyun 	GPIO1A5_SHIFT		= 10,
201*4882a593Smuzhiyun 	GPIO1A5_MASK		= 3 << GPIO1A5_SHIFT,
202*4882a593Smuzhiyun 	GPIO1A5_GPIO		= 0,
203*4882a593Smuzhiyun 	GPIO1A5_I2S_SDI,
204*4882a593Smuzhiyun 	GPIO1A5_SDMMC_DATA3,
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 	GPIO1A4_SHIFT		= 8,
207*4882a593Smuzhiyun 	GPIO1A4_MASK		= 3 << GPIO1A4_SHIFT,
208*4882a593Smuzhiyun 	GPIO1A4_GPIO		= 0,
209*4882a593Smuzhiyun 	GPIO1A4_I2S_SD0,
210*4882a593Smuzhiyun 	GPIO1A4_SDMMC_DATA2,
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	GPIO1A3_SHIFT		= 6,
213*4882a593Smuzhiyun 	GPIO1A3_MASK		= 1 << GPIO1A3_SHIFT,
214*4882a593Smuzhiyun 	GPIO1A3_GPIO		= 0,
215*4882a593Smuzhiyun 	GPIO1A3_I2S_LRCKTX,
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	GPIO1A2_SHIFT		= 4,
218*4882a593Smuzhiyun 	GPIO1A2_MASK		= 3 << GPIO1A2_SHIFT,
219*4882a593Smuzhiyun 	GPIO1A2_GPIO		= 0,
220*4882a593Smuzhiyun 	GPIO1A2_I2S_LRCKRX,
221*4882a593Smuzhiyun 	GPIO1A2_SDMMC_DATA1,
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	GPIO1A1_SHIFT		= 2,
224*4882a593Smuzhiyun 	GPIO1A1_MASK		= 3 << GPIO1A1_SHIFT,
225*4882a593Smuzhiyun 	GPIO1A1_GPIO		= 0,
226*4882a593Smuzhiyun 	GPIO1A1_I2S_SCLK,
227*4882a593Smuzhiyun 	GPIO1A1_SDMMC_DATA0,
228*4882a593Smuzhiyun 	GPIO1A1_PMIC_SLEEP,
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	GPIO1A0_SHIFT		= 0,
231*4882a593Smuzhiyun 	GPIO1A0_MASK		= 3,
232*4882a593Smuzhiyun 	GPIO1A0_GPIO		= 0,
233*4882a593Smuzhiyun 	GPIO1A0_I2S_MCLK,
234*4882a593Smuzhiyun 	GPIO1A0_SDMMC_CLKOUT,
235*4882a593Smuzhiyun 	GPIO1A0_XIN32K,
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun };
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun /* GRF_GPIO1B_IOMUX */
240*4882a593Smuzhiyun enum {
241*4882a593Smuzhiyun 	GPIO1B7_SHIFT		= 14,
242*4882a593Smuzhiyun 	GPIO1B7_MASK		= 1 << GPIO1B7_SHIFT,
243*4882a593Smuzhiyun 	GPIO1B7_GPIO		= 0,
244*4882a593Smuzhiyun 	GPIO1B7_MMC0_CMD,
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	GPIO1B6_SHIFT		= 12,
247*4882a593Smuzhiyun 	GPIO1B6_MASK		= 1 << GPIO1B6_SHIFT,
248*4882a593Smuzhiyun 	GPIO1B6_GPIO		= 0,
249*4882a593Smuzhiyun 	GPIO1B6_MMC_PWREN,
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	GPIO1B2_SHIFT		= 4,
252*4882a593Smuzhiyun 	GPIO1B2_MASK		= 3 << GPIO1B2_SHIFT,
253*4882a593Smuzhiyun 	GPIO1B2_GPIO		= 0,
254*4882a593Smuzhiyun 	GPIO1B2_SPI_RXD,
255*4882a593Smuzhiyun 	GPIO1B2_UART1_SIN,
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	GPIO1B1_SHIFT		= 2,
258*4882a593Smuzhiyun 	GPIO1B1_MASK		= 3 << GPIO1B1_SHIFT,
259*4882a593Smuzhiyun 	GPIO1B1_GPIO		= 0,
260*4882a593Smuzhiyun 	GPIO1B1_SPI_TXD,
261*4882a593Smuzhiyun 	GPIO1B1_UART1_SOUT,
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	GPIO1B0_SHIFT		= 0,
264*4882a593Smuzhiyun 	GPIO1B0_MASK		= 3 << GPIO1B0_SHIFT,
265*4882a593Smuzhiyun 	GPIO1B0_GPIO		= 0,
266*4882a593Smuzhiyun 	GPIO1B0_SPI_CLK,
267*4882a593Smuzhiyun 	GPIO1B0_UART1_CTSN
268*4882a593Smuzhiyun };
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun /* GRF_GPIO1C_IOMUX */
271*4882a593Smuzhiyun enum {
272*4882a593Smuzhiyun 	GPIO1C6_SHIFT		= 12,
273*4882a593Smuzhiyun 	GPIO1C6_MASK		= 3 << GPIO1C6_SHIFT,
274*4882a593Smuzhiyun 	GPIO1C6_GPIO		= 0,
275*4882a593Smuzhiyun 	GPIO1C6_NAND_CS2,
276*4882a593Smuzhiyun 	GPIO1C6_EMMC_CMD,
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	GPIO1C5_SHIFT		= 10,
279*4882a593Smuzhiyun 	GPIO1C5_MASK		= 3 << GPIO1C5_SHIFT,
280*4882a593Smuzhiyun 	GPIO1C5_GPIO		= 0,
281*4882a593Smuzhiyun 	GPIO1C5_MMC0_D3,
282*4882a593Smuzhiyun 	GPIO1C5_JTAG_TMS,
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 	GPIO1C4_SHIFT		= 8,
285*4882a593Smuzhiyun 	GPIO1C4_MASK		= 3 << GPIO1C4_SHIFT,
286*4882a593Smuzhiyun 	GPIO1C4_GPIO		= 0,
287*4882a593Smuzhiyun 	GPIO1C4_MMC0_D2,
288*4882a593Smuzhiyun 	GPIO1C4_JTAG_TCK,
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 	GPIO1C3_SHIFT		= 6,
291*4882a593Smuzhiyun 	GPIO1C3_MASK		= 3 << GPIO1C3_SHIFT,
292*4882a593Smuzhiyun 	GPIO1C3_GPIO		= 0,
293*4882a593Smuzhiyun 	GPIO1C3_MMC0_D1,
294*4882a593Smuzhiyun 	GPIO1C3_UART2_RX,
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	GPIO1C2_SHIFT		= 4,
297*4882a593Smuzhiyun 	GPIO1C2_MASK		= 3 << GPIO1C2_SHIFT ,
298*4882a593Smuzhiyun 	GPIO1C2_GPIO		= 0,
299*4882a593Smuzhiyun 	GPIO1C2_MMC0_D0,
300*4882a593Smuzhiyun 	GPIO1C2_UART2_TX,
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	GPIO1C1_SHIFT		= 2,
303*4882a593Smuzhiyun 	GPIO1C1_MASK		= 1 << GPIO1C1_SHIFT,
304*4882a593Smuzhiyun 	GPIO1C1_GPIO		= 0,
305*4882a593Smuzhiyun 	GPIO1C1_MMC0_DETN,
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	GPIO1C0_SHIFT		= 0,
308*4882a593Smuzhiyun 	GPIO1C0_MASK		= 1 << GPIO1C0_SHIFT,
309*4882a593Smuzhiyun 	GPIO1C0_GPIO		= 0,
310*4882a593Smuzhiyun 	GPIO1C0_MMC0_CLKOUT,
311*4882a593Smuzhiyun };
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun /* GRF_GPIO1D_IOMUX */
314*4882a593Smuzhiyun enum {
315*4882a593Smuzhiyun 	GPIO1D7_SHIFT		= 14,
316*4882a593Smuzhiyun 	GPIO1D7_MASK		= 3 << GPIO1D7_SHIFT,
317*4882a593Smuzhiyun 	GPIO1D7_GPIO		= 0,
318*4882a593Smuzhiyun 	GPIO1D7_NAND_D7,
319*4882a593Smuzhiyun 	GPIO1D7_EMMC_D7,
320*4882a593Smuzhiyun 	GPIO1D7_SPI_CSN1,
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	GPIO1D6_SHIFT		= 12,
323*4882a593Smuzhiyun 	GPIO1D6_MASK		= 3 << GPIO1D6_SHIFT,
324*4882a593Smuzhiyun 	GPIO1D6_GPIO		= 0,
325*4882a593Smuzhiyun 	GPIO1D6_NAND_D6,
326*4882a593Smuzhiyun 	GPIO1D6_EMMC_D6,
327*4882a593Smuzhiyun 	GPIO1D6_SPI_CSN0,
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 	GPIO1D5_SHIFT		= 10,
330*4882a593Smuzhiyun 	GPIO1D5_MASK		= 3 << GPIO1D5_SHIFT,
331*4882a593Smuzhiyun 	GPIO1D5_GPIO		= 0,
332*4882a593Smuzhiyun 	GPIO1D5_NAND_D5,
333*4882a593Smuzhiyun 	GPIO1D5_EMMC_D5,
334*4882a593Smuzhiyun 	GPIO1D5_SPI_TXD1,
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	GPIO1D4_SHIFT		= 8,
337*4882a593Smuzhiyun 	GPIO1D4_MASK		= 3 << GPIO1D4_SHIFT,
338*4882a593Smuzhiyun 	GPIO1D4_GPIO		= 0,
339*4882a593Smuzhiyun 	GPIO1D4_NAND_D4,
340*4882a593Smuzhiyun 	GPIO1D4_EMMC_D4,
341*4882a593Smuzhiyun 	GPIO1D4_SPI_RXD1,
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	GPIO1D3_SHIFT		= 6,
344*4882a593Smuzhiyun 	GPIO1D3_MASK		= 3 << GPIO1D3_SHIFT,
345*4882a593Smuzhiyun 	GPIO1D3_GPIO		= 0,
346*4882a593Smuzhiyun 	GPIO1D3_NAND_D3,
347*4882a593Smuzhiyun 	GPIO1D3_EMMC_D3,
348*4882a593Smuzhiyun 	GPIO1D3_SFC_SIO3,
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	GPIO1D2_SHIFT		= 4,
351*4882a593Smuzhiyun 	GPIO1D2_MASK		= 3 << GPIO1D2_SHIFT,
352*4882a593Smuzhiyun 	GPIO1D2_GPIO		= 0,
353*4882a593Smuzhiyun 	GPIO1D2_NAND_D2,
354*4882a593Smuzhiyun 	GPIO1D2_EMMC_D2,
355*4882a593Smuzhiyun 	GPIO1D2_SFC_SIO2,
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 	GPIO1D1_SHIFT		= 2,
358*4882a593Smuzhiyun 	GPIO1D1_MASK		= 3 << GPIO1D1_SHIFT,
359*4882a593Smuzhiyun 	GPIO1D1_GPIO		= 0,
360*4882a593Smuzhiyun 	GPIO1D1_NAND_D1,
361*4882a593Smuzhiyun 	GPIO1D1_EMMC_D1,
362*4882a593Smuzhiyun 	GPIO1D1_SFC_SIO1,
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun 	GPIO1D0_SHIFT		= 0,
365*4882a593Smuzhiyun 	GPIO1D0_MASK		= 3 << GPIO1D0_SHIFT,
366*4882a593Smuzhiyun 	GPIO1D0_GPIO		= 0,
367*4882a593Smuzhiyun 	GPIO1D0_NAND_D0,
368*4882a593Smuzhiyun 	GPIO1D0_EMMC_D0,
369*4882a593Smuzhiyun 	GPIO1D0_SFC_SIO0,
370*4882a593Smuzhiyun };
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun /* GRF_GPIO2A_IOMUX */
373*4882a593Smuzhiyun enum {
374*4882a593Smuzhiyun 	GPIO2A7_SHIFT		= 14,
375*4882a593Smuzhiyun 	GPIO2A7_MASK		= 3 << GPIO2A7_SHIFT,
376*4882a593Smuzhiyun 	GPIO2A7_GPIO		= 0,
377*4882a593Smuzhiyun 	GPIO2A7_NAND_DQS,
378*4882a593Smuzhiyun 	GPIO2A7_EMMC_CLKOUT,
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 	GPIO2A6_SHIFT		= 12,
381*4882a593Smuzhiyun 	GPIO2A6_MASK		= 1 << GPIO2A6_SHIFT,
382*4882a593Smuzhiyun 	GPIO2A6_GPIO		= 0,
383*4882a593Smuzhiyun 	GPIO2A6_NAND_CS0,
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 	GPIO2A5_SHIFT		= 10,
386*4882a593Smuzhiyun 	GPIO2A5_MASK		= 3 << GPIO2A5_SHIFT,
387*4882a593Smuzhiyun 	GPIO2A5_GPIO		= 0,
388*4882a593Smuzhiyun 	GPIO2A5_NAND_WP,
389*4882a593Smuzhiyun 	GPIO2A5_EMMC_PWREN,
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 	GPIO2A4_SHIFT		= 8,
392*4882a593Smuzhiyun 	GPIO2A4_MASK		= 3 << GPIO2A4_SHIFT,
393*4882a593Smuzhiyun 	GPIO2A4_GPIO		= 0,
394*4882a593Smuzhiyun 	GPIO2A4_NAND_RDY,
395*4882a593Smuzhiyun 	GPIO2A4_EMMC_CMD,
396*4882a593Smuzhiyun 	GPIO2A3_SFC_CLK,
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 	GPIO2A3_SHIFT		= 6,
399*4882a593Smuzhiyun 	GPIO2A3_MASK		= 3 << GPIO2A3_SHIFT,
400*4882a593Smuzhiyun 	GPIO2A3_GPIO		= 0,
401*4882a593Smuzhiyun 	GPIO2A3_NAND_RDN,
402*4882a593Smuzhiyun 	GPIO2A4_SFC_CSN1,
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun 	GPIO2A2_SHIFT		= 4,
405*4882a593Smuzhiyun 	GPIO2A2_MASK		= 3 << GPIO2A2_SHIFT,
406*4882a593Smuzhiyun 	GPIO2A2_GPIO		= 0,
407*4882a593Smuzhiyun 	GPIO2A2_NAND_WRN,
408*4882a593Smuzhiyun 	GPIO2A4_SFC_CSN0,
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun 	GPIO2A1_SHIFT		= 2,
411*4882a593Smuzhiyun 	GPIO2A1_MASK		= 3 << GPIO2A1_SHIFT,
412*4882a593Smuzhiyun 	GPIO2A1_GPIO		= 0,
413*4882a593Smuzhiyun 	GPIO2A1_NAND_CLE,
414*4882a593Smuzhiyun 	GPIO2A1_EMMC_CLKOUT,
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 	GPIO2A0_SHIFT		= 0,
417*4882a593Smuzhiyun 	GPIO2A0_MASK		= 3 << GPIO2A0_SHIFT,
418*4882a593Smuzhiyun 	GPIO2A0_GPIO		= 0,
419*4882a593Smuzhiyun 	GPIO2A0_NAND_ALE,
420*4882a593Smuzhiyun 	GPIO2A0_SPI_CLK,
421*4882a593Smuzhiyun };
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun /* GRF_GPIO2B_IOMUX */
424*4882a593Smuzhiyun enum {
425*4882a593Smuzhiyun 	GPIO2B7_SHIFT		= 14,
426*4882a593Smuzhiyun 	GPIO2B7_MASK		= 3 << GPIO2B7_SHIFT,
427*4882a593Smuzhiyun 	GPIO2B7_GPIO		= 0,
428*4882a593Smuzhiyun 	GPIO2B7_LCDC0_D13,
429*4882a593Smuzhiyun 	GPIO2B7_EBC_SDCE5,
430*4882a593Smuzhiyun 	GPIO2B7_GMAC_RXER,
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun 	GPIO2B6_SHIFT		= 12,
433*4882a593Smuzhiyun 	GPIO2B6_MASK		= 3 << GPIO2B6_SHIFT,
434*4882a593Smuzhiyun 	GPIO2B6_GPIO		= 0,
435*4882a593Smuzhiyun 	GPIO2B6_LCDC0_D12,
436*4882a593Smuzhiyun 	GPIO2B6_EBC_SDCE4,
437*4882a593Smuzhiyun 	GPIO2B6_GMAC_CLK,
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun 	GPIO2B5_SHIFT		= 10,
440*4882a593Smuzhiyun 	GPIO2B5_MASK		= 3 << GPIO2B5_SHIFT,
441*4882a593Smuzhiyun 	GPIO2B5_GPIO		= 0,
442*4882a593Smuzhiyun 	GPIO2B5_LCDC0_D11,
443*4882a593Smuzhiyun 	GPIO2B5_EBC_SDCE3,
444*4882a593Smuzhiyun 	GPIO2B5_GMAC_TXEN,
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun 	GPIO2B4_SHIFT		= 8,
447*4882a593Smuzhiyun 	GPIO2B4_MASK		= 3 << GPIO2B4_SHIFT,
448*4882a593Smuzhiyun 	GPIO2B4_GPIO		= 0,
449*4882a593Smuzhiyun 	GPIO2B4_LCDC0_D10,
450*4882a593Smuzhiyun 	GPIO2B4_EBC_SDCE2,
451*4882a593Smuzhiyun 	GPIO2B4_GMAC_MDIO,
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 	GPIO2B3_SHIFT		= 6,
454*4882a593Smuzhiyun 	GPIO2B3_MASK		= 3 << GPIO2B3_SHIFT,
455*4882a593Smuzhiyun 	GPIO2B3_GPIO		= 0,
456*4882a593Smuzhiyun 	GPIO2B3_LCDC0_DEN,
457*4882a593Smuzhiyun 	GPIO2B3_EBC_GDCLK,
458*4882a593Smuzhiyun 	GPIO2B3_GMAC_RXCLK,
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 	GPIO2B2_SHIFT		= 4,
461*4882a593Smuzhiyun 	GPIO2B2_MASK		= 3 << GPIO2B2_SHIFT,
462*4882a593Smuzhiyun 	GPIO2B2_GPIO		= 0,
463*4882a593Smuzhiyun 	GPIO2B2_LCDC0_VSYNC,
464*4882a593Smuzhiyun 	GPIO2B2_EBC_SDOE,
465*4882a593Smuzhiyun 	GPIO2B2_GMAC_CRS,
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun 	GPIO2B1_SHIFT		= 2,
468*4882a593Smuzhiyun 	GPIO2B1_MASK		= 3 << GPIO2B1_SHIFT,
469*4882a593Smuzhiyun 	GPIO2B1_GPIO		= 0,
470*4882a593Smuzhiyun 	GPIO2B1_LCDC0_HSYNC,
471*4882a593Smuzhiyun 	GPIO2B1_EBC_SDLE,
472*4882a593Smuzhiyun 	GPIO2B1_GMAC_TXCLK,
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun 	GPIO2B0_SHIFT		= 0,
475*4882a593Smuzhiyun 	GPIO2B0_MASK		= 3 << GPIO2B0_SHIFT,
476*4882a593Smuzhiyun 	GPIO2B0_GPIO		= 0,
477*4882a593Smuzhiyun 	GPIO2B0_LCDC0_DCLK,
478*4882a593Smuzhiyun 	GPIO2B0_EBC_SDCLK,
479*4882a593Smuzhiyun 	GPIO2B0_GMAC_RXDV,
480*4882a593Smuzhiyun };
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun /* GRF_GPIO2C_IOMUX */
483*4882a593Smuzhiyun enum {
484*4882a593Smuzhiyun 	GPIO2C3_SHIFT		= 6,
485*4882a593Smuzhiyun 	GPIO2C3_MASK		= 3 << GPIO2C3_SHIFT,
486*4882a593Smuzhiyun 	GPIO2C3_GPIO		= 0,
487*4882a593Smuzhiyun 	GPIO2C3_LCDC0_D17,
488*4882a593Smuzhiyun 	GPIO2C3_EBC_GDPWR0,
489*4882a593Smuzhiyun 	GPIO2C3_GMAC_TXD0,
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 	GPIO2C2_SHIFT		= 4,
492*4882a593Smuzhiyun 	GPIO2C2_MASK		= 3 << GPIO2C2_SHIFT,
493*4882a593Smuzhiyun 	GPIO2C2_GPIO		= 0,
494*4882a593Smuzhiyun 	GPIO2C2_LCDC0_D16,
495*4882a593Smuzhiyun 	GPIO2C2_EBC_GDSP,
496*4882a593Smuzhiyun 	GPIO2C2_GMAC_TXD1,
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun 	GPIO2C1_SHIFT		= 2,
499*4882a593Smuzhiyun 	GPIO2C1_MASK		= 3 << GPIO2C1_SHIFT,
500*4882a593Smuzhiyun 	GPIO2C1_GPIO		= 0,
501*4882a593Smuzhiyun 	GPIO2C1_LCDC0_D15,
502*4882a593Smuzhiyun 	GPIO2C1_EBC_GDOE,
503*4882a593Smuzhiyun 	GPIO2C1_GMAC_RXD0,
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun 	GPIO2C0_SHIFT		= 0,
506*4882a593Smuzhiyun 	GPIO2C0_MASK		= 3 << GPIO2C0_SHIFT,
507*4882a593Smuzhiyun 	GPIO2C0_GPIO		= 0,
508*4882a593Smuzhiyun 	GPIO2C0_LCDC0_D14,
509*4882a593Smuzhiyun 	GPIO2C0_EBC_VCOM,
510*4882a593Smuzhiyun 	GPIO2C0_GMAC_RXD1,
511*4882a593Smuzhiyun };
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun /* GRF_GPIO2D_IOMUX */
514*4882a593Smuzhiyun enum {
515*4882a593Smuzhiyun 	GPIO2D6_SHIFT		= 12,
516*4882a593Smuzhiyun 	GPIO2D6_MASK		= 3 << GPIO2D6_SHIFT,
517*4882a593Smuzhiyun 	GPIO2D6_GPIO		= 0,
518*4882a593Smuzhiyun 	GPIO2D6_LCDC0_D22,
519*4882a593Smuzhiyun 	GPIO2D6_GMAC_COL	= 4,
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 	GPIO2D1_SHIFT		= 2,
522*4882a593Smuzhiyun 	GPIO2D1_MASK		= 3 << GPIO2D1_SHIFT,
523*4882a593Smuzhiyun 	GPIO2D1_GPIO		= 0,
524*4882a593Smuzhiyun 	GPIO2D1_GMAC_MDC	= 3,
525*4882a593Smuzhiyun };
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun /* GRF_GPIO2C_IOMUX2 */
528*4882a593Smuzhiyun enum {
529*4882a593Smuzhiyun 	GPIO2C7_SHIFT		= 12,
530*4882a593Smuzhiyun 	GPIO2C7_MASK		= 7 << GPIO2C7_SHIFT,
531*4882a593Smuzhiyun 	GPIO2C7_GPIO		= 0,
532*4882a593Smuzhiyun 	GPIO2C7_GMAC_TXD3	= 4,
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun 	GPIO2C6_SHIFT		= 12,
535*4882a593Smuzhiyun 	GPIO2C6_MASK		= 7 << GPIO2C6_SHIFT,
536*4882a593Smuzhiyun 	GPIO2C6_GPIO		= 0,
537*4882a593Smuzhiyun 	GPIO2C6_GMAC_TXD2	= 4,
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 	GPIO2C5_SHIFT		= 4,
540*4882a593Smuzhiyun 	GPIO2C5_MASK		= 7 << GPIO2C5_SHIFT,
541*4882a593Smuzhiyun 	GPIO2C5_GPIO		= 0,
542*4882a593Smuzhiyun 	GPIO2C5_I2C2_SCL	= 3,
543*4882a593Smuzhiyun 	GPIO2C5_GMAC_RXD2,
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun 	GPIO2C4_SHIFT		= 0,
546*4882a593Smuzhiyun 	GPIO2C4_MASK		= 7 << GPIO2C4_SHIFT,
547*4882a593Smuzhiyun 	GPIO2C4_GPIO		= 0,
548*4882a593Smuzhiyun 	GPIO2C4_I2C2_SDA	= 3,
549*4882a593Smuzhiyun 	GPIO2C4_GMAC_RXD2,
550*4882a593Smuzhiyun };
551*4882a593Smuzhiyun #endif
552