1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Copyright (C) 2018 Rockchip Electronics Co., Ltd 3*4882a593Smuzhiyun * Author: Zhihuan He <huan.he@rock-chips.com> 4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0 5*4882a593Smuzhiyun */ 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun #ifndef _ASM_ARCH_CRU_RV1108_H 8*4882a593Smuzhiyun #define _ASM_ARCH_CRU_RV1108_H 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun #include <common.h> 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun #define OSC_HZ (24 * 1000 * 1000) 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun #define APLL_HZ (600 * 1000000) 15*4882a593Smuzhiyun #define GPLL_HZ (1188 * 1000000) 16*4882a593Smuzhiyun #define ACLK_PERI_HZ (148500000) 17*4882a593Smuzhiyun #define HCLK_PERI_HZ (148500000) 18*4882a593Smuzhiyun #define PCLK_PERI_HZ (74250000) 19*4882a593Smuzhiyun #define ACLK_BUS_HZ (148500000) 20*4882a593Smuzhiyun 21*4882a593Smuzhiyun struct rv1108_clk_priv { 22*4882a593Smuzhiyun struct rv1108_cru *cru; 23*4882a593Smuzhiyun ulong rate; 24*4882a593Smuzhiyun }; 25*4882a593Smuzhiyun 26*4882a593Smuzhiyun struct rv1108_cru { 27*4882a593Smuzhiyun struct rv1108_pll { 28*4882a593Smuzhiyun unsigned int con0; 29*4882a593Smuzhiyun unsigned int con1; 30*4882a593Smuzhiyun unsigned int con2; 31*4882a593Smuzhiyun unsigned int con3; 32*4882a593Smuzhiyun unsigned int con4; 33*4882a593Smuzhiyun unsigned int con5; 34*4882a593Smuzhiyun unsigned int reserved[2]; 35*4882a593Smuzhiyun } pll[3]; 36*4882a593Smuzhiyun unsigned int clksel_con[46]; 37*4882a593Smuzhiyun unsigned int reserved1[2]; 38*4882a593Smuzhiyun unsigned int clkgate_con[20]; 39*4882a593Smuzhiyun unsigned int reserved2[4]; 40*4882a593Smuzhiyun unsigned int softrst_con[13]; 41*4882a593Smuzhiyun unsigned int reserved3[3]; 42*4882a593Smuzhiyun unsigned int glb_srst_fst_val; 43*4882a593Smuzhiyun unsigned int glb_srst_snd_val; 44*4882a593Smuzhiyun unsigned int glb_cnt_th; 45*4882a593Smuzhiyun unsigned int misc_con; 46*4882a593Smuzhiyun unsigned int glb_rst_con; 47*4882a593Smuzhiyun unsigned int glb_rst_st; 48*4882a593Smuzhiyun unsigned int sdmmc_con[2]; 49*4882a593Smuzhiyun unsigned int sdio_con[2]; 50*4882a593Smuzhiyun unsigned int emmc_con[2]; 51*4882a593Smuzhiyun }; 52*4882a593Smuzhiyun check_member(rv1108_cru, emmc_con[1], 0x01ec); 53*4882a593Smuzhiyun 54*4882a593Smuzhiyun struct pll_div { 55*4882a593Smuzhiyun u32 refdiv; 56*4882a593Smuzhiyun u32 fbdiv; 57*4882a593Smuzhiyun u32 postdiv1; 58*4882a593Smuzhiyun u32 postdiv2; 59*4882a593Smuzhiyun u32 frac; 60*4882a593Smuzhiyun }; 61*4882a593Smuzhiyun 62*4882a593Smuzhiyun enum { 63*4882a593Smuzhiyun /* PLL CON0 */ 64*4882a593Smuzhiyun FBDIV_MASK = 0xfff, 65*4882a593Smuzhiyun FBDIV_SHIFT = 0, 66*4882a593Smuzhiyun 67*4882a593Smuzhiyun /* PLL CON1 */ 68*4882a593Smuzhiyun POSTDIV2_SHIFT = 12, 69*4882a593Smuzhiyun POSTDIV2_MASK = 7 << POSTDIV2_SHIFT, 70*4882a593Smuzhiyun POSTDIV1_SHIFT = 8, 71*4882a593Smuzhiyun POSTDIV1_MASK = 7 << POSTDIV1_SHIFT, 72*4882a593Smuzhiyun REFDIV_MASK = 0x3f, 73*4882a593Smuzhiyun REFDIV_SHIFT = 0, 74*4882a593Smuzhiyun 75*4882a593Smuzhiyun /* PLL CON2 */ 76*4882a593Smuzhiyun LOCK_STA_SHIFT = 31, 77*4882a593Smuzhiyun LOCK_STA_MASK = 1 << LOCK_STA_SHIFT, 78*4882a593Smuzhiyun FRACDIV_MASK = 0xffffff, 79*4882a593Smuzhiyun FRACDIV_SHIFT = 0, 80*4882a593Smuzhiyun 81*4882a593Smuzhiyun /* PLL CON3 */ 82*4882a593Smuzhiyun WORK_MODE_SHIFT = 8, 83*4882a593Smuzhiyun WORK_MODE_MASK = 1 << WORK_MODE_SHIFT, 84*4882a593Smuzhiyun WORK_MODE_SLOW = 0, 85*4882a593Smuzhiyun WORK_MODE_NORMAL = 1, 86*4882a593Smuzhiyun DSMPD_SHIFT = 3, 87*4882a593Smuzhiyun DSMPD_MASK = 1 << DSMPD_SHIFT, 88*4882a593Smuzhiyun INTEGER_MODE = 1, 89*4882a593Smuzhiyun GLOBAL_POWER_DOWN_SHIFT = 0, 90*4882a593Smuzhiyun GLOBAL_POWER_DOWN_MASK = 1 << GLOBAL_POWER_DOWN_SHIFT, 91*4882a593Smuzhiyun GLOBAL_POWER_DOWN = 1, 92*4882a593Smuzhiyun GLOBAL_POWER_UP = 0, 93*4882a593Smuzhiyun 94*4882a593Smuzhiyun /* CLKSEL0_CON */ 95*4882a593Smuzhiyun CORE_PLL_SEL_SHIFT = 8, 96*4882a593Smuzhiyun CORE_PLL_SEL_MASK = 3 << CORE_PLL_SEL_SHIFT, 97*4882a593Smuzhiyun CORE_PLL_SEL_APLL = 0, 98*4882a593Smuzhiyun CORE_PLL_SEL_GPLL = 1, 99*4882a593Smuzhiyun CORE_PLL_SEL_DPLL = 2, 100*4882a593Smuzhiyun CORE_CLK_DIV_SHIFT = 0, 101*4882a593Smuzhiyun CORE_CLK_DIV_MASK = 0x1f << CORE_CLK_DIV_SHIFT, 102*4882a593Smuzhiyun 103*4882a593Smuzhiyun /* CLKSEL_CON1 */ 104*4882a593Smuzhiyun PCLK_DBG_DIV_CON_SHIFT = 4, 105*4882a593Smuzhiyun PCLK_DBG_DIV_CON_MASK = 0xf << PCLK_DBG_DIV_CON_SHIFT, 106*4882a593Smuzhiyun ACLK_CORE_DIV_CON_SHIFT = 0, 107*4882a593Smuzhiyun ACLK_CORE_DIV_CON_MASK = 7 << ACLK_CORE_DIV_CON_SHIFT, 108*4882a593Smuzhiyun 109*4882a593Smuzhiyun /* CLKSEL_CON2 */ 110*4882a593Smuzhiyun ACLK_BUS_PLL_SEL_SHIFT = 8, 111*4882a593Smuzhiyun ACLK_BUS_PLL_SEL_MASK = 3 << ACLK_BUS_PLL_SEL_SHIFT, 112*4882a593Smuzhiyun ACLK_BUS_PLL_SEL_GPLL = 0, 113*4882a593Smuzhiyun ACLK_BUS_PLL_SEL_APLL = 1, 114*4882a593Smuzhiyun ACLK_BUS_PLL_SEL_DPLL = 2, 115*4882a593Smuzhiyun ACLK_BUS_DIV_CON_SHIFT = 0, 116*4882a593Smuzhiyun ACLK_BUS_DIV_CON_MASK = 0x1f << ACLK_BUS_DIV_CON_SHIFT, 117*4882a593Smuzhiyun ACLK_BUS_DIV_CON_WIDTH = 5, 118*4882a593Smuzhiyun 119*4882a593Smuzhiyun /* CLKSEL_CON3 */ 120*4882a593Smuzhiyun PCLK_BUS_DIV_CON_SHIFT = 8, 121*4882a593Smuzhiyun PCLK_BUS_DIV_CON_MASK = 0x1f << PCLK_BUS_DIV_CON_SHIFT, 122*4882a593Smuzhiyun HCLK_BUS_DIV_CON_SHIFT = 0, 123*4882a593Smuzhiyun HCLK_BUS_DIV_CON_MASK = 0x1f, 124*4882a593Smuzhiyun 125*4882a593Smuzhiyun /* CLKSEL_CON4 */ 126*4882a593Smuzhiyun CLK_DDR_PLL_SEL_SHIFT = 8, 127*4882a593Smuzhiyun CLK_DDR_PLL_SEL_MASK = 0x3 << CLK_DDR_PLL_SEL_SHIFT, 128*4882a593Smuzhiyun CLK_DDR_DIV_CON_SHIFT = 0, 129*4882a593Smuzhiyun CLK_DDR_DIV_CON_MASK = 0x3 << CLK_DDR_DIV_CON_SHIFT, 130*4882a593Smuzhiyun 131*4882a593Smuzhiyun /* CLKSEL_CON11 */ 132*4882a593Smuzhiyun SPI_PLL_SEL_SHIFT = 15, 133*4882a593Smuzhiyun SPI_PLL_SEL_MASK = 0x1 << SPI_PLL_SEL_SHIFT, 134*4882a593Smuzhiyun SPI_PLL_SEL_DPLL = 0, 135*4882a593Smuzhiyun SPI_PLL_SEL_GPLL, 136*4882a593Smuzhiyun SPI_DIV_SHIFT = 8, 137*4882a593Smuzhiyun SPI_DIV_MASK = 0x7f << SPI_DIV_SHIFT, 138*4882a593Smuzhiyun 139*4882a593Smuzhiyun /* CLKSEL_CON19 */ 140*4882a593Smuzhiyun CLK_I2C1_PLL_SEL_SHIFT = 15, 141*4882a593Smuzhiyun CLK_I2C1_PLL_SEL_MASK = 1 << CLK_I2C1_PLL_SEL_SHIFT, 142*4882a593Smuzhiyun CLK_I2C1_PLL_SEL_DPLL = 0, 143*4882a593Smuzhiyun CLK_I2C1_PLL_SEL_GPLL = 1, 144*4882a593Smuzhiyun CLK_I2C1_DIV_CON_SHIFT = 8, 145*4882a593Smuzhiyun CLK_I2C1_DIV_CON_MASK = 0x7f << CLK_I2C1_DIV_CON_SHIFT, 146*4882a593Smuzhiyun CLK_I2C0_PLL_SEL_SHIFT = 7, 147*4882a593Smuzhiyun CLK_I2C0_PLL_SEL_MASK = 1 << CLK_I2C0_PLL_SEL_SHIFT, 148*4882a593Smuzhiyun CLK_I2C0_DIV_CON_SHIFT = 0, 149*4882a593Smuzhiyun CLK_I2C0_DIV_CON_MASK = 0x7f, 150*4882a593Smuzhiyun I2C_DIV_CON_WIDTH = 7, 151*4882a593Smuzhiyun 152*4882a593Smuzhiyun /* CLKSEL_CON20 */ 153*4882a593Smuzhiyun CLK_I2C3_PLL_SEL_SHIFT = 15, 154*4882a593Smuzhiyun CLK_I2C3_PLL_SEL_MASK = 1 << CLK_I2C3_PLL_SEL_SHIFT, 155*4882a593Smuzhiyun CLK_I2C3_PLL_SEL_DPLL = 0, 156*4882a593Smuzhiyun CLK_I2C3_PLL_SEL_GPLL = 1, 157*4882a593Smuzhiyun CLK_I2C3_DIV_CON_SHIFT = 8, 158*4882a593Smuzhiyun CLK_I2C3_DIV_CON_MASK = 0x7f << CLK_I2C3_DIV_CON_SHIFT, 159*4882a593Smuzhiyun CLK_I2C2_PLL_SEL_SHIFT = 7, 160*4882a593Smuzhiyun CLK_I2C2_PLL_SEL_MASK = 1 << CLK_I2C2_PLL_SEL_SHIFT, 161*4882a593Smuzhiyun CLK_I2C2_DIV_CON_SHIFT = 0, 162*4882a593Smuzhiyun CLK_I2C2_DIV_CON_MASK = 0x7f, 163*4882a593Smuzhiyun 164*4882a593Smuzhiyun /* CLKSEL_CON22 */ 165*4882a593Smuzhiyun CLK_SARADC_DIV_CON_SHIFT = 0, 166*4882a593Smuzhiyun CLK_SARADC_DIV_CON_MASK = GENMASK(9, 0), 167*4882a593Smuzhiyun CLK_SARADC_DIV_CON_WIDTH = 10, 168*4882a593Smuzhiyun 169*4882a593Smuzhiyun /* CLKSEL_CON23 */ 170*4882a593Smuzhiyun ACLK_PERI_PLL_SEL_SHIFT = 15, 171*4882a593Smuzhiyun ACLK_PERI_PLL_SEL_MASK = 1 << ACLK_PERI_PLL_SEL_SHIFT, 172*4882a593Smuzhiyun ACLK_PERI_PLL_SEL_GPLL = 0, 173*4882a593Smuzhiyun ACLK_PERI_PLL_SEL_DPLL = 1, 174*4882a593Smuzhiyun PCLK_PERI_DIV_CON_SHIFT = 10, 175*4882a593Smuzhiyun PCLK_PERI_DIV_CON_MASK = 0x1f << PCLK_PERI_DIV_CON_SHIFT, 176*4882a593Smuzhiyun HCLK_PERI_DIV_CON_SHIFT = 5, 177*4882a593Smuzhiyun HCLK_PERI_DIV_CON_MASK = 0x1f << HCLK_PERI_DIV_CON_SHIFT, 178*4882a593Smuzhiyun ACLK_PERI_DIV_CON_SHIFT = 0, 179*4882a593Smuzhiyun ACLK_PERI_DIV_CON_MASK = 0x1f, 180*4882a593Smuzhiyun PERI_DIV_CON_WIDTH = 5, 181*4882a593Smuzhiyun 182*4882a593Smuzhiyun /* CLKSEL24_CON */ 183*4882a593Smuzhiyun MAC_PLL_SEL_SHIFT = 12, 184*4882a593Smuzhiyun MAC_PLL_SEL_MASK = 1 << MAC_PLL_SEL_SHIFT, 185*4882a593Smuzhiyun MAC_PLL_SEL_APLL = 0, 186*4882a593Smuzhiyun MAC_PLL_SEL_GPLL = 1, 187*4882a593Smuzhiyun RMII_EXTCLK_SEL_SHIFT = 8, 188*4882a593Smuzhiyun RMII_EXTCLK_SEL_MASK = 1 << RMII_EXTCLK_SEL_SHIFT, 189*4882a593Smuzhiyun MAC_CLK_DIV_MASK = 0x1f, 190*4882a593Smuzhiyun MAC_CLK_DIV_SHIFT = 0, 191*4882a593Smuzhiyun 192*4882a593Smuzhiyun /* CLKSEL25_CON */ 193*4882a593Smuzhiyun EMMC_PLL_SEL_SHIFT = 12, 194*4882a593Smuzhiyun EMMC_PLL_SEL_MASK = 3 << EMMC_PLL_SEL_SHIFT, 195*4882a593Smuzhiyun EMMC_PLL_SEL_DPLL = 0, 196*4882a593Smuzhiyun EMMC_PLL_SEL_GPLL, 197*4882a593Smuzhiyun EMMC_PLL_SEL_OSC, 198*4882a593Smuzhiyun 199*4882a593Smuzhiyun /* CLKSEL26_CON */ 200*4882a593Smuzhiyun EMMC_CLK_DIV_SHIFT = 8, 201*4882a593Smuzhiyun EMMC_CLK_DIV_MASK = 0xff << EMMC_CLK_DIV_SHIFT, 202*4882a593Smuzhiyun 203*4882a593Smuzhiyun /* CLKSEL27_CON */ 204*4882a593Smuzhiyun NANDC_PLL_SEL_SHIFT = 14, 205*4882a593Smuzhiyun NANDC_PLL_SEL_MASK = 3 << NANDC_PLL_SEL_SHIFT, 206*4882a593Smuzhiyun NANDC_PLL_SEL_CPLL = 0, 207*4882a593Smuzhiyun NANDC_PLL_SEL_GPLL, 208*4882a593Smuzhiyun NANDC_CLK_DIV_SHIFT = 8, 209*4882a593Smuzhiyun NANDC_CLK_DIV_MASK = 0x1f << NANDC_CLK_DIV_SHIFT, 210*4882a593Smuzhiyun 211*4882a593Smuzhiyun SFC_PLL_SEL_SHIFT = 7, 212*4882a593Smuzhiyun SFC_PLL_SEL_MASK = 1 << SFC_PLL_SEL_SHIFT, 213*4882a593Smuzhiyun SFC_PLL_SEL_DPLL = 0, 214*4882a593Smuzhiyun SFC_PLL_SEL_GPLL = 1, 215*4882a593Smuzhiyun SFC_CLK_DIV_SHIFT = 0, 216*4882a593Smuzhiyun SFC_CLK_DIV_MASK = 0x3f << SFC_CLK_DIV_SHIFT, 217*4882a593Smuzhiyun 218*4882a593Smuzhiyun /* CLKSEL28_CON */ 219*4882a593Smuzhiyun ACLK_VIO1_PLL_SEL_SHIFT = 14, 220*4882a593Smuzhiyun ACLK_VIO1_PLL_SEL_MASK = 3 << ACLK_VIO1_PLL_SEL_SHIFT, 221*4882a593Smuzhiyun VIO_PLL_SEL_DPLL = 0, 222*4882a593Smuzhiyun VIO_PLL_SEL_GPLL = 1, 223*4882a593Smuzhiyun ACLK_VIO1_CLK_DIV_SHIFT = 8, 224*4882a593Smuzhiyun ACLK_VIO1_CLK_DIV_MASK = 0x1f << ACLK_VIO1_CLK_DIV_SHIFT, 225*4882a593Smuzhiyun CLK_VIO_DIV_CON_WIDTH = 5, 226*4882a593Smuzhiyun ACLK_VIO0_PLL_SEL_SHIFT = 6, 227*4882a593Smuzhiyun ACLK_VIO0_PLL_SEL_MASK = 3 << ACLK_VIO0_PLL_SEL_SHIFT, 228*4882a593Smuzhiyun ACLK_VIO0_CLK_DIV_SHIFT = 0, 229*4882a593Smuzhiyun ACLK_VIO0_CLK_DIV_MASK = 0x1f << ACLK_VIO0_CLK_DIV_SHIFT, 230*4882a593Smuzhiyun 231*4882a593Smuzhiyun /* CLKSEL29_CON */ 232*4882a593Smuzhiyun PCLK_VIO_CLK_DIV_SHIFT = 8, 233*4882a593Smuzhiyun PCLK_VIO_CLK_DIV_MASK = 0x1f << PCLK_VIO_CLK_DIV_SHIFT, 234*4882a593Smuzhiyun HCLK_VIO_CLK_DIV_SHIFT = 0, 235*4882a593Smuzhiyun HCLK_VIO_CLK_DIV_MASK = 0x1f << HCLK_VIO_CLK_DIV_SHIFT, 236*4882a593Smuzhiyun 237*4882a593Smuzhiyun /* CLKSEL32_CON */ 238*4882a593Smuzhiyun DCLK_VOP_SEL_SHIFT = 7, 239*4882a593Smuzhiyun DCLK_VOP_SEL_MASK = 1 << DCLK_VOP_SEL_SHIFT, 240*4882a593Smuzhiyun DCLK_VOP_SEL_HDMI = 0, 241*4882a593Smuzhiyun DCLK_VOP_SEL_PLL = 1, 242*4882a593Smuzhiyun DCLK_VOP_PLL_SEL_SHIFT = 6, 243*4882a593Smuzhiyun DCLK_VOP_PLL_SEL_MASK = 1 << DCLK_VOP_PLL_SEL_SHIFT, 244*4882a593Smuzhiyun DCLK_VOP_PLL_SEL_GPLL = 0, 245*4882a593Smuzhiyun DCLK_VOP_PLL_SEL_DPLL = 1, 246*4882a593Smuzhiyun DCLK_VOP_CLK_DIV_SHIFT = 0, 247*4882a593Smuzhiyun DCLK_VOP_CLK_DIV_MASK = 0x3f << DCLK_VOP_CLK_DIV_SHIFT, 248*4882a593Smuzhiyun DCLK_VOP_DIV_CON_WIDTH = 6, 249*4882a593Smuzhiyun 250*4882a593Smuzhiyun /* SOFTRST1_CON*/ 251*4882a593Smuzhiyun DDRPHY_SRSTN_CLKDIV_REQ_SHIFT = 0, 252*4882a593Smuzhiyun DDRPHY_SRSTN_CLKDIV_REQ = 1, 253*4882a593Smuzhiyun DDRPHY_SRSTN_CLKDIV_DIS = 0, 254*4882a593Smuzhiyun DDRPHY_SRSTN_CLKDIV_REQ_MASK = 1 << DDRPHY_SRSTN_CLKDIV_REQ_SHIFT, 255*4882a593Smuzhiyun DDRPHY_SRSTN_REQ_SHIFT = 1, 256*4882a593Smuzhiyun DDRPHY_SRSTN_REQ = 1, 257*4882a593Smuzhiyun DDRPHY_SRSTN_DIS = 0, 258*4882a593Smuzhiyun DDRPHY_SRSTN_REQ_MASK = 1 << DDRPHY_SRSTN_REQ_SHIFT, 259*4882a593Smuzhiyun DDRPHY_PSRSTN_REQ_SHIFT = 2, 260*4882a593Smuzhiyun DDRPHY_PSRSTN_REQ = 1, 261*4882a593Smuzhiyun DDRPHY_PSRSTN_DIS = 0, 262*4882a593Smuzhiyun DDRPHY_PSRSTN_REQ_MASK = 1 << DDRPHY_PSRSTN_REQ_SHIFT, 263*4882a593Smuzhiyun 264*4882a593Smuzhiyun /* SOFTRST2_CON*/ 265*4882a593Smuzhiyun DDRUPCTL_PSRSTN_REQ_SHIFT = 0, 266*4882a593Smuzhiyun DDRUPCTL_PSRSTN_REQ = 1, 267*4882a593Smuzhiyun DDRUPCTL_PSRSTN_DIS = 0, 268*4882a593Smuzhiyun DDRUPCTL_PSRSTN_REQ_MASK = 1 << DDRUPCTL_PSRSTN_REQ_SHIFT, 269*4882a593Smuzhiyun DDRUPCTL_NSRSTN_REQ_SHIFT = 1, 270*4882a593Smuzhiyun DDRUPCTL_NSRSTN_REQ = 1, 271*4882a593Smuzhiyun DDRUPCTL_NSRSTN_DIS = 0, 272*4882a593Smuzhiyun DDRUPCTL_NSRSTN_REQ_MASK = 1 << DDRUPCTL_NSRSTN_REQ_SHIFT, 273*4882a593Smuzhiyun }; 274*4882a593Smuzhiyun #endif 275