1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * (C) Copyright 2015 Google, Inc
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #ifndef _ASM_ARCH_CLOCK_H
8*4882a593Smuzhiyun #define _ASM_ARCH_CLOCK_H
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun /* define pll mode */
11*4882a593Smuzhiyun #define RKCLK_PLL_MODE_SLOW 0
12*4882a593Smuzhiyun #define RKCLK_PLL_MODE_NORMAL 1
13*4882a593Smuzhiyun #define RKCLK_PLL_MODE_DEEP 2
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun /*
16*4882a593Smuzhiyun * PLL flags
17*4882a593Smuzhiyun */
18*4882a593Smuzhiyun #define ROCKCHIP_PLL_SYNC_RATE BIT(0)
19*4882a593Smuzhiyun /* normal mode only. now only for pll_rk3036, pll_rk3328 type */
20*4882a593Smuzhiyun #define ROCKCHIP_PLL_FIXED_MODE BIT(1)
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun enum {
23*4882a593Smuzhiyun ROCKCHIP_SYSCON_NOC,
24*4882a593Smuzhiyun ROCKCHIP_SYSCON_GRF,
25*4882a593Smuzhiyun ROCKCHIP_SYSCON_SGRF,
26*4882a593Smuzhiyun ROCKCHIP_SYSCON_PMU,
27*4882a593Smuzhiyun ROCKCHIP_SYSCON_PMUGRF,
28*4882a593Smuzhiyun ROCKCHIP_SYSCON_PMUSGRF,
29*4882a593Smuzhiyun ROCKCHIP_SYSCON_CIC,
30*4882a593Smuzhiyun ROCKCHIP_SYSCON_MSCH,
31*4882a593Smuzhiyun ROCKCHIP_SYSCON_USBGRF,
32*4882a593Smuzhiyun ROCKCHIP_SYSCON_PCIE30_PHY_GRF,
33*4882a593Smuzhiyun ROCKCHIP_SYSCON_PHP_GRF,
34*4882a593Smuzhiyun ROCKCHIP_SYSCON_PIPE_PHY0_GRF,
35*4882a593Smuzhiyun ROCKCHIP_SYSCON_PIPE_PHY1_GRF,
36*4882a593Smuzhiyun ROCKCHIP_SYSCON_PIPE_PHY2_GRF,
37*4882a593Smuzhiyun ROCKCHIP_SYSCON_VOP_GRF,
38*4882a593Smuzhiyun ROCKCHIP_SYSCON_VO_GRF,
39*4882a593Smuzhiyun ROCKCHIP_SYSCON_IOC,
40*4882a593Smuzhiyun };
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun /* Standard Rockchip clock numbers */
43*4882a593Smuzhiyun enum rk_clk_id {
44*4882a593Smuzhiyun CLK_OSC,
45*4882a593Smuzhiyun CLK_ARM,
46*4882a593Smuzhiyun CLK_DDR,
47*4882a593Smuzhiyun CLK_CODEC,
48*4882a593Smuzhiyun CLK_GENERAL,
49*4882a593Smuzhiyun CLK_NEW,
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun CLK_COUNT,
52*4882a593Smuzhiyun };
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun #define PLL(_type, _id, _con, _mode, _mshift, \
55*4882a593Smuzhiyun _lshift, _pflags, _rtable) \
56*4882a593Smuzhiyun { \
57*4882a593Smuzhiyun .id = _id, \
58*4882a593Smuzhiyun .type = _type, \
59*4882a593Smuzhiyun .con_offset = _con, \
60*4882a593Smuzhiyun .mode_offset = _mode, \
61*4882a593Smuzhiyun .mode_shift = _mshift, \
62*4882a593Smuzhiyun .lock_shift = _lshift, \
63*4882a593Smuzhiyun .pll_flags = _pflags, \
64*4882a593Smuzhiyun .rate_table = _rtable, \
65*4882a593Smuzhiyun }
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun #define RK3036_PLL_RATE(_rate, _refdiv, _fbdiv, _postdiv1, \
68*4882a593Smuzhiyun _postdiv2, _dsmpd, _frac) \
69*4882a593Smuzhiyun { \
70*4882a593Smuzhiyun .rate = _rate##U, \
71*4882a593Smuzhiyun .fbdiv = _fbdiv, \
72*4882a593Smuzhiyun .postdiv1 = _postdiv1, \
73*4882a593Smuzhiyun .refdiv = _refdiv, \
74*4882a593Smuzhiyun .postdiv2 = _postdiv2, \
75*4882a593Smuzhiyun .dsmpd = _dsmpd, \
76*4882a593Smuzhiyun .frac = _frac, \
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun #define RK3588_PLL_RATE(_rate, _p, _m, _s, _k) \
80*4882a593Smuzhiyun { \
81*4882a593Smuzhiyun .rate = _rate##U, \
82*4882a593Smuzhiyun .p = _p, \
83*4882a593Smuzhiyun .m = _m, \
84*4882a593Smuzhiyun .s = _s, \
85*4882a593Smuzhiyun .k = _k, \
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun struct rockchip_pll_rate_table {
89*4882a593Smuzhiyun unsigned long rate;
90*4882a593Smuzhiyun unsigned int nr;
91*4882a593Smuzhiyun unsigned int nf;
92*4882a593Smuzhiyun unsigned int no;
93*4882a593Smuzhiyun unsigned int nb;
94*4882a593Smuzhiyun /* for RK3036/RK3399 */
95*4882a593Smuzhiyun unsigned int fbdiv;
96*4882a593Smuzhiyun unsigned int postdiv1;
97*4882a593Smuzhiyun unsigned int refdiv;
98*4882a593Smuzhiyun unsigned int postdiv2;
99*4882a593Smuzhiyun unsigned int dsmpd;
100*4882a593Smuzhiyun unsigned int frac;
101*4882a593Smuzhiyun /* for RK3588 */
102*4882a593Smuzhiyun unsigned int m;
103*4882a593Smuzhiyun unsigned int p;
104*4882a593Smuzhiyun unsigned int s;
105*4882a593Smuzhiyun unsigned int k;
106*4882a593Smuzhiyun };
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun enum rockchip_pll_type {
109*4882a593Smuzhiyun pll_rk3036,
110*4882a593Smuzhiyun pll_rk3066,
111*4882a593Smuzhiyun pll_rk3328,
112*4882a593Smuzhiyun pll_rk3366,
113*4882a593Smuzhiyun pll_rk3399,
114*4882a593Smuzhiyun pll_rk3588,
115*4882a593Smuzhiyun };
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun struct rockchip_pll_clock {
118*4882a593Smuzhiyun unsigned int id;
119*4882a593Smuzhiyun unsigned int con_offset;
120*4882a593Smuzhiyun unsigned int mode_offset;
121*4882a593Smuzhiyun unsigned int mode_shift;
122*4882a593Smuzhiyun unsigned int lock_shift;
123*4882a593Smuzhiyun enum rockchip_pll_type type;
124*4882a593Smuzhiyun unsigned int pll_flags;
125*4882a593Smuzhiyun struct rockchip_pll_rate_table *rate_table;
126*4882a593Smuzhiyun unsigned int mode_mask;
127*4882a593Smuzhiyun };
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun struct rockchip_cpu_rate_table {
130*4882a593Smuzhiyun unsigned long rate;
131*4882a593Smuzhiyun unsigned int aclk_div;
132*4882a593Smuzhiyun unsigned int pclk_div;
133*4882a593Smuzhiyun };
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun #ifdef CONFIG_ROCKCHIP_IMAGE_TINY
rockchip_pll_get_rate(struct rockchip_pll_clock * pll,void __iomem * base,ulong pll_id)136*4882a593Smuzhiyun static inline ulong rockchip_pll_get_rate(struct rockchip_pll_clock *pll,
137*4882a593Smuzhiyun void __iomem *base,
138*4882a593Smuzhiyun ulong pll_id)
139*4882a593Smuzhiyun {
140*4882a593Smuzhiyun return 0;
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun
rockchip_pll_set_rate(struct rockchip_pll_clock * pll,void __iomem * base,ulong pll_id,ulong drate)143*4882a593Smuzhiyun static inline int rockchip_pll_set_rate(struct rockchip_pll_clock *pll,
144*4882a593Smuzhiyun void __iomem *base, ulong pll_id,
145*4882a593Smuzhiyun ulong drate)
146*4882a593Smuzhiyun {
147*4882a593Smuzhiyun return 0;
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun static inline const struct rockchip_cpu_rate_table *
rockchip_get_cpu_settings(struct rockchip_cpu_rate_table * cpu_table,ulong rate)151*4882a593Smuzhiyun rockchip_get_cpu_settings(struct rockchip_cpu_rate_table *cpu_table,
152*4882a593Smuzhiyun ulong rate)
153*4882a593Smuzhiyun {
154*4882a593Smuzhiyun return NULL;
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun #else
157*4882a593Smuzhiyun int rockchip_pll_set_rate(struct rockchip_pll_clock *pll,
158*4882a593Smuzhiyun void __iomem *base, ulong clk_id,
159*4882a593Smuzhiyun ulong drate);
160*4882a593Smuzhiyun ulong rockchip_pll_get_rate(struct rockchip_pll_clock *pll,
161*4882a593Smuzhiyun void __iomem *base, ulong clk_id);
162*4882a593Smuzhiyun const struct rockchip_cpu_rate_table *
163*4882a593Smuzhiyun rockchip_get_cpu_settings(struct rockchip_cpu_rate_table *cpu_table,
164*4882a593Smuzhiyun ulong rate);
165*4882a593Smuzhiyun #endif
166*4882a593Smuzhiyun
rk_pll_id(enum rk_clk_id clk_id)167*4882a593Smuzhiyun static inline int rk_pll_id(enum rk_clk_id clk_id)
168*4882a593Smuzhiyun {
169*4882a593Smuzhiyun return clk_id - 1;
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun struct sysreset_reg {
173*4882a593Smuzhiyun unsigned int glb_srst_fst_value;
174*4882a593Smuzhiyun unsigned int glb_srst_snd_value;
175*4882a593Smuzhiyun };
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun struct softreset_reg {
178*4882a593Smuzhiyun void __iomem *base;
179*4882a593Smuzhiyun unsigned int sf_reset_offset;
180*4882a593Smuzhiyun unsigned int sf_reset_num;
181*4882a593Smuzhiyun };
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun /**
184*4882a593Smuzhiyun * clk_get_divisor() - Calculate the required clock divisior
185*4882a593Smuzhiyun *
186*4882a593Smuzhiyun * Given an input rate and a required output_rate, calculate the Rockchip
187*4882a593Smuzhiyun * divisor needed to achieve this.
188*4882a593Smuzhiyun *
189*4882a593Smuzhiyun * @input_rate: Input clock rate in Hz
190*4882a593Smuzhiyun * @output_rate: Output clock rate in Hz
191*4882a593Smuzhiyun * @return divisor register value to use
192*4882a593Smuzhiyun */
clk_get_divisor(ulong input_rate,uint output_rate)193*4882a593Smuzhiyun static inline u32 clk_get_divisor(ulong input_rate, uint output_rate)
194*4882a593Smuzhiyun {
195*4882a593Smuzhiyun uint clk_div;
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun clk_div = input_rate / output_rate;
198*4882a593Smuzhiyun clk_div = (clk_div + 1) & 0xfffe;
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun return clk_div;
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun /**
204*4882a593Smuzhiyun * rockchip_get_cru() - get a pointer to the clock/reset unit registers
205*4882a593Smuzhiyun *
206*4882a593Smuzhiyun * @return pointer to registers, or -ve error on error
207*4882a593Smuzhiyun */
208*4882a593Smuzhiyun void *rockchip_get_cru(void);
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun /**
211*4882a593Smuzhiyun * rockchip_get_pmucru() - get a pointer to the clock/reset unit registers
212*4882a593Smuzhiyun *
213*4882a593Smuzhiyun * @return pointer to registers, or -ve error on error
214*4882a593Smuzhiyun */
215*4882a593Smuzhiyun void *rockchip_get_pmucru(void);
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun struct rk3288_cru;
218*4882a593Smuzhiyun struct rk3288_grf;
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun void rk3288_clk_configure_cpu(struct rk3288_cru *cru, struct rk3288_grf *grf);
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun int rockchip_get_clk(struct udevice **devp);
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun int rockchip_get_scmi_clk(struct udevice **devp);
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun #endif
227