1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * (C) Copyright 2010 3*4882a593Smuzhiyun * Texas Instruments, <www.ti.com> 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Aneesh V <aneesh@ti.com> 6*4882a593Smuzhiyun * Sricharan R <r.sricharan@ti.com> 7*4882a593Smuzhiyun * 8*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 9*4882a593Smuzhiyun */ 10*4882a593Smuzhiyun #ifndef _CLOCKS_OMAP5_H_ 11*4882a593Smuzhiyun #define _CLOCKS_OMAP5_H_ 12*4882a593Smuzhiyun #include <common.h> 13*4882a593Smuzhiyun #include <asm/omap_common.h> 14*4882a593Smuzhiyun 15*4882a593Smuzhiyun /* 16*4882a593Smuzhiyun * Assuming a maximum of 1.5 GHz ARM speed and a minimum of 2 cycles per 17*4882a593Smuzhiyun * loop, allow for a minimum of 2 ms wait (in reality the wait will be 18*4882a593Smuzhiyun * much more than that) 19*4882a593Smuzhiyun */ 20*4882a593Smuzhiyun #define LDELAY 1000000 21*4882a593Smuzhiyun 22*4882a593Smuzhiyun /* CM_DLL_CTRL */ 23*4882a593Smuzhiyun #define CM_DLL_CTRL_OVERRIDE_SHIFT 0 24*4882a593Smuzhiyun #define CM_DLL_CTRL_OVERRIDE_MASK (1 << 0) 25*4882a593Smuzhiyun #define CM_DLL_CTRL_NO_OVERRIDE 0 26*4882a593Smuzhiyun 27*4882a593Smuzhiyun /* CM_CLKMODE_DPLL */ 28*4882a593Smuzhiyun #define CM_CLKMODE_DPLL_REGM4XEN_SHIFT 11 29*4882a593Smuzhiyun #define CM_CLKMODE_DPLL_REGM4XEN_MASK (1 << 11) 30*4882a593Smuzhiyun #define CM_CLKMODE_DPLL_LPMODE_EN_SHIFT 10 31*4882a593Smuzhiyun #define CM_CLKMODE_DPLL_LPMODE_EN_MASK (1 << 10) 32*4882a593Smuzhiyun #define CM_CLKMODE_DPLL_RELOCK_RAMP_EN_SHIFT 9 33*4882a593Smuzhiyun #define CM_CLKMODE_DPLL_RELOCK_RAMP_EN_MASK (1 << 9) 34*4882a593Smuzhiyun #define CM_CLKMODE_DPLL_DRIFTGUARD_EN_SHIFT 8 35*4882a593Smuzhiyun #define CM_CLKMODE_DPLL_DRIFTGUARD_EN_MASK (1 << 8) 36*4882a593Smuzhiyun #define CM_CLKMODE_DPLL_RAMP_RATE_SHIFT 5 37*4882a593Smuzhiyun #define CM_CLKMODE_DPLL_RAMP_RATE_MASK (0x7 << 5) 38*4882a593Smuzhiyun #define CM_CLKMODE_DPLL_EN_SHIFT 0 39*4882a593Smuzhiyun #define CM_CLKMODE_DPLL_EN_MASK (0x7 << 0) 40*4882a593Smuzhiyun 41*4882a593Smuzhiyun #define CM_CLKMODE_DPLL_DPLL_EN_SHIFT 0 42*4882a593Smuzhiyun #define CM_CLKMODE_DPLL_DPLL_EN_MASK 7 43*4882a593Smuzhiyun 44*4882a593Smuzhiyun #define DPLL_EN_STOP 1 45*4882a593Smuzhiyun #define DPLL_EN_MN_BYPASS 4 46*4882a593Smuzhiyun #define DPLL_EN_LOW_POWER_BYPASS 5 47*4882a593Smuzhiyun #define DPLL_EN_FAST_RELOCK_BYPASS 6 48*4882a593Smuzhiyun #define DPLL_EN_LOCK 7 49*4882a593Smuzhiyun 50*4882a593Smuzhiyun /* CM_IDLEST_DPLL fields */ 51*4882a593Smuzhiyun #define ST_DPLL_CLK_MASK 1 52*4882a593Smuzhiyun 53*4882a593Smuzhiyun /* SGX */ 54*4882a593Smuzhiyun #define CLKSEL_GPU_HYD_GCLK_MASK (1 << 25) 55*4882a593Smuzhiyun #define CLKSEL_GPU_CORE_GCLK_MASK (1 << 24) 56*4882a593Smuzhiyun 57*4882a593Smuzhiyun /* CM_CLKSEL_DPLL */ 58*4882a593Smuzhiyun #define CM_CLKSEL_DPLL_DPLL_SD_DIV_SHIFT 24 59*4882a593Smuzhiyun #define CM_CLKSEL_DPLL_DPLL_SD_DIV_MASK (0xFF << 24) 60*4882a593Smuzhiyun #define CM_CLKSEL_DPLL_M_SHIFT 8 61*4882a593Smuzhiyun #define CM_CLKSEL_DPLL_M_MASK (0x7FF << 8) 62*4882a593Smuzhiyun #define CM_CLKSEL_DPLL_N_SHIFT 0 63*4882a593Smuzhiyun #define CM_CLKSEL_DPLL_N_MASK 0x7F 64*4882a593Smuzhiyun #define CM_CLKSEL_DCC_EN_SHIFT 22 65*4882a593Smuzhiyun #define CM_CLKSEL_DCC_EN_MASK (1 << 22) 66*4882a593Smuzhiyun 67*4882a593Smuzhiyun /* CM_SYS_CLKSEL */ 68*4882a593Smuzhiyun #define CM_SYS_CLKSEL_SYS_CLKSEL_MASK 7 69*4882a593Smuzhiyun 70*4882a593Smuzhiyun /* CM_CLKSEL_CORE */ 71*4882a593Smuzhiyun #define CLKSEL_CORE_SHIFT 0 72*4882a593Smuzhiyun #define CLKSEL_L3_SHIFT 4 73*4882a593Smuzhiyun #define CLKSEL_L4_SHIFT 8 74*4882a593Smuzhiyun 75*4882a593Smuzhiyun #define CLKSEL_CORE_X2_DIV_1 0 76*4882a593Smuzhiyun #define CLKSEL_L3_CORE_DIV_2 1 77*4882a593Smuzhiyun #define CLKSEL_L4_L3_DIV_2 1 78*4882a593Smuzhiyun 79*4882a593Smuzhiyun /* CM_ABE_PLL_REF_CLKSEL */ 80*4882a593Smuzhiyun #define CM_ABE_PLL_REF_CLKSEL_CLKSEL_SHIFT 0 81*4882a593Smuzhiyun #define CM_ABE_PLL_REF_CLKSEL_CLKSEL_MASK 1 82*4882a593Smuzhiyun #define CM_ABE_PLL_REF_CLKSEL_CLKSEL_SYSCLK 0 83*4882a593Smuzhiyun #define CM_ABE_PLL_REF_CLKSEL_CLKSEL_32KCLK 1 84*4882a593Smuzhiyun 85*4882a593Smuzhiyun /* CM_CLKSEL_ABE_PLL_SYS */ 86*4882a593Smuzhiyun #define CM_CLKSEL_ABE_PLL_SYS_CLKSEL_SHIFT 0 87*4882a593Smuzhiyun #define CM_CLKSEL_ABE_PLL_SYS_CLKSEL_MASK 1 88*4882a593Smuzhiyun #define CM_ABE_PLL_SYS_CLKSEL_SYSCLK1 0 89*4882a593Smuzhiyun #define CM_ABE_PLL_SYS_CLKSEL_SYSCLK2 1 90*4882a593Smuzhiyun 91*4882a593Smuzhiyun /* CM_BYPCLK_DPLL_IVA */ 92*4882a593Smuzhiyun #define CM_BYPCLK_DPLL_IVA_CLKSEL_SHIFT 0 93*4882a593Smuzhiyun #define CM_BYPCLK_DPLL_IVA_CLKSEL_MASK 3 94*4882a593Smuzhiyun 95*4882a593Smuzhiyun #define DPLL_IVA_CLKSEL_CORE_X2_DIV_2 1 96*4882a593Smuzhiyun 97*4882a593Smuzhiyun /* CM_SHADOW_FREQ_CONFIG1 */ 98*4882a593Smuzhiyun #define SHADOW_FREQ_CONFIG1_FREQ_UPDATE_MASK 1 99*4882a593Smuzhiyun #define SHADOW_FREQ_CONFIG1_DLL_OVERRIDE_MASK 4 100*4882a593Smuzhiyun #define SHADOW_FREQ_CONFIG1_DLL_RESET_MASK 8 101*4882a593Smuzhiyun 102*4882a593Smuzhiyun #define SHADOW_FREQ_CONFIG1_DPLL_EN_SHIFT 8 103*4882a593Smuzhiyun #define SHADOW_FREQ_CONFIG1_DPLL_EN_MASK (7 << 8) 104*4882a593Smuzhiyun 105*4882a593Smuzhiyun #define SHADOW_FREQ_CONFIG1_M2_DIV_SHIFT 11 106*4882a593Smuzhiyun #define SHADOW_FREQ_CONFIG1_M2_DIV_MASK (0x1F << 11) 107*4882a593Smuzhiyun 108*4882a593Smuzhiyun /*CM_<clock_domain>__CLKCTRL */ 109*4882a593Smuzhiyun #define CD_CLKCTRL_CLKTRCTRL_SHIFT 0 110*4882a593Smuzhiyun #define CD_CLKCTRL_CLKTRCTRL_MASK 3 111*4882a593Smuzhiyun 112*4882a593Smuzhiyun #define CD_CLKCTRL_CLKTRCTRL_NO_SLEEP 0 113*4882a593Smuzhiyun #define CD_CLKCTRL_CLKTRCTRL_SW_SLEEP 1 114*4882a593Smuzhiyun #define CD_CLKCTRL_CLKTRCTRL_SW_WKUP 2 115*4882a593Smuzhiyun #define CD_CLKCTRL_CLKTRCTRL_HW_AUTO 3 116*4882a593Smuzhiyun 117*4882a593Smuzhiyun 118*4882a593Smuzhiyun /* CM_<clock_domain>_<module>_CLKCTRL */ 119*4882a593Smuzhiyun #define MODULE_CLKCTRL_MODULEMODE_SHIFT 0 120*4882a593Smuzhiyun #define MODULE_CLKCTRL_MODULEMODE_MASK 3 121*4882a593Smuzhiyun #define MODULE_CLKCTRL_IDLEST_SHIFT 16 122*4882a593Smuzhiyun #define MODULE_CLKCTRL_IDLEST_MASK (3 << 16) 123*4882a593Smuzhiyun 124*4882a593Smuzhiyun #define MODULE_CLKCTRL_MODULEMODE_SW_DISABLE 0 125*4882a593Smuzhiyun #define MODULE_CLKCTRL_MODULEMODE_HW_AUTO 1 126*4882a593Smuzhiyun #define MODULE_CLKCTRL_MODULEMODE_SW_EXPLICIT_EN 2 127*4882a593Smuzhiyun 128*4882a593Smuzhiyun #define MODULE_CLKCTRL_IDLEST_FULLY_FUNCTIONAL 0 129*4882a593Smuzhiyun #define MODULE_CLKCTRL_IDLEST_TRANSITIONING 1 130*4882a593Smuzhiyun #define MODULE_CLKCTRL_IDLEST_IDLE 2 131*4882a593Smuzhiyun #define MODULE_CLKCTRL_IDLEST_DISABLED 3 132*4882a593Smuzhiyun 133*4882a593Smuzhiyun /* CM_L4PER_GPIO4_CLKCTRL */ 134*4882a593Smuzhiyun #define GPIO4_CLKCTRL_OPTFCLKEN_MASK (1 << 8) 135*4882a593Smuzhiyun 136*4882a593Smuzhiyun /* CM_L3INIT_HSMMCn_CLKCTRL */ 137*4882a593Smuzhiyun #define HSMMC_CLKCTRL_CLKSEL_MASK (1 << 24) 138*4882a593Smuzhiyun #define HSMMC_CLKCTRL_CLKSEL_DIV_MASK (1 << 25) 139*4882a593Smuzhiyun 140*4882a593Smuzhiyun /* CM_L3INIT_SATA_CLKCTRL */ 141*4882a593Smuzhiyun #define SATA_CLKCTRL_OPTFCLKEN_MASK (1 << 8) 142*4882a593Smuzhiyun 143*4882a593Smuzhiyun /* CM_WKUP_GPTIMER1_CLKCTRL */ 144*4882a593Smuzhiyun #define GPTIMER1_CLKCTRL_CLKSEL_MASK (1 << 24) 145*4882a593Smuzhiyun 146*4882a593Smuzhiyun /* CM_CAM_ISS_CLKCTRL */ 147*4882a593Smuzhiyun #define ISS_CLKCTRL_OPTFCLKEN_MASK (1 << 8) 148*4882a593Smuzhiyun 149*4882a593Smuzhiyun /* CM_DSS_DSS_CLKCTRL */ 150*4882a593Smuzhiyun #define DSS_CLKCTRL_OPTFCLKEN_MASK 0xF00 151*4882a593Smuzhiyun 152*4882a593Smuzhiyun /* CM_L3INIT_USBPHY_CLKCTRL */ 153*4882a593Smuzhiyun #define USBPHY_CLKCTRL_OPTFCLKEN_PHY_48M_MASK 8 154*4882a593Smuzhiyun 155*4882a593Smuzhiyun /* CM_L3INIT_USB_HOST_HS_CLKCTRL */ 156*4882a593Smuzhiyun #define OPTFCLKEN_FUNC48M_CLK (1 << 15) 157*4882a593Smuzhiyun #define OPTFCLKEN_HSIC480M_P2_CLK (1 << 14) 158*4882a593Smuzhiyun #define OPTFCLKEN_HSIC480M_P1_CLK (1 << 13) 159*4882a593Smuzhiyun #define OPTFCLKEN_HSIC60M_P2_CLK (1 << 12) 160*4882a593Smuzhiyun #define OPTFCLKEN_HSIC60M_P1_CLK (1 << 11) 161*4882a593Smuzhiyun #define OPTFCLKEN_UTMI_P3_CLK (1 << 10) 162*4882a593Smuzhiyun #define OPTFCLKEN_UTMI_P2_CLK (1 << 9) 163*4882a593Smuzhiyun #define OPTFCLKEN_UTMI_P1_CLK (1 << 8) 164*4882a593Smuzhiyun #define OPTFCLKEN_HSIC480M_P3_CLK (1 << 7) 165*4882a593Smuzhiyun #define OPTFCLKEN_HSIC60M_P3_CLK (1 << 6) 166*4882a593Smuzhiyun 167*4882a593Smuzhiyun /* CM_L3INIT_USB_TLL_HS_CLKCTRL */ 168*4882a593Smuzhiyun #define OPTFCLKEN_USB_CH0_CLK_ENABLE (1 << 8) 169*4882a593Smuzhiyun #define OPTFCLKEN_USB_CH1_CLK_ENABLE (1 << 9) 170*4882a593Smuzhiyun #define OPTFCLKEN_USB_CH2_CLK_ENABLE (1 << 10) 171*4882a593Smuzhiyun 172*4882a593Smuzhiyun /* CM_COREAON_USB_PHY_CORE_CLKCTRL */ 173*4882a593Smuzhiyun #define USBPHY_CORE_CLKCTRL_OPTFCLKEN_CLK32K (1 << 8) 174*4882a593Smuzhiyun 175*4882a593Smuzhiyun /* CM_COREAON_L3INIT_60M_GFCLK_CLKCTRL */ 176*4882a593Smuzhiyun #define L3INIT_CLKCTRL_OPTFCLKEN_60M_GFCLK (1 << 8) 177*4882a593Smuzhiyun 178*4882a593Smuzhiyun /* CM_L3INIT_USB_OTG_SS_CLKCTRL */ 179*4882a593Smuzhiyun #define OTG_SS_CLKCTRL_MODULEMODE_HW (1 << 0) 180*4882a593Smuzhiyun #define OPTFCLKEN_REFCLK960M (1 << 8) 181*4882a593Smuzhiyun 182*4882a593Smuzhiyun /* CM_L3INIT_OCP2SCP1_CLKCTRL */ 183*4882a593Smuzhiyun #define OCP2SCP1_CLKCTRL_MODULEMODE_HW (1 << 0) 184*4882a593Smuzhiyun 185*4882a593Smuzhiyun /* CM_MPU_MPU_CLKCTRL */ 186*4882a593Smuzhiyun #define MPU_CLKCTRL_CLKSEL_EMIF_DIV_MODE_SHIFT 24 187*4882a593Smuzhiyun #define MPU_CLKCTRL_CLKSEL_EMIF_DIV_MODE_MASK (3 << 24) 188*4882a593Smuzhiyun #define MPU_CLKCTRL_CLKSEL_ABE_DIV_MODE_SHIFT 26 189*4882a593Smuzhiyun #define MPU_CLKCTRL_CLKSEL_ABE_DIV_MODE_MASK (1 << 26) 190*4882a593Smuzhiyun 191*4882a593Smuzhiyun /* CM_WKUPAON_SCRM_CLKCTRL */ 192*4882a593Smuzhiyun #define OPTFCLKEN_SCRM_PER_SHIFT 9 193*4882a593Smuzhiyun #define OPTFCLKEN_SCRM_PER_MASK (1 << 9) 194*4882a593Smuzhiyun #define OPTFCLKEN_SCRM_CORE_SHIFT 8 195*4882a593Smuzhiyun #define OPTFCLKEN_SCRM_CORE_MASK (1 << 8) 196*4882a593Smuzhiyun 197*4882a593Smuzhiyun /* CM_COREAON_IO_SRCOMP_CLKCTRL */ 198*4882a593Smuzhiyun #define OPTFCLKEN_SRCOMP_FCLK_SHIFT 8 199*4882a593Smuzhiyun #define OPTFCLKEN_SRCOMP_FCLK_MASK (1 << 8) 200*4882a593Smuzhiyun 201*4882a593Smuzhiyun /* PRM_RSTTIME */ 202*4882a593Smuzhiyun #define RSTTIME1_SHIFT 0 203*4882a593Smuzhiyun #define RSTTIME1_MASK (0x3ff << 0) 204*4882a593Smuzhiyun 205*4882a593Smuzhiyun /* Clock frequencies */ 206*4882a593Smuzhiyun #define OMAP_SYS_CLK_IND_38_4_MHZ 6 207*4882a593Smuzhiyun 208*4882a593Smuzhiyun /* PRM_VC_VAL_BYPASS */ 209*4882a593Smuzhiyun #define PRM_VC_I2C_CHANNEL_FREQ_KHZ 400 210*4882a593Smuzhiyun 211*4882a593Smuzhiyun /* CTRL_CORE_SRCOMP_NORTH_SIDE */ 212*4882a593Smuzhiyun #define USB2PHY_DISCHGDET (1 << 29) 213*4882a593Smuzhiyun #define USB2PHY_AUTORESUME_EN (1 << 30) 214*4882a593Smuzhiyun 215*4882a593Smuzhiyun /* SMPS */ 216*4882a593Smuzhiyun #define SMPS_I2C_SLAVE_ADDR 0x12 217*4882a593Smuzhiyun #define SMPS_REG_ADDR_12_MPU 0x23 218*4882a593Smuzhiyun #define SMPS_REG_ADDR_45_IVA 0x2B 219*4882a593Smuzhiyun #define SMPS_REG_ADDR_8_CORE 0x37 220*4882a593Smuzhiyun 221*4882a593Smuzhiyun /* PALMAS VOLTAGE SETTINGS in mv for OPP_NOMINAL */ 222*4882a593Smuzhiyun /* ES1.0 settings */ 223*4882a593Smuzhiyun #define VDD_MPU 1040 224*4882a593Smuzhiyun #define VDD_MM 1040 225*4882a593Smuzhiyun #define VDD_CORE 1040 226*4882a593Smuzhiyun 227*4882a593Smuzhiyun #define VDD_MPU_LOW 890 228*4882a593Smuzhiyun #define VDD_MM_LOW 890 229*4882a593Smuzhiyun #define VDD_CORE_LOW 890 230*4882a593Smuzhiyun 231*4882a593Smuzhiyun /* ES2.0 settings */ 232*4882a593Smuzhiyun #define VDD_MPU_ES2 1060 233*4882a593Smuzhiyun #define VDD_MM_ES2 1025 234*4882a593Smuzhiyun #define VDD_CORE_ES2 1040 235*4882a593Smuzhiyun 236*4882a593Smuzhiyun #define VDD_MPU_ES2_HIGH 1250 237*4882a593Smuzhiyun #define VDD_MM_ES2_OD 1120 238*4882a593Smuzhiyun 239*4882a593Smuzhiyun /* Efuse register offsets for OMAP5 platform */ 240*4882a593Smuzhiyun #define OMAP5_ES2_EFUSE_BASE 0x4A002000 241*4882a593Smuzhiyun #define OMAP5_ES2_PROD_REGBITS 16 242*4882a593Smuzhiyun 243*4882a593Smuzhiyun /* CONTROL_STD_FUSE_OPP_VDD_CORE_3 */ 244*4882a593Smuzhiyun #define OMAP5_ES2_PROD_CORE_OPNO_VMIN (OMAP5_ES2_EFUSE_BASE + 0x1D8) 245*4882a593Smuzhiyun 246*4882a593Smuzhiyun /* CONTROL_STD_FUSE_OPP_VDD_MM_4 */ 247*4882a593Smuzhiyun #define OMAP5_ES2_PROD_MM_OPNO_VMIN (OMAP5_ES2_EFUSE_BASE + 0x1A4) 248*4882a593Smuzhiyun /* CONTROL_STD_FUSE_OPP_VDD_MM_5 */ 249*4882a593Smuzhiyun #define OMAP5_ES2_PROD_MM_OPOD_VMIN (OMAP5_ES2_EFUSE_BASE + 0x1A8) 250*4882a593Smuzhiyun /* CONTROL_STD_FUSE_OPP_VDD_MPU_6 */ 251*4882a593Smuzhiyun #define OMAP5_ES2_PROD_MPU_OPNO_VMIN (OMAP5_ES2_EFUSE_BASE + 0x1C4) 252*4882a593Smuzhiyun /* CONTROL_STD_FUSE_OPP_VDD_MPU_7 */ 253*4882a593Smuzhiyun #define OMAP5_ES2_PROD_MPU_OPHI_VMIN (OMAP5_ES2_EFUSE_BASE + 0x1C8) 254*4882a593Smuzhiyun 255*4882a593Smuzhiyun /* DRA74x/75x/72x voltage settings in mv for OPP_NOM per DM */ 256*4882a593Smuzhiyun #define VDD_MPU_DRA7_NOM 1150 257*4882a593Smuzhiyun #define VDD_CORE_DRA7_NOM 1150 258*4882a593Smuzhiyun #define VDD_EVE_DRA7_NOM 1060 259*4882a593Smuzhiyun #define VDD_GPU_DRA7_NOM 1060 260*4882a593Smuzhiyun #define VDD_IVA_DRA7_NOM 1060 261*4882a593Smuzhiyun 262*4882a593Smuzhiyun /* DRA74x/75x/72x voltage settings in mv for OPP_OD per DM */ 263*4882a593Smuzhiyun #define VDD_EVE_DRA7_OD 1150 264*4882a593Smuzhiyun #define VDD_GPU_DRA7_OD 1150 265*4882a593Smuzhiyun #define VDD_IVA_DRA7_OD 1150 266*4882a593Smuzhiyun 267*4882a593Smuzhiyun /* DRA74x/75x/72x voltage settings in mv for OPP_HIGH per DM */ 268*4882a593Smuzhiyun #define VDD_EVE_DRA7_HIGH 1250 269*4882a593Smuzhiyun #define VDD_GPU_DRA7_HIGH 1250 270*4882a593Smuzhiyun #define VDD_IVA_DRA7_HIGH 1250 271*4882a593Smuzhiyun 272*4882a593Smuzhiyun /* Efuse register offsets for DRA7xx platform */ 273*4882a593Smuzhiyun #define DRA752_EFUSE_BASE 0x4A002000 274*4882a593Smuzhiyun #define DRA752_EFUSE_REGBITS 16 275*4882a593Smuzhiyun /* STD_FUSE_OPP_VMIN_IVA_2 */ 276*4882a593Smuzhiyun #define STD_FUSE_OPP_VMIN_IVA_NOM (DRA752_EFUSE_BASE + 0x05CC) 277*4882a593Smuzhiyun /* STD_FUSE_OPP_VMIN_IVA_3 */ 278*4882a593Smuzhiyun #define STD_FUSE_OPP_VMIN_IVA_OD (DRA752_EFUSE_BASE + 0x05D0) 279*4882a593Smuzhiyun /* STD_FUSE_OPP_VMIN_IVA_4 */ 280*4882a593Smuzhiyun #define STD_FUSE_OPP_VMIN_IVA_HIGH (DRA752_EFUSE_BASE + 0x05D4) 281*4882a593Smuzhiyun /* STD_FUSE_OPP_VMIN_DSPEVE_2 */ 282*4882a593Smuzhiyun #define STD_FUSE_OPP_VMIN_DSPEVE_NOM (DRA752_EFUSE_BASE + 0x05E0) 283*4882a593Smuzhiyun /* STD_FUSE_OPP_VMIN_DSPEVE_3 */ 284*4882a593Smuzhiyun #define STD_FUSE_OPP_VMIN_DSPEVE_OD (DRA752_EFUSE_BASE + 0x05E4) 285*4882a593Smuzhiyun /* STD_FUSE_OPP_VMIN_DSPEVE_4 */ 286*4882a593Smuzhiyun #define STD_FUSE_OPP_VMIN_DSPEVE_HIGH (DRA752_EFUSE_BASE + 0x05E8) 287*4882a593Smuzhiyun /* STD_FUSE_OPP_VMIN_CORE_2 */ 288*4882a593Smuzhiyun #define STD_FUSE_OPP_VMIN_CORE_NOM (DRA752_EFUSE_BASE + 0x05F4) 289*4882a593Smuzhiyun /* STD_FUSE_OPP_VMIN_GPU_2 */ 290*4882a593Smuzhiyun #define STD_FUSE_OPP_VMIN_GPU_NOM (DRA752_EFUSE_BASE + 0x1B08) 291*4882a593Smuzhiyun /* STD_FUSE_OPP_VMIN_GPU_3 */ 292*4882a593Smuzhiyun #define STD_FUSE_OPP_VMIN_GPU_OD (DRA752_EFUSE_BASE + 0x1B0C) 293*4882a593Smuzhiyun /* STD_FUSE_OPP_VMIN_GPU_4 */ 294*4882a593Smuzhiyun #define STD_FUSE_OPP_VMIN_GPU_HIGH (DRA752_EFUSE_BASE + 0x1B10) 295*4882a593Smuzhiyun /* STD_FUSE_OPP_VMIN_MPU_2 */ 296*4882a593Smuzhiyun #define STD_FUSE_OPP_VMIN_MPU_NOM (DRA752_EFUSE_BASE + 0x1B20) 297*4882a593Smuzhiyun /* STD_FUSE_OPP_VMIN_MPU_3 */ 298*4882a593Smuzhiyun #define STD_FUSE_OPP_VMIN_MPU_OD (DRA752_EFUSE_BASE + 0x1B24) 299*4882a593Smuzhiyun /* STD_FUSE_OPP_VMIN_MPU_4 */ 300*4882a593Smuzhiyun #define STD_FUSE_OPP_VMIN_MPU_HIGH (DRA752_EFUSE_BASE + 0x1B28) 301*4882a593Smuzhiyun 302*4882a593Smuzhiyun #if defined(CONFIG_DRA7_MPU_OPP_HIGH) 303*4882a593Smuzhiyun #define DRA7_MPU_OPP OPP_HIGH 304*4882a593Smuzhiyun #elif defined(CONFIG_DRA7_MPU_OPP_OD) 305*4882a593Smuzhiyun #define DRA7_MPU_OPP OPP_OD 306*4882a593Smuzhiyun #else /* OPP_NOM default */ 307*4882a593Smuzhiyun #define DRA7_MPU_OPP OPP_NOM 308*4882a593Smuzhiyun #endif 309*4882a593Smuzhiyun 310*4882a593Smuzhiyun /* OPP_NOM only available option for CORE */ 311*4882a593Smuzhiyun #define DRA7_CORE_OPP OPP_NOM 312*4882a593Smuzhiyun 313*4882a593Smuzhiyun #if defined(CONFIG_DRA7_DSPEVE_OPP_HIGH) 314*4882a593Smuzhiyun #define DRA7_DSPEVE_OPP OPP_HIGH 315*4882a593Smuzhiyun #elif defined(CONFIG_DRA7_DSPEVE_OPP_OD) 316*4882a593Smuzhiyun #define DRA7_DSPEVE_OPP OPP_OD 317*4882a593Smuzhiyun #else /* OPP_NOM default */ 318*4882a593Smuzhiyun #define DRA7_DSPEVE_OPP OPP_NOM 319*4882a593Smuzhiyun #endif 320*4882a593Smuzhiyun 321*4882a593Smuzhiyun #if defined(CONFIG_DRA7_IVA_OPP_HIGH) 322*4882a593Smuzhiyun #define DRA7_IVA_OPP OPP_HIGH 323*4882a593Smuzhiyun #elif defined(CONFIG_DRA7_IVA_OPP_OD) 324*4882a593Smuzhiyun #define DRA7_IVA_OPP OPP_OD 325*4882a593Smuzhiyun #else /* OPP_NOM default */ 326*4882a593Smuzhiyun #define DRA7_IVA_OPP OPP_NOM 327*4882a593Smuzhiyun #endif 328*4882a593Smuzhiyun 329*4882a593Smuzhiyun #if defined(CONFIG_DRA7_GPU_OPP_HIGH) 330*4882a593Smuzhiyun #define DRA7_GPU_OPP OPP_HIGH 331*4882a593Smuzhiyun #elif defined(CONFIG_DRA7_GPU_OPP_OD) 332*4882a593Smuzhiyun #define DRA7_GPU_OPP OPP_OD 333*4882a593Smuzhiyun #else /* OPP_NOM default */ 334*4882a593Smuzhiyun #define DRA7_GPU_OPP OPP_NOM 335*4882a593Smuzhiyun #endif 336*4882a593Smuzhiyun 337*4882a593Smuzhiyun /* Standard offset is 0.5v expressed in uv */ 338*4882a593Smuzhiyun #define PALMAS_SMPS_BASE_VOLT_UV 500000 339*4882a593Smuzhiyun 340*4882a593Smuzhiyun /* Offset is 0.73V for LP873x */ 341*4882a593Smuzhiyun #define LP873X_BUCK_BASE_VOLT_UV 730000 342*4882a593Smuzhiyun 343*4882a593Smuzhiyun /* TPS659038 */ 344*4882a593Smuzhiyun #define TPS659038_I2C_SLAVE_ADDR 0x58 345*4882a593Smuzhiyun #define TPS659038_REG_ADDR_SMPS12 0x23 346*4882a593Smuzhiyun #define TPS659038_REG_ADDR_SMPS45 0x2B 347*4882a593Smuzhiyun #define TPS659038_REG_ADDR_SMPS6 0x2F 348*4882a593Smuzhiyun #define TPS659038_REG_ADDR_SMPS7 0x33 349*4882a593Smuzhiyun #define TPS659038_REG_ADDR_SMPS8 0x37 350*4882a593Smuzhiyun 351*4882a593Smuzhiyun /* TPS65917 */ 352*4882a593Smuzhiyun #define TPS65917_I2C_SLAVE_ADDR 0x58 353*4882a593Smuzhiyun #define TPS65917_REG_ADDR_SMPS1 0x23 354*4882a593Smuzhiyun #define TPS65917_REG_ADDR_SMPS2 0x27 355*4882a593Smuzhiyun #define TPS65917_REG_ADDR_SMPS3 0x2F 356*4882a593Smuzhiyun 357*4882a593Smuzhiyun /* LP873X */ 358*4882a593Smuzhiyun #define LP873X_I2C_SLAVE_ADDR 0x60 359*4882a593Smuzhiyun #define LP873X_REG_ADDR_BUCK0 0x6 360*4882a593Smuzhiyun #define LP873X_REG_ADDR_BUCK1 0x7 361*4882a593Smuzhiyun #define LP873X_REG_ADDR_LDO1 0xA 362*4882a593Smuzhiyun 363*4882a593Smuzhiyun /* TPS */ 364*4882a593Smuzhiyun #define TPS62361_I2C_SLAVE_ADDR 0x60 365*4882a593Smuzhiyun #define TPS62361_REG_ADDR_SET0 0x0 366*4882a593Smuzhiyun #define TPS62361_REG_ADDR_SET1 0x1 367*4882a593Smuzhiyun #define TPS62361_REG_ADDR_SET2 0x2 368*4882a593Smuzhiyun #define TPS62361_REG_ADDR_SET3 0x3 369*4882a593Smuzhiyun #define TPS62361_REG_ADDR_CTRL 0x4 370*4882a593Smuzhiyun #define TPS62361_REG_ADDR_TEMP 0x5 371*4882a593Smuzhiyun #define TPS62361_REG_ADDR_RMP_CTRL 0x6 372*4882a593Smuzhiyun #define TPS62361_REG_ADDR_CHIP_ID 0x8 373*4882a593Smuzhiyun #define TPS62361_REG_ADDR_CHIP_ID_2 0x9 374*4882a593Smuzhiyun 375*4882a593Smuzhiyun #define TPS62361_BASE_VOLT_MV 500 376*4882a593Smuzhiyun #define TPS62361_VSEL0_GPIO 7 377*4882a593Smuzhiyun 378*4882a593Smuzhiyun /* Defines for DPLL setup */ 379*4882a593Smuzhiyun #define DPLL_LOCKED_FREQ_TOLERANCE_0 0 380*4882a593Smuzhiyun #define DPLL_LOCKED_FREQ_TOLERANCE_500_KHZ 500 381*4882a593Smuzhiyun #define DPLL_LOCKED_FREQ_TOLERANCE_1_MHZ 1000 382*4882a593Smuzhiyun 383*4882a593Smuzhiyun #define DPLL_NO_LOCK 0 384*4882a593Smuzhiyun #define DPLL_LOCK 1 385*4882a593Smuzhiyun 386*4882a593Smuzhiyun #if defined(CONFIG_DRA7XX) 387*4882a593Smuzhiyun #define V_OSCK 20000000 /* Clock output from T2 */ 388*4882a593Smuzhiyun #else 389*4882a593Smuzhiyun #define V_OSCK 19200000 /* Clock output from T2 */ 390*4882a593Smuzhiyun #endif 391*4882a593Smuzhiyun 392*4882a593Smuzhiyun #define V_SCLK V_OSCK 393*4882a593Smuzhiyun 394*4882a593Smuzhiyun /* CKO buffer control */ 395*4882a593Smuzhiyun #define CKOBUFFER_CLK_ENABLE_MASK (1 << 28) 396*4882a593Smuzhiyun 397*4882a593Smuzhiyun /* AUXCLKx reg fields */ 398*4882a593Smuzhiyun #define AUXCLK_ENABLE_MASK (1 << 8) 399*4882a593Smuzhiyun #define AUXCLK_SRCSELECT_SHIFT 1 400*4882a593Smuzhiyun #define AUXCLK_SRCSELECT_MASK (3 << 1) 401*4882a593Smuzhiyun #define AUXCLK_CLKDIV_SHIFT 16 402*4882a593Smuzhiyun #define AUXCLK_CLKDIV_MASK (0xF << 16) 403*4882a593Smuzhiyun 404*4882a593Smuzhiyun #define AUXCLK_SRCSELECT_SYS_CLK 0 405*4882a593Smuzhiyun #define AUXCLK_SRCSELECT_CORE_DPLL 1 406*4882a593Smuzhiyun #define AUXCLK_SRCSELECT_PER_DPLL 2 407*4882a593Smuzhiyun #define AUXCLK_SRCSELECT_ALTERNATE 3 408*4882a593Smuzhiyun 409*4882a593Smuzhiyun #endif /* _CLOCKS_OMAP5_H_ */ 410