xref: /OK3568_Linux_fs/u-boot/arch/arm/include/asm/arch-omap4/clock.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * (C) Copyright 2010
3*4882a593Smuzhiyun  * Texas Instruments, <www.ti.com>
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Aneesh V <aneesh@ti.com>
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun #ifndef _CLOCKS_OMAP4_H_
10*4882a593Smuzhiyun #define _CLOCKS_OMAP4_H_
11*4882a593Smuzhiyun #include <common.h>
12*4882a593Smuzhiyun #include <asm/omap_common.h>
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun /*
15*4882a593Smuzhiyun  * Assuming a maximum of 1.5 GHz ARM speed and a minimum of 2 cycles per
16*4882a593Smuzhiyun  * loop, allow for a minimum of 2 ms wait (in reality the wait will be
17*4882a593Smuzhiyun  * much more than that)
18*4882a593Smuzhiyun  */
19*4882a593Smuzhiyun #define LDELAY		1000000
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun /* CM_DLL_CTRL */
22*4882a593Smuzhiyun #define CM_DLL_CTRL_OVERRIDE_SHIFT	0
23*4882a593Smuzhiyun #define CM_DLL_CTRL_OVERRIDE_MASK	(1 << 0)
24*4882a593Smuzhiyun #define CM_DLL_CTRL_NO_OVERRIDE		0
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun /* CM_CLKMODE_DPLL */
27*4882a593Smuzhiyun #define CM_CLKMODE_DPLL_REGM4XEN_SHIFT		11
28*4882a593Smuzhiyun #define CM_CLKMODE_DPLL_REGM4XEN_MASK		(1 << 11)
29*4882a593Smuzhiyun #define CM_CLKMODE_DPLL_LPMODE_EN_SHIFT		10
30*4882a593Smuzhiyun #define CM_CLKMODE_DPLL_LPMODE_EN_MASK		(1 << 10)
31*4882a593Smuzhiyun #define CM_CLKMODE_DPLL_RELOCK_RAMP_EN_SHIFT	9
32*4882a593Smuzhiyun #define CM_CLKMODE_DPLL_RELOCK_RAMP_EN_MASK	(1 << 9)
33*4882a593Smuzhiyun #define CM_CLKMODE_DPLL_DRIFTGUARD_EN_SHIFT	8
34*4882a593Smuzhiyun #define CM_CLKMODE_DPLL_DRIFTGUARD_EN_MASK	(1 << 8)
35*4882a593Smuzhiyun #define CM_CLKMODE_DPLL_RAMP_RATE_SHIFT		5
36*4882a593Smuzhiyun #define CM_CLKMODE_DPLL_RAMP_RATE_MASK		(0x7 << 5)
37*4882a593Smuzhiyun #define CM_CLKMODE_DPLL_EN_SHIFT		0
38*4882a593Smuzhiyun #define CM_CLKMODE_DPLL_EN_MASK			(0x7 << 0)
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun #define CM_CLKMODE_DPLL_DPLL_EN_SHIFT		0
41*4882a593Smuzhiyun #define CM_CLKMODE_DPLL_DPLL_EN_MASK		7
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun #define DPLL_EN_STOP			1
44*4882a593Smuzhiyun #define DPLL_EN_MN_BYPASS		4
45*4882a593Smuzhiyun #define DPLL_EN_LOW_POWER_BYPASS	5
46*4882a593Smuzhiyun #define DPLL_EN_FAST_RELOCK_BYPASS	6
47*4882a593Smuzhiyun #define DPLL_EN_LOCK			7
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun /* CM_IDLEST_DPLL fields */
50*4882a593Smuzhiyun #define ST_DPLL_CLK_MASK		1
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun /* CM_CLKSEL_DPLL */
53*4882a593Smuzhiyun #define CM_CLKSEL_DPLL_DPLL_SD_DIV_SHIFT	24
54*4882a593Smuzhiyun #define CM_CLKSEL_DPLL_DPLL_SD_DIV_MASK		(0xFF << 24)
55*4882a593Smuzhiyun #define CM_CLKSEL_DPLL_M_SHIFT			8
56*4882a593Smuzhiyun #define CM_CLKSEL_DPLL_M_MASK			(0x7FF << 8)
57*4882a593Smuzhiyun #define CM_CLKSEL_DPLL_N_SHIFT			0
58*4882a593Smuzhiyun #define CM_CLKSEL_DPLL_N_MASK			0x7F
59*4882a593Smuzhiyun #define CM_CLKSEL_DCC_EN_SHIFT			22
60*4882a593Smuzhiyun #define CM_CLKSEL_DCC_EN_MASK			(1 << 22)
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun /* CM_SYS_CLKSEL */
63*4882a593Smuzhiyun #define CM_SYS_CLKSEL_SYS_CLKSEL_MASK  7
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun /* CM_CLKSEL_CORE */
66*4882a593Smuzhiyun #define CLKSEL_CORE_SHIFT	0
67*4882a593Smuzhiyun #define CLKSEL_L3_SHIFT		4
68*4882a593Smuzhiyun #define CLKSEL_L4_SHIFT		8
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun #define CLKSEL_CORE_X2_DIV_1	0
71*4882a593Smuzhiyun #define CLKSEL_L3_CORE_DIV_2	1
72*4882a593Smuzhiyun #define CLKSEL_L4_L3_DIV_2	1
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun /* CM_ABE_PLL_REF_CLKSEL */
75*4882a593Smuzhiyun #define CM_ABE_PLL_REF_CLKSEL_CLKSEL_SHIFT	0
76*4882a593Smuzhiyun #define CM_ABE_PLL_REF_CLKSEL_CLKSEL_MASK	1
77*4882a593Smuzhiyun #define CM_ABE_PLL_REF_CLKSEL_CLKSEL_SYSCLK	0
78*4882a593Smuzhiyun #define CM_ABE_PLL_REF_CLKSEL_CLKSEL_32KCLK	1
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun /* CM_BYPCLK_DPLL_IVA */
81*4882a593Smuzhiyun #define CM_BYPCLK_DPLL_IVA_CLKSEL_SHIFT		0
82*4882a593Smuzhiyun #define CM_BYPCLK_DPLL_IVA_CLKSEL_MASK		3
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun #define DPLL_IVA_CLKSEL_CORE_X2_DIV_2		1
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun /* CM_SHADOW_FREQ_CONFIG1 */
87*4882a593Smuzhiyun #define SHADOW_FREQ_CONFIG1_FREQ_UPDATE_MASK	1
88*4882a593Smuzhiyun #define SHADOW_FREQ_CONFIG1_DLL_OVERRIDE_MASK	4
89*4882a593Smuzhiyun #define SHADOW_FREQ_CONFIG1_DLL_RESET_MASK	8
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun #define SHADOW_FREQ_CONFIG1_DPLL_EN_SHIFT	8
92*4882a593Smuzhiyun #define SHADOW_FREQ_CONFIG1_DPLL_EN_MASK	(7 << 8)
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun #define SHADOW_FREQ_CONFIG1_M2_DIV_SHIFT	11
95*4882a593Smuzhiyun #define SHADOW_FREQ_CONFIG1_M2_DIV_MASK		(0x1F << 11)
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun /*CM_<clock_domain>__CLKCTRL */
98*4882a593Smuzhiyun #define CD_CLKCTRL_CLKTRCTRL_SHIFT		0
99*4882a593Smuzhiyun #define CD_CLKCTRL_CLKTRCTRL_MASK		3
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun #define CD_CLKCTRL_CLKTRCTRL_NO_SLEEP		0
102*4882a593Smuzhiyun #define CD_CLKCTRL_CLKTRCTRL_SW_SLEEP		1
103*4882a593Smuzhiyun #define CD_CLKCTRL_CLKTRCTRL_SW_WKUP		2
104*4882a593Smuzhiyun #define CD_CLKCTRL_CLKTRCTRL_HW_AUTO		3
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun /* CM_<clock_domain>_<module>_CLKCTRL */
108*4882a593Smuzhiyun #define MODULE_CLKCTRL_MODULEMODE_SHIFT		0
109*4882a593Smuzhiyun #define MODULE_CLKCTRL_MODULEMODE_MASK		3
110*4882a593Smuzhiyun #define MODULE_CLKCTRL_IDLEST_SHIFT		16
111*4882a593Smuzhiyun #define MODULE_CLKCTRL_IDLEST_MASK		(3 << 16)
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun #define MODULE_CLKCTRL_MODULEMODE_SW_DISABLE		0
114*4882a593Smuzhiyun #define MODULE_CLKCTRL_MODULEMODE_HW_AUTO		1
115*4882a593Smuzhiyun #define MODULE_CLKCTRL_MODULEMODE_SW_EXPLICIT_EN	2
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun #define MODULE_CLKCTRL_IDLEST_FULLY_FUNCTIONAL	0
118*4882a593Smuzhiyun #define MODULE_CLKCTRL_IDLEST_TRANSITIONING	1
119*4882a593Smuzhiyun #define MODULE_CLKCTRL_IDLEST_IDLE		2
120*4882a593Smuzhiyun #define MODULE_CLKCTRL_IDLEST_DISABLED		3
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun /* CM_L4PER_GPIO4_CLKCTRL */
123*4882a593Smuzhiyun #define GPIO4_CLKCTRL_OPTFCLKEN_MASK		(1 << 8)
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun /* CM_L3INIT_HSMMCn_CLKCTRL */
126*4882a593Smuzhiyun #define HSMMC_CLKCTRL_CLKSEL_MASK		(1 << 24)
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun /* CM_WKUP_GPTIMER1_CLKCTRL */
129*4882a593Smuzhiyun #define GPTIMER1_CLKCTRL_CLKSEL_MASK		(1 << 24)
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun /* CM_CAM_ISS_CLKCTRL */
132*4882a593Smuzhiyun #define ISS_CLKCTRL_OPTFCLKEN_MASK		(1 << 8)
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun /* CM_DSS_DSS_CLKCTRL */
135*4882a593Smuzhiyun #define DSS_CLKCTRL_OPTFCLKEN_MASK		0xF00
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun /* CM_COREAON_USB_PHY_CORE_CLKCTRL */
138*4882a593Smuzhiyun #define USBPHY_CORE_CLKCTRL_OPTFCLKEN_CLK32K	(1 << 8)
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun /* CM_L3INIT_USBPHY_CLKCTRL */
141*4882a593Smuzhiyun #define USBPHY_CLKCTRL_OPTFCLKEN_PHY_48M_MASK	(1 << 8)
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun /* CM_MPU_MPU_CLKCTRL */
144*4882a593Smuzhiyun #define MPU_CLKCTRL_CLKSEL_EMIF_DIV_MODE_SHIFT	24
145*4882a593Smuzhiyun #define MPU_CLKCTRL_CLKSEL_EMIF_DIV_MODE_MASK	(1 << 24)
146*4882a593Smuzhiyun #define MPU_CLKCTRL_CLKSEL_ABE_DIV_MODE_SHIFT	25
147*4882a593Smuzhiyun #define MPU_CLKCTRL_CLKSEL_ABE_DIV_MODE_MASK	(1 << 25)
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun /* Clock frequencies */
150*4882a593Smuzhiyun #define OMAP_SYS_CLK_IND_38_4_MHZ	6
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun /* PRM_VC_VAL_BYPASS */
153*4882a593Smuzhiyun #define PRM_VC_I2C_CHANNEL_FREQ_KHZ	400
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun /* PMIC */
156*4882a593Smuzhiyun #define SMPS_I2C_SLAVE_ADDR	0x12
157*4882a593Smuzhiyun /* TWL6030 SMPS */
158*4882a593Smuzhiyun #define SMPS_REG_ADDR_VCORE1	0x55
159*4882a593Smuzhiyun #define SMPS_REG_ADDR_VCORE2	0x5B
160*4882a593Smuzhiyun #define SMPS_REG_ADDR_VCORE3	0x61
161*4882a593Smuzhiyun /* TWL6032 SMPS */
162*4882a593Smuzhiyun #define SMPS_REG_ADDR_SMPS1	0x55
163*4882a593Smuzhiyun #define SMPS_REG_ADDR_SMPS2	0x5B
164*4882a593Smuzhiyun #define SMPS_REG_ADDR_SMPS5	0x49
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun #define PHOENIX_SMPS_BASE_VOLT_STD_MODE_UV		607700
167*4882a593Smuzhiyun #define PHOENIX_SMPS_BASE_VOLT_STD_MODE_WITH_OFFSET_UV	709000
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun /* TPS */
170*4882a593Smuzhiyun #define TPS62361_I2C_SLAVE_ADDR		0x60
171*4882a593Smuzhiyun #define TPS62361_REG_ADDR_SET0		0x0
172*4882a593Smuzhiyun #define TPS62361_REG_ADDR_SET1		0x1
173*4882a593Smuzhiyun #define TPS62361_REG_ADDR_SET2		0x2
174*4882a593Smuzhiyun #define TPS62361_REG_ADDR_SET3		0x3
175*4882a593Smuzhiyun #define TPS62361_REG_ADDR_CTRL		0x4
176*4882a593Smuzhiyun #define TPS62361_REG_ADDR_TEMP		0x5
177*4882a593Smuzhiyun #define TPS62361_REG_ADDR_RMP_CTRL	0x6
178*4882a593Smuzhiyun #define TPS62361_REG_ADDR_CHIP_ID	0x8
179*4882a593Smuzhiyun #define TPS62361_REG_ADDR_CHIP_ID_2	0x9
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun #define TPS62361_BASE_VOLT_MV	500
182*4882a593Smuzhiyun #define TPS62361_VSEL0_GPIO	7
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun /* AUXCLKx reg fields */
185*4882a593Smuzhiyun #define AUXCLK_ENABLE_MASK		(1 << 8)
186*4882a593Smuzhiyun #define AUXCLK_SRCSELECT_SHIFT		1
187*4882a593Smuzhiyun #define AUXCLK_SRCSELECT_MASK		(3 << 1)
188*4882a593Smuzhiyun #define AUXCLK_CLKDIV_SHIFT		16
189*4882a593Smuzhiyun #define AUXCLK_CLKDIV_MASK		(0xF << 16)
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun #define AUXCLK_SRCSELECT_SYS_CLK	0
192*4882a593Smuzhiyun #define AUXCLK_SRCSELECT_CORE_DPLL	1
193*4882a593Smuzhiyun #define AUXCLK_SRCSELECT_PER_DPLL	2
194*4882a593Smuzhiyun #define AUXCLK_SRCSELECT_ALTERNATE	3
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun #define AUXCLK_CLKDIV_2			1
197*4882a593Smuzhiyun #define AUXCLK_CLKDIV_16		0xF
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun /* ALTCLKSRC */
200*4882a593Smuzhiyun #define ALTCLKSRC_MODE_MASK		3
201*4882a593Smuzhiyun #define ALTCLKSRC_ENABLE_INT_MASK	4
202*4882a593Smuzhiyun #define ALTCLKSRC_ENABLE_EXT_MASK	8
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun #define ALTCLKSRC_MODE_ACTIVE		1
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun #define DPLL_NO_LOCK	0
207*4882a593Smuzhiyun #define DPLL_LOCK	1
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun /* Clock Defines */
210*4882a593Smuzhiyun #define V_OSCK			38400000	/* Clock output from T2 */
211*4882a593Smuzhiyun #define V_SCLK                   V_OSCK
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun struct omap4_scrm_regs {
214*4882a593Smuzhiyun 	u32 revision;           /* 0x0000 */
215*4882a593Smuzhiyun 	u32 pad00[63];
216*4882a593Smuzhiyun 	u32 clksetuptime;       /* 0x0100 */
217*4882a593Smuzhiyun 	u32 pmicsetuptime;      /* 0x0104 */
218*4882a593Smuzhiyun 	u32 pad01[2];
219*4882a593Smuzhiyun 	u32 altclksrc;          /* 0x0110 */
220*4882a593Smuzhiyun 	u32 pad02[2];
221*4882a593Smuzhiyun 	u32 c2cclkm;            /* 0x011c */
222*4882a593Smuzhiyun 	u32 pad03[56];
223*4882a593Smuzhiyun 	u32 extclkreq;          /* 0x0200 */
224*4882a593Smuzhiyun 	u32 accclkreq;          /* 0x0204 */
225*4882a593Smuzhiyun 	u32 pwrreq;             /* 0x0208 */
226*4882a593Smuzhiyun 	u32 pad04[1];
227*4882a593Smuzhiyun 	u32 auxclkreq0;         /* 0x0210 */
228*4882a593Smuzhiyun 	u32 auxclkreq1;         /* 0x0214 */
229*4882a593Smuzhiyun 	u32 auxclkreq2;         /* 0x0218 */
230*4882a593Smuzhiyun 	u32 auxclkreq3;         /* 0x021c */
231*4882a593Smuzhiyun 	u32 auxclkreq4;         /* 0x0220 */
232*4882a593Smuzhiyun 	u32 auxclkreq5;         /* 0x0224 */
233*4882a593Smuzhiyun 	u32 pad05[3];
234*4882a593Smuzhiyun 	u32 c2cclkreq;          /* 0x0234 */
235*4882a593Smuzhiyun 	u32 pad06[54];
236*4882a593Smuzhiyun 	u32 auxclk0;            /* 0x0310 */
237*4882a593Smuzhiyun 	u32 auxclk1;            /* 0x0314 */
238*4882a593Smuzhiyun 	u32 auxclk2;            /* 0x0318 */
239*4882a593Smuzhiyun 	u32 auxclk3;            /* 0x031c */
240*4882a593Smuzhiyun 	u32 auxclk4;            /* 0x0320 */
241*4882a593Smuzhiyun 	u32 auxclk5;            /* 0x0324 */
242*4882a593Smuzhiyun 	u32 pad07[54];
243*4882a593Smuzhiyun 	u32 rsttime_reg;        /* 0x0400 */
244*4882a593Smuzhiyun 	u32 pad08[6];
245*4882a593Smuzhiyun 	u32 c2crstctrl;         /* 0x041c */
246*4882a593Smuzhiyun 	u32 extpwronrstctrl;    /* 0x0420 */
247*4882a593Smuzhiyun 	u32 pad09[59];
248*4882a593Smuzhiyun 	u32 extwarmrstst_reg;   /* 0x0510 */
249*4882a593Smuzhiyun 	u32 apewarmrstst_reg;   /* 0x0514 */
250*4882a593Smuzhiyun 	u32 pad10[1];
251*4882a593Smuzhiyun 	u32 c2cwarmrstst_reg;   /* 0x051C */
252*4882a593Smuzhiyun };
253*4882a593Smuzhiyun #endif /* _CLOCKS_OMAP4_H_ */
254