1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * (C) Copyright 2010 3*4882a593Smuzhiyun * Texas Instruments, <www.ti.com> 4*4882a593Smuzhiyun * Syed Mohammed Khasim <khasim@ti.com> 5*4882a593Smuzhiyun * 6*4882a593Smuzhiyun * Referred to Linux Kernel DSS driver files for OMAP3 by 7*4882a593Smuzhiyun * Tomi Valkeinen from drivers/video/omap2/dss/ 8*4882a593Smuzhiyun * 9*4882a593Smuzhiyun * See file CREDITS for list of people who contributed to this 10*4882a593Smuzhiyun * project. 11*4882a593Smuzhiyun * 12*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or 13*4882a593Smuzhiyun * modify it under the terms of the GNU General Public License as 14*4882a593Smuzhiyun * published by the Free Software Foundation's version 2 and any 15*4882a593Smuzhiyun * later version the License. 16*4882a593Smuzhiyun * 17*4882a593Smuzhiyun * This program is distributed in the hope that it will be useful, 18*4882a593Smuzhiyun * but WITHOUT ANY WARRANTY; without even the implied warranty of 19*4882a593Smuzhiyun * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 20*4882a593Smuzhiyun * GNU General Public License for more details. 21*4882a593Smuzhiyun * 22*4882a593Smuzhiyun * You should have received a copy of the GNU General Public License 23*4882a593Smuzhiyun * along with this program; if not, write to the Free Software 24*4882a593Smuzhiyun * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 25*4882a593Smuzhiyun * MA 02111-1307 USA 26*4882a593Smuzhiyun */ 27*4882a593Smuzhiyun 28*4882a593Smuzhiyun #ifndef DSS_H 29*4882a593Smuzhiyun #define DSS_H 30*4882a593Smuzhiyun 31*4882a593Smuzhiyun /* DSS Base Registers */ 32*4882a593Smuzhiyun #define OMAP3_DSS_BASE 0x48050000 33*4882a593Smuzhiyun #define OMAP3_DISPC_BASE 0x48050400 34*4882a593Smuzhiyun #define OMAP3_VENC_BASE 0x48050C00 35*4882a593Smuzhiyun 36*4882a593Smuzhiyun /* DSS Registers */ 37*4882a593Smuzhiyun struct dss_regs { 38*4882a593Smuzhiyun u32 revision; /* 0x00 */ 39*4882a593Smuzhiyun u8 res1[12]; /* 0x04 */ 40*4882a593Smuzhiyun u32 sysconfig; /* 0x10 */ 41*4882a593Smuzhiyun u32 sysstatus; /* 0x14 */ 42*4882a593Smuzhiyun u32 irqstatus; /* 0x18 */ 43*4882a593Smuzhiyun u8 res2[36]; /* 0x1C */ 44*4882a593Smuzhiyun u32 control; /* 0x40 */ 45*4882a593Smuzhiyun u32 sdi_control; /* 0x44 */ 46*4882a593Smuzhiyun u32 pll_control; /* 0x48 */ 47*4882a593Smuzhiyun }; 48*4882a593Smuzhiyun 49*4882a593Smuzhiyun /* DISPC Registers */ 50*4882a593Smuzhiyun struct dispc_regs { 51*4882a593Smuzhiyun u32 revision; /* 0x00 */ 52*4882a593Smuzhiyun u8 res1[12]; /* 0x04 */ 53*4882a593Smuzhiyun u32 sysconfig; /* 0x10 */ 54*4882a593Smuzhiyun u32 sysstatus; /* 0x14 */ 55*4882a593Smuzhiyun u32 irqstatus; /* 0x18 */ 56*4882a593Smuzhiyun u32 irqenable; /* 0x1C */ 57*4882a593Smuzhiyun u8 res2[32]; /* 0x20 */ 58*4882a593Smuzhiyun u32 control; /* 0x40 */ 59*4882a593Smuzhiyun u32 config; /* 0x44 */ 60*4882a593Smuzhiyun u32 reserve_2; /* 0x48 */ 61*4882a593Smuzhiyun u32 default_color0; /* 0x4C */ 62*4882a593Smuzhiyun u32 default_color1; /* 0x50 */ 63*4882a593Smuzhiyun u32 trans_color0; /* 0x54 */ 64*4882a593Smuzhiyun u32 trans_color1; /* 0x58 */ 65*4882a593Smuzhiyun u32 line_status; /* 0x5C */ 66*4882a593Smuzhiyun u32 line_number; /* 0x60 */ 67*4882a593Smuzhiyun u32 timing_h; /* 0x64 */ 68*4882a593Smuzhiyun u32 timing_v; /* 0x68 */ 69*4882a593Smuzhiyun u32 pol_freq; /* 0x6C */ 70*4882a593Smuzhiyun u32 divisor; /* 0x70 */ 71*4882a593Smuzhiyun u32 global_alpha; /* 0x74 */ 72*4882a593Smuzhiyun u32 size_dig; /* 0x78 */ 73*4882a593Smuzhiyun u32 size_lcd; /* 0x7C */ 74*4882a593Smuzhiyun u32 gfx_ba0; /* 0x80 */ 75*4882a593Smuzhiyun u32 gfx_ba1; /* 0x84 */ 76*4882a593Smuzhiyun u32 gfx_position; /* 0x88 */ 77*4882a593Smuzhiyun u32 gfx_size; /* 0x8C */ 78*4882a593Smuzhiyun u8 unused[16]; /* 0x90 */ 79*4882a593Smuzhiyun u32 gfx_attributes; /* 0xA0 */ 80*4882a593Smuzhiyun u32 gfx_fifo_threshold; /* 0xA4 */ 81*4882a593Smuzhiyun u32 gfx_fifo_size_status; /* 0xA8 */ 82*4882a593Smuzhiyun u32 gfx_row_inc; /* 0xAC */ 83*4882a593Smuzhiyun u32 gfx_pixel_inc; /* 0xB0 */ 84*4882a593Smuzhiyun u32 gfx_window_skip; /* 0xB4 */ 85*4882a593Smuzhiyun u32 gfx_table_ba; /* 0xB8 */ 86*4882a593Smuzhiyun }; 87*4882a593Smuzhiyun 88*4882a593Smuzhiyun /* VENC Registers */ 89*4882a593Smuzhiyun struct venc_regs { 90*4882a593Smuzhiyun u32 rev_id; /* 0x00 */ 91*4882a593Smuzhiyun u32 status; /* 0x04 */ 92*4882a593Smuzhiyun u32 f_control; /* 0x08 */ 93*4882a593Smuzhiyun u32 reserve_1; /* 0x0C */ 94*4882a593Smuzhiyun u32 vidout_ctrl; /* 0x10 */ 95*4882a593Smuzhiyun u32 sync_ctrl; /* 0x14 */ 96*4882a593Smuzhiyun u32 reserve_2; /* 0x18 */ 97*4882a593Smuzhiyun u32 llen; /* 0x1C */ 98*4882a593Smuzhiyun u32 flens; /* 0x20 */ 99*4882a593Smuzhiyun u32 hfltr_ctrl; /* 0x24 */ 100*4882a593Smuzhiyun u32 cc_carr_wss_carr; /* 0x28 */ 101*4882a593Smuzhiyun u32 c_phase; /* 0x2C */ 102*4882a593Smuzhiyun u32 gain_u; /* 0x30 */ 103*4882a593Smuzhiyun u32 gain_v; /* 0x34 */ 104*4882a593Smuzhiyun u32 gain_y; /* 0x38 */ 105*4882a593Smuzhiyun u32 black_level; /* 0x3C */ 106*4882a593Smuzhiyun u32 blank_level; /* 0x40 */ 107*4882a593Smuzhiyun u32 x_color; /* 0x44 */ 108*4882a593Smuzhiyun u32 m_control; /* 0x48 */ 109*4882a593Smuzhiyun u32 bstamp_wss_data; /* 0x4C */ 110*4882a593Smuzhiyun u32 s_carr; /* 0x50 */ 111*4882a593Smuzhiyun u32 line21; /* 0x54 */ 112*4882a593Smuzhiyun u32 ln_sel; /* 0x58 */ 113*4882a593Smuzhiyun u32 l21__wc_ctl; /* 0x5C */ 114*4882a593Smuzhiyun u32 htrigger_vtrigger; /* 0x60 */ 115*4882a593Smuzhiyun u32 savid__eavid; /* 0x64 */ 116*4882a593Smuzhiyun u32 flen__fal; /* 0x68 */ 117*4882a593Smuzhiyun u32 lal__phase_reset; /* 0x6C */ 118*4882a593Smuzhiyun u32 hs_int_start_stop_x; /* 0x70 */ 119*4882a593Smuzhiyun u32 hs_ext_start_stop_x; /* 0x74 */ 120*4882a593Smuzhiyun u32 vs_int_start_x; /* 0x78 */ 121*4882a593Smuzhiyun u32 vs_int_stop_x__vs_int_start_y; /* 0x7C */ 122*4882a593Smuzhiyun u32 vs_int_stop_y__vs_ext_start_x; /* 0x80 */ 123*4882a593Smuzhiyun u32 vs_ext_stop_x__vs_ext_start_y; /* 0x84 */ 124*4882a593Smuzhiyun u32 vs_ext_stop_y; /* 0x88 */ 125*4882a593Smuzhiyun u32 reserve_3; /* 0x8C */ 126*4882a593Smuzhiyun u32 avid_start_stop_x; /* 0x90 */ 127*4882a593Smuzhiyun u32 avid_start_stop_y; /* 0x94 */ 128*4882a593Smuzhiyun u32 reserve_4; /* 0x98 */ 129*4882a593Smuzhiyun u32 reserve_5; /* 0x9C */ 130*4882a593Smuzhiyun u32 fid_int_start_x__fid_int_start_y; /* 0xA0 */ 131*4882a593Smuzhiyun u32 fid_int_offset_y__fid_ext_start_x; /* 0xA4 */ 132*4882a593Smuzhiyun u32 fid_ext_start_y__fid_ext_offset_y; /* 0xA8 */ 133*4882a593Smuzhiyun u32 reserve_6; /* 0xAC */ 134*4882a593Smuzhiyun u32 tvdetgp_int_start_stop_x; /* 0xB0 */ 135*4882a593Smuzhiyun u32 tvdetgp_int_start_stop_y; /* 0xB4 */ 136*4882a593Smuzhiyun u32 gen_ctrl; /* 0xB8 */ 137*4882a593Smuzhiyun u32 reserve_7; /* 0xBC */ 138*4882a593Smuzhiyun u32 reserve_8; /* 0xC0 */ 139*4882a593Smuzhiyun u32 output_control; /* 0xC4 */ 140*4882a593Smuzhiyun u32 dac_b__dac_c; /* 0xC8 */ 141*4882a593Smuzhiyun u32 height_width; /* 0xCC */ 142*4882a593Smuzhiyun }; 143*4882a593Smuzhiyun 144*4882a593Smuzhiyun /* Few Register Offsets */ 145*4882a593Smuzhiyun #define TFTSTN_SHIFT 3 146*4882a593Smuzhiyun #define DATALINES_SHIFT 8 147*4882a593Smuzhiyun 148*4882a593Smuzhiyun #define GFX_ENABLE 1 149*4882a593Smuzhiyun #define GFX_FORMAT_SHIFT 1 150*4882a593Smuzhiyun #define LOADMODE_SHIFT 1 151*4882a593Smuzhiyun 152*4882a593Smuzhiyun #define DSS_SOFTRESET (1 << 1) 153*4882a593Smuzhiyun #define DSS_RESETDONE 1 154*4882a593Smuzhiyun 155*4882a593Smuzhiyun /* Enabling Display controller */ 156*4882a593Smuzhiyun #define LCD_ENABLE 1 157*4882a593Smuzhiyun #define DIG_ENABLE (1 << 1) 158*4882a593Smuzhiyun #define GO_LCD (1 << 5) 159*4882a593Smuzhiyun #define GO_DIG (1 << 6) 160*4882a593Smuzhiyun #define GP_OUT0 (1 << 15) 161*4882a593Smuzhiyun #define GP_OUT1 (1 << 16) 162*4882a593Smuzhiyun 163*4882a593Smuzhiyun /* Configure VENC DSS Params */ 164*4882a593Smuzhiyun #define VENC_CLK_ENABLE (1 << 3) 165*4882a593Smuzhiyun #define DAC_DEMEN (1 << 4) 166*4882a593Smuzhiyun #define DAC_POWERDN (1 << 5) 167*4882a593Smuzhiyun #define VENC_OUT_SEL (1 << 6) 168*4882a593Smuzhiyun #define DIG_LPP_SHIFT 16 169*4882a593Smuzhiyun 170*4882a593Smuzhiyun /* LCD display type */ 171*4882a593Smuzhiyun #define PASSIVE_DISPLAY 0 172*4882a593Smuzhiyun #define ACTIVE_DISPLAY 1 173*4882a593Smuzhiyun 174*4882a593Smuzhiyun /* TFTDATALINES */ 175*4882a593Smuzhiyun #define LCD_INTERFACE_12_BIT 0 176*4882a593Smuzhiyun #define LCD_INTERFACE_16_BIT 1 177*4882a593Smuzhiyun #define LCD_INTERFACE_18_BIT 2 178*4882a593Smuzhiyun #define LCD_INTERFACE_24_BIT 3 179*4882a593Smuzhiyun 180*4882a593Smuzhiyun /* Polarity */ 181*4882a593Smuzhiyun #define DSS_IVS (1 << 12) 182*4882a593Smuzhiyun #define DSS_IHS (1 << 13) 183*4882a593Smuzhiyun #define DSS_IPC (1 << 14) 184*4882a593Smuzhiyun #define DSS_IEO (1 << 15) 185*4882a593Smuzhiyun #define DSS_ONOFF (1 << 17) 186*4882a593Smuzhiyun 187*4882a593Smuzhiyun /* GFX format */ 188*4882a593Smuzhiyun #define GFXFORMAT_BITMAP1 (0x0 << 1) 189*4882a593Smuzhiyun #define GFXFORMAT_BITMAP2 (0x1 << 1) 190*4882a593Smuzhiyun #define GFXFORMAT_BITMAP4 (0x2 << 1) 191*4882a593Smuzhiyun #define GFXFORMAT_BITMAP8 (0x3 << 1) 192*4882a593Smuzhiyun #define GFXFORMAT_RGB12 (0x4 << 1) 193*4882a593Smuzhiyun #define GFXFORMAT_ARGB16 (0x5 << 1) 194*4882a593Smuzhiyun #define GFXFORMAT_RGB16 (0x6 << 1) 195*4882a593Smuzhiyun #define GFXFORMAT_RGB24_UNPACKED (0x8 << 1) 196*4882a593Smuzhiyun #define GFXFORMAT_RGB24_PACKED (0x9 << 1) 197*4882a593Smuzhiyun #define GFXFORMAT_ARGB32 (0xC << 1) 198*4882a593Smuzhiyun #define GFXFORMAT_RGBA32 (0xD << 1) 199*4882a593Smuzhiyun #define GFXFORMAT_RGBx32 (0xE << 1) 200*4882a593Smuzhiyun 201*4882a593Smuzhiyun /* Panel Configuration */ 202*4882a593Smuzhiyun struct panel_config { 203*4882a593Smuzhiyun u32 timing_h; 204*4882a593Smuzhiyun u32 timing_v; 205*4882a593Smuzhiyun u32 pol_freq; 206*4882a593Smuzhiyun u32 divisor; 207*4882a593Smuzhiyun u32 lcd_size; 208*4882a593Smuzhiyun u32 panel_type; 209*4882a593Smuzhiyun u32 data_lines; 210*4882a593Smuzhiyun u32 load_mode; 211*4882a593Smuzhiyun u32 panel_color; 212*4882a593Smuzhiyun u32 gfx_format; 213*4882a593Smuzhiyun void *frame_buffer; 214*4882a593Smuzhiyun }; 215*4882a593Smuzhiyun 216*4882a593Smuzhiyun #define DSS_HBP(bp) (((bp) - 1) << 20) 217*4882a593Smuzhiyun #define DSS_HFP(fp) (((fp) - 1) << 8) 218*4882a593Smuzhiyun #define DSS_HSW(sw) ((sw) - 1) 219*4882a593Smuzhiyun #define DSS_VBP(bp) ((bp) << 20) 220*4882a593Smuzhiyun #define DSS_VFP(fp) ((fp) << 8) 221*4882a593Smuzhiyun #define DSS_VSW(sw) ((sw) - 1) 222*4882a593Smuzhiyun 223*4882a593Smuzhiyun #define PANEL_TIMING_H(bp, fp, sw) (DSS_HBP(bp) | DSS_HFP(fp) | DSS_HSW(sw)) 224*4882a593Smuzhiyun #define PANEL_TIMING_V(bp, fp, sw) (DSS_VBP(bp) | DSS_VFP(fp) | DSS_VSW(sw)) 225*4882a593Smuzhiyun #define PANEL_LCD_SIZE(xres, yres) ((yres - 1) << 16 | (xres - 1)) 226*4882a593Smuzhiyun 227*4882a593Smuzhiyun /* Generic DSS Functions */ 228*4882a593Smuzhiyun void omap3_dss_venc_config(const struct venc_regs *venc_cfg, 229*4882a593Smuzhiyun u32 height, u32 width); 230*4882a593Smuzhiyun void omap3_dss_panel_config(const struct panel_config *panel_cfg); 231*4882a593Smuzhiyun void omap3_dss_enable(void); 232*4882a593Smuzhiyun 233*4882a593Smuzhiyun #endif /* DSS_H */ 234