xref: /OK3568_Linux_fs/u-boot/arch/arm/include/asm/arch-mxs/regs-uartapp.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Freescale MXS UARTAPP Register Definitions
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (C) 2013 Andreas Wass <andreas.wass@dalelven.com>
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Based on code from LTIB:
7*4882a593Smuzhiyun  * Copyright 2008-2010 Freescale Semiconductor, Inc. All Rights Reserved.
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #ifndef __ARCH_ARM___MXS_UARTAPP_H
13*4882a593Smuzhiyun #define __ARCH_ARM___MXS_UARTAPP_H
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #include <asm/mach-imx/regs-common.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #ifndef __ASSEMBLY__
18*4882a593Smuzhiyun struct mxs_uartapp_regs {
19*4882a593Smuzhiyun 	mxs_reg_32(hw_uartapp_ctrl0)
20*4882a593Smuzhiyun 	mxs_reg_32(hw_uartapp_ctrl1)
21*4882a593Smuzhiyun 	mxs_reg_32(hw_uartapp_ctrl2)
22*4882a593Smuzhiyun 	mxs_reg_32(hw_uartapp_linectrl)
23*4882a593Smuzhiyun 	mxs_reg_32(hw_uartapp_linectrl2)
24*4882a593Smuzhiyun 	mxs_reg_32(hw_uartapp_intr)
25*4882a593Smuzhiyun 	mxs_reg_32(hw_uartapp_data)
26*4882a593Smuzhiyun 	mxs_reg_32(hw_uartapp_stat)
27*4882a593Smuzhiyun 	mxs_reg_32(hw_uartapp_debug)
28*4882a593Smuzhiyun 	mxs_reg_32(hw_uartapp_version)
29*4882a593Smuzhiyun 	mxs_reg_32(hw_uartapp_autobaud)
30*4882a593Smuzhiyun };
31*4882a593Smuzhiyun #endif
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #define UARTAPP_CTRL0_SFTRST_MASK				(1 << 31)
34*4882a593Smuzhiyun #define UARTAPP_CTRL0_CLKGATE_MASK			(1 << 30)
35*4882a593Smuzhiyun #define UARTAPP_CTRL0_RUN_MASK				(1 << 29)
36*4882a593Smuzhiyun #define UARTAPP_CTRL0_RX_SOURCE_MASK			(1 << 28)
37*4882a593Smuzhiyun #define UARTAPP_CTRL0_RXTO_ENABLE_MASK			(1 << 27)
38*4882a593Smuzhiyun #define UARTAPP_CTRL0_RXTIMEOUT_OFFSET			16
39*4882a593Smuzhiyun #define UARTAPP_CTRL0_RXTIMEOUT_MASK			(0x7FF << 16)
40*4882a593Smuzhiyun #define UARTAPP_CTRL0_XFER_COUNT_OFFSET			0
41*4882a593Smuzhiyun #define UARTAPP_CTRL0_XFER_COUNT_MASK			0xFFFF
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun #define UARTAPP_CTRL1_RUN_MASK				(1 << 28)
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun #define UARTAPP_CTRL1_XFER_COUNT_OFFSET			0
46*4882a593Smuzhiyun #define UARTAPP_CTRL1_XFER_COUNT_MASK			0xFFFF
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun #define UARTAPP_CTRL2_INVERT_RTS_MASK			(1 << 31)
49*4882a593Smuzhiyun #define UARTAPP_CTRL2_INVERT_CTS_MASK			(1 << 30)
50*4882a593Smuzhiyun #define UARTAPP_CTRL2_INVERT_TX_MASK			(1 << 29)
51*4882a593Smuzhiyun #define UARTAPP_CTRL2_INVERT_RX_MASK			(1 << 28)
52*4882a593Smuzhiyun #define UARTAPP_CTRL2_RTS_SEMAPHORE_MASK			(1 << 27)
53*4882a593Smuzhiyun #define UARTAPP_CTRL2_DMAONERR_MASK			(1 << 26)
54*4882a593Smuzhiyun #define UARTAPP_CTRL2_TXDMAE_MASK				(1 << 25)
55*4882a593Smuzhiyun #define UARTAPP_CTRL2_RXDMAE_MASK				(1 << 24)
56*4882a593Smuzhiyun #define UARTAPP_CTRL2_RXIFLSEL_OFFSET			20
57*4882a593Smuzhiyun #define UARTAPP_CTRL2_RXIFLSEL_MASK			(0x7 << 20)
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun #define UARTAPP_CTRL2_RXIFLSEL_NOT_EMPTY		(0x0 << 20)
60*4882a593Smuzhiyun #define UARTAPP_CTRL2_RXIFLSEL_ONE_QUARTER		(0x1 << 20)
61*4882a593Smuzhiyun #define UARTAPP_CTRL2_RXIFLSEL_ONE_HALF		(0x2 << 20)
62*4882a593Smuzhiyun #define UARTAPP_CTRL2_RXIFLSEL_THREE_QUARTERS		(0x3 << 20)
63*4882a593Smuzhiyun #define UARTAPP_CTRL2_RXIFLSEL_SEVEN_EIGHTHS		(0x4 << 20)
64*4882a593Smuzhiyun #define UARTAPP_CTRL2_RXIFLSEL_INVALID5		(0x5 << 20)
65*4882a593Smuzhiyun #define UARTAPP_CTRL2_RXIFLSEL_INVALID6		(0x6 << 20)
66*4882a593Smuzhiyun #define UARTAPP_CTRL2_RXIFLSEL_INVALID7		(0x7 << 20)
67*4882a593Smuzhiyun #define UARTAPP_CTRL2_TXIFLSEL_OFFSET			16
68*4882a593Smuzhiyun #define UARTAPP_CTRL2_TXIFLSEL_MASK			(0x7 << 16)
69*4882a593Smuzhiyun #define UARTAPP_CTRL2_TXIFLSEL_EMPTY			(0x0 << 16)
70*4882a593Smuzhiyun #define UARTAPP_CTRL2_TXIFLSEL_ONE_QUARTER		(0x1 << 16)
71*4882a593Smuzhiyun #define UARTAPP_CTRL2_TXIFLSEL_ONE_HALF		(0x2 << 16)
72*4882a593Smuzhiyun #define UARTAPP_CTRL2_TXIFLSEL_THREE_QUARTERS		(0x3 << 16)
73*4882a593Smuzhiyun #define UARTAPP_CTRL2_TXIFLSEL_SEVEN_EIGHTHS		(0x4 << 16)
74*4882a593Smuzhiyun #define UARTAPP_CTRL2_TXIFLSEL_INVALID5		(0x5 << 16)
75*4882a593Smuzhiyun #define UARTAPP_CTRL2_TXIFLSEL_INVALID6		(0x6 << 16)
76*4882a593Smuzhiyun #define UARTAPP_CTRL2_TXIFLSEL_INVALID7		(0x7 << 16)
77*4882a593Smuzhiyun #define UARTAPP_CTRL2_CTSEN_MASK				(1 << 15)
78*4882a593Smuzhiyun #define UARTAPP_CTRL2_RTSEN_MASK				(1 << 14)
79*4882a593Smuzhiyun #define UARTAPP_CTRL2_OUT2_MASK				(1 << 13)
80*4882a593Smuzhiyun #define UARTAPP_CTRL2_OUT1_MASK				(1 << 12)
81*4882a593Smuzhiyun #define UARTAPP_CTRL2_RTS_MASK				(1 << 11)
82*4882a593Smuzhiyun #define UARTAPP_CTRL2_DTR_MASK				(1 << 10)
83*4882a593Smuzhiyun #define UARTAPP_CTRL2_RXE_MASK				(1 << 9)
84*4882a593Smuzhiyun #define UARTAPP_CTRL2_TXE_MASK				(1 << 8)
85*4882a593Smuzhiyun #define UARTAPP_CTRL2_LBE_MASK				(1 << 7)
86*4882a593Smuzhiyun #define UARTAPP_CTRL2_USE_LCR2_MASK			(1 << 6)
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun #define UARTAPP_CTRL2_SIRLP_MASK				(1 << 2)
89*4882a593Smuzhiyun #define UARTAPP_CTRL2_SIREN_MASK				(1 << 1)
90*4882a593Smuzhiyun #define UARTAPP_CTRL2_UARTEN_MASK				0x01
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun #define UARTAPP_LINECTRL_BAUD_DIVINT_OFFSET			16
93*4882a593Smuzhiyun #define UARTAPP_LINECTRL_BAUD_DIVINT_MASK			(0xFFFF << 16)
94*4882a593Smuzhiyun #define UARTAPP_LINECTRL_EXTRACT_BAUD_DIVINT_OFFSET		6
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun #define UARTAPP_LINECTRL_BAUD_DIVFRAC_OFFSET		8
97*4882a593Smuzhiyun #define UARTAPP_LINECTRL_BAUD_DIVFRAC_MASK		(0x3F << 8)
98*4882a593Smuzhiyun #define UARTAPP_LINECTRL_EXTRACT_BAUD_DIVFRAC_MASK	0x3F
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun #define UARTAPP_LINECTRL_SPS_MASK				(1 << 7)
101*4882a593Smuzhiyun #define UARTAPP_LINECTRL_WLEN_OFFSET			5
102*4882a593Smuzhiyun #define UARTAPP_LINECTRL_WLEN_MASK			(0x03 << 5)
103*4882a593Smuzhiyun #define UARTAPP_LINECTRL_WLEN_5BITS			(0x00 << 5)
104*4882a593Smuzhiyun #define UARTAPP_LINECTRL_WLEN_6BITS			(0x01 << 5)
105*4882a593Smuzhiyun #define UARTAPP_LINECTRL_WLEN_7BITS			(0x02 << 5)
106*4882a593Smuzhiyun #define UARTAPP_LINECTRL_WLEN_8BITS			(0x03 << 5)
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun #define UARTAPP_LINECTRL_FEN_MASK				(1 << 4)
109*4882a593Smuzhiyun #define UARTAPP_LINECTRL_STP2_MASK			(1 << 3)
110*4882a593Smuzhiyun #define UARTAPP_LINECTRL_EPS_MASK				(1 << 2)
111*4882a593Smuzhiyun #define UARTAPP_LINECTRL_PEN_MASK				(1 << 1)
112*4882a593Smuzhiyun #define UARTAPP_LINECTRL_BRK_MASK				1
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun #define UARTAPP_LINECTRL2_BAUD_DIVINT_OFFSET		16
115*4882a593Smuzhiyun #define UARTAPP_LINECTRL2_BAUD_DIVINT_MASK		(0xFFFF << 16)
116*4882a593Smuzhiyun #define UARTAPP_LINECTRL2_EXTRACT_BAUD_DIVINT_OFFSET	6
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun #define UARTAPP_LINECTRL2_BAUD_DIVFRAC_OFFSET		8
119*4882a593Smuzhiyun #define UARTAPP_LINECTRL2_BAUD_DIVFRAC_MASK		(0x3F << 8)
120*4882a593Smuzhiyun #define UARTAPP_LINECTRL2_EXTRACT_BAUD_DIVFRAC_MASK	0x3F
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun #define UARTAPP_LINECTRL2_SPS_MASK			(1 << 7)
123*4882a593Smuzhiyun #define UARTAPP_LINECTRL2_WLEN_OFFSET			5
124*4882a593Smuzhiyun #define UARTAPP_LINECTRL2_WLEN_MASK			(0x03 << 5)
125*4882a593Smuzhiyun #define UARTAPP_LINECTRL2_WLEN_5BITS			(0x00 << 5)
126*4882a593Smuzhiyun #define UARTAPP_LINECTRL2_WLEN_6BITS			(0x01 << 5)
127*4882a593Smuzhiyun #define UARTAPP_LINECTRL2_WLEN_7BITS			(0x02 << 5)
128*4882a593Smuzhiyun #define UARTAPP_LINECTRL2_WLEN_8BITS			(0x03 << 5)
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun #define UARTAPP_LINECTRL2_FEN_MASK			(1 << 4)
131*4882a593Smuzhiyun #define UARTAPP_LINECTRL2_STP2_MASK			(1 << 3)
132*4882a593Smuzhiyun #define UARTAPP_LINECTRL2_EPS_MASK			(1 << 2)
133*4882a593Smuzhiyun #define UARTAPP_LINECTRL2_PEN_MASK			(1 << 1)
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun #define UARTAPP_INTR_ABDIEN_MASK				(1 << 27)
136*4882a593Smuzhiyun #define UARTAPP_INTR_OEIEN_MASK				(1 << 26)
137*4882a593Smuzhiyun #define UARTAPP_INTR_BEIEN_MASK				(1 << 25)
138*4882a593Smuzhiyun #define UARTAPP_INTR_PEIEN_MASK				(1 << 24)
139*4882a593Smuzhiyun #define UARTAPP_INTR_FEIEN_MASK				(1 << 23)
140*4882a593Smuzhiyun #define UARTAPP_INTR_RTIEN_MASK				(1 << 22)
141*4882a593Smuzhiyun #define UARTAPP_INTR_TXIEN_MASK				(1 << 21)
142*4882a593Smuzhiyun #define UARTAPP_INTR_RXIEN_MASK				(1 << 20)
143*4882a593Smuzhiyun #define UARTAPP_INTR_DSRMIEN_MASK				(1 << 19)
144*4882a593Smuzhiyun #define UARTAPP_INTR_DCDMIEN_MASK				(1 << 18)
145*4882a593Smuzhiyun #define UARTAPP_INTR_CTSMIEN_MASK				(1 << 17)
146*4882a593Smuzhiyun #define UARTAPP_INTR_RIMIEN_MASK				(1 << 16)
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun #define UARTAPP_INTR_ABDIS_MASK				(1 << 11)
149*4882a593Smuzhiyun #define UARTAPP_INTR_OEIS_MASK				(1 << 10)
150*4882a593Smuzhiyun #define UARTAPP_INTR_BEIS_MASK				(1 << 9)
151*4882a593Smuzhiyun #define UARTAPP_INTR_PEIS_MASK				(1 << 8)
152*4882a593Smuzhiyun #define UARTAPP_INTR_FEIS_MASK				(1 << 7)
153*4882a593Smuzhiyun #define UARTAPP_INTR_RTIS_MASK				(1 << 6)
154*4882a593Smuzhiyun #define UARTAPP_INTR_TXIS_MASK				(1 << 5)
155*4882a593Smuzhiyun #define UARTAPP_INTR_RXIS_MASK				(1 << 4)
156*4882a593Smuzhiyun #define UARTAPP_INTR_DSRMIS_MASK				(1 << 3)
157*4882a593Smuzhiyun #define UARTAPP_INTR_DCDMIS_MASK				(1 << 2)
158*4882a593Smuzhiyun #define UARTAPP_INTR_CTSMIS_MASK				(1 << 1)
159*4882a593Smuzhiyun #define UARTAPP_INTR_RIMIS_MASK				0x1
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun #define UARTAPP_DATA_DATA_OFFSET				0
162*4882a593Smuzhiyun #define UARTAPP_DATA_DATA_MASK				0xFFFFFFFF
163*4882a593Smuzhiyun #define UARTAPP_STAT_PRESENT_MASK				(1 << 31)
164*4882a593Smuzhiyun #define UARTAPP_STAT_PRESENT_UNAVAILABLE		(0x0 << 31)
165*4882a593Smuzhiyun #define UARTAPP_STAT_PRESENT_AVAILABLE			(0x1 << 31)
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun #define UARTAPP_STAT_HISPEED_MASK				(1 << 30)
168*4882a593Smuzhiyun #define UARTAPP_STAT_HISPEED_UNAVAILABLE		(0x0 << 30)
169*4882a593Smuzhiyun #define UARTAPP_STAT_HISPEED_AVAILABLE			(0x1 << 30)
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun #define UARTAPP_STAT_BUSY_MASK				(1 << 29)
172*4882a593Smuzhiyun #define UARTAPP_STAT_CTS_MASK				(1 << 28)
173*4882a593Smuzhiyun #define UARTAPP_STAT_TXFE_MASK				(1 << 27)
174*4882a593Smuzhiyun #define UARTAPP_STAT_RXFF_MASK				(1 << 26)
175*4882a593Smuzhiyun #define UARTAPP_STAT_TXFF_MASK				(1 << 25)
176*4882a593Smuzhiyun #define UARTAPP_STAT_RXFE_MASK				(1 << 24)
177*4882a593Smuzhiyun #define UARTAPP_STAT_RXBYTE_INVALID_OFFSET			20
178*4882a593Smuzhiyun #define UARTAPP_STAT_RXBYTE_INVALID_MASK		(0xF << 20)
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun #define UARTAPP_STAT_OERR_MASK				(1 << 19)
181*4882a593Smuzhiyun #define UARTAPP_STAT_BERR_MASK				(1 << 18)
182*4882a593Smuzhiyun #define UARTAPP_STAT_PERR_MASK				(1 << 17)
183*4882a593Smuzhiyun #define UARTAPP_STAT_FERR_MASK				(1 << 16)
184*4882a593Smuzhiyun #define UARTAPP_STAT_RXCOUNT_OFFSET				0
185*4882a593Smuzhiyun #define UARTAPP_STAT_RXCOUNT_MASK				0xFFFF
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun #define UARTAPP_DEBUG_RXIBAUD_DIV_OFFSET			16
188*4882a593Smuzhiyun #define UARTAPP_DEBUG_RXIBAUD_DIV_MASK				(0xFFFF << 16)
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun #define UARTAPP_DEBUG_RXFBAUD_DIV_OFFSET			10
191*4882a593Smuzhiyun #define UARTAPP_DEBUG_RXFBAUD_DIV_MASK				(0x3F << 10)
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun #define UARTAPP_DEBUG_TXDMARUN_MASK			(1 << 5)
194*4882a593Smuzhiyun #define UARTAPP_DEBUG_RXDMARUN_MASK			(1 << 4)
195*4882a593Smuzhiyun #define UARTAPP_DEBUG_TXCMDEND_MASK			(1 << 3)
196*4882a593Smuzhiyun #define UARTAPP_DEBUG_RXCMDEND_MASK			(1 << 2)
197*4882a593Smuzhiyun #define UARTAPP_DEBUG_TXDMARQ_MASK			(1 << 1)
198*4882a593Smuzhiyun #define UARTAPP_DEBUG_RXDMARQ_MASK			0x01
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun #define UARTAPP_VERSION_MAJOR_OFFSET			24
201*4882a593Smuzhiyun #define UARTAPP_VERSION_MAJOR_MASK			(0xFF << 24)
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun #define UARTAPP_VERSION_MINOR_OFFSET			16
204*4882a593Smuzhiyun #define UARTAPP_VERSION_MINOR_MASK			(0xFF << 16)
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun #define UARTAPP_VERSION_STEP_OFFSET				0
207*4882a593Smuzhiyun #define UARTAPP_VERSION_STEP_MASK				0xFFFF
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun #define UARTAPP_AUTOBAUD_REFCHAR1_OFFSET			24
210*4882a593Smuzhiyun #define UARTAPP_AUTOBAUD_REFCHAR1_MASK				(0xFF << 24)
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun #define UARTAPP_AUTOBAUD_REFCHAR0_OFFSET			16
213*4882a593Smuzhiyun #define UARTAPP_AUTOBAUD_REFCHAR0_MASK				(0xFF << 16)
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun #define UARTAPP_AUTOBAUD_UPDATE_TX_MASK			(1 << 4)
216*4882a593Smuzhiyun #define UARTAPP_AUTOBAUD_TWO_REF_CHARS_MASK		(1 << 3)
217*4882a593Smuzhiyun #define UARTAPP_AUTOBAUD_START_WITH_RUNBIT_MASK		(1 << 2)
218*4882a593Smuzhiyun #define UARTAPP_AUTOBAUD_START_BAUD_DETECT_MASK		(1 << 1)
219*4882a593Smuzhiyun #define UARTAPP_AUTOBAUD_BAUD_DETECT_ENABLE_MASK		0x01
220*4882a593Smuzhiyun #endif /* __ARCH_ARM___UARTAPP_H */
221