xref: /OK3568_Linux_fs/u-boot/arch/arm/include/asm/arch-mxs/regs-ocotp.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Freescale i.MX28 OCOTP Register Definitions
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (C) 2011 Marek Vasut <marek.vasut@gmail.com>
5*4882a593Smuzhiyun  * on behalf of DENX Software Engineering GmbH
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Based on code from LTIB:
8*4882a593Smuzhiyun  * Copyright 2008-2010 Freescale Semiconductor, Inc. All Rights Reserved.
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
11*4882a593Smuzhiyun  */
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #ifndef __MX28_REGS_OCOTP_H__
14*4882a593Smuzhiyun #define __MX28_REGS_OCOTP_H__
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include <asm/mach-imx/regs-common.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #ifndef	__ASSEMBLY__
19*4882a593Smuzhiyun struct mxs_ocotp_regs {
20*4882a593Smuzhiyun 	mxs_reg_32(hw_ocotp_ctrl)	/* 0x0 */
21*4882a593Smuzhiyun 	mxs_reg_32(hw_ocotp_data)	/* 0x10 */
22*4882a593Smuzhiyun 	mxs_reg_32(hw_ocotp_cust0)	/* 0x20 */
23*4882a593Smuzhiyun 	mxs_reg_32(hw_ocotp_cust1)	/* 0x30 */
24*4882a593Smuzhiyun 	mxs_reg_32(hw_ocotp_cust2)	/* 0x40 */
25*4882a593Smuzhiyun 	mxs_reg_32(hw_ocotp_cust3)	/* 0x50 */
26*4882a593Smuzhiyun 	mxs_reg_32(hw_ocotp_crypto0)	/* 0x60 */
27*4882a593Smuzhiyun 	mxs_reg_32(hw_ocotp_crypto1)	/* 0x70 */
28*4882a593Smuzhiyun 	mxs_reg_32(hw_ocotp_crypto2)	/* 0x80 */
29*4882a593Smuzhiyun 	mxs_reg_32(hw_ocotp_crypto3)	/* 0x90 */
30*4882a593Smuzhiyun 	mxs_reg_32(hw_ocotp_hwcap0)	/* 0xa0 */
31*4882a593Smuzhiyun 	mxs_reg_32(hw_ocotp_hwcap1)	/* 0xb0 */
32*4882a593Smuzhiyun 	mxs_reg_32(hw_ocotp_hwcap2)	/* 0xc0 */
33*4882a593Smuzhiyun 	mxs_reg_32(hw_ocotp_hwcap3)	/* 0xd0 */
34*4882a593Smuzhiyun 	mxs_reg_32(hw_ocotp_hwcap4)	/* 0xe0 */
35*4882a593Smuzhiyun 	mxs_reg_32(hw_ocotp_hwcap5)	/* 0xf0 */
36*4882a593Smuzhiyun 	mxs_reg_32(hw_ocotp_swcap)	/* 0x100 */
37*4882a593Smuzhiyun 	mxs_reg_32(hw_ocotp_custcap)	/* 0x110 */
38*4882a593Smuzhiyun 	mxs_reg_32(hw_ocotp_lock)	/* 0x120 */
39*4882a593Smuzhiyun 	mxs_reg_32(hw_ocotp_ops0)	/* 0x130 */
40*4882a593Smuzhiyun 	mxs_reg_32(hw_ocotp_ops1)	/* 0x140 */
41*4882a593Smuzhiyun 	mxs_reg_32(hw_ocotp_ops2)	/* 0x150 */
42*4882a593Smuzhiyun 	mxs_reg_32(hw_ocotp_ops3)	/* 0x160 */
43*4882a593Smuzhiyun 	mxs_reg_32(hw_ocotp_un0)	/* 0x170 */
44*4882a593Smuzhiyun 	mxs_reg_32(hw_ocotp_un1)	/* 0x180 */
45*4882a593Smuzhiyun 	mxs_reg_32(hw_ocotp_un2)	/* 0x190 */
46*4882a593Smuzhiyun 	mxs_reg_32(hw_ocotp_rom0)	/* 0x1a0 */
47*4882a593Smuzhiyun 	mxs_reg_32(hw_ocotp_rom1)	/* 0x1b0 */
48*4882a593Smuzhiyun 	mxs_reg_32(hw_ocotp_rom2)	/* 0x1c0 */
49*4882a593Smuzhiyun 	mxs_reg_32(hw_ocotp_rom3)	/* 0x1d0 */
50*4882a593Smuzhiyun 	mxs_reg_32(hw_ocotp_rom4)	/* 0x1e0 */
51*4882a593Smuzhiyun 	mxs_reg_32(hw_ocotp_rom5)	/* 0x1f0 */
52*4882a593Smuzhiyun 	mxs_reg_32(hw_ocotp_rom6)	/* 0x200 */
53*4882a593Smuzhiyun 	mxs_reg_32(hw_ocotp_rom7)	/* 0x210 */
54*4882a593Smuzhiyun 	mxs_reg_32(hw_ocotp_srk0)	/* 0x220 */
55*4882a593Smuzhiyun 	mxs_reg_32(hw_ocotp_srk1)	/* 0x230 */
56*4882a593Smuzhiyun 	mxs_reg_32(hw_ocotp_srk2)	/* 0x240 */
57*4882a593Smuzhiyun 	mxs_reg_32(hw_ocotp_srk3)	/* 0x250 */
58*4882a593Smuzhiyun 	mxs_reg_32(hw_ocotp_srk4)	/* 0x260 */
59*4882a593Smuzhiyun 	mxs_reg_32(hw_ocotp_srk5)	/* 0x270 */
60*4882a593Smuzhiyun 	mxs_reg_32(hw_ocotp_srk6)	/* 0x280 */
61*4882a593Smuzhiyun 	mxs_reg_32(hw_ocotp_srk7)	/* 0x290 */
62*4882a593Smuzhiyun 	mxs_reg_32(hw_ocotp_version)	/* 0x2a0 */
63*4882a593Smuzhiyun };
64*4882a593Smuzhiyun #endif
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun #define	OCOTP_CTRL_WR_UNLOCK_MASK		(0xffff << 16)
67*4882a593Smuzhiyun #define	OCOTP_CTRL_WR_UNLOCK_OFFSET		16
68*4882a593Smuzhiyun #define	OCOTP_CTRL_WR_UNLOCK_KEY		(0x3e77 << 16)
69*4882a593Smuzhiyun #define	OCOTP_CTRL_RELOAD_SHADOWS		(1 << 13)
70*4882a593Smuzhiyun #define	OCOTP_CTRL_RD_BANK_OPEN			(1 << 12)
71*4882a593Smuzhiyun #define	OCOTP_CTRL_ERROR			(1 << 9)
72*4882a593Smuzhiyun #define	OCOTP_CTRL_BUSY				(1 << 8)
73*4882a593Smuzhiyun #define	OCOTP_CTRL_ADDR_MASK			0x3f
74*4882a593Smuzhiyun #define	OCOTP_CTRL_ADDR_OFFSET			0
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun #define	OCOTP_DATA_DATA_MASK			0xffffffff
77*4882a593Smuzhiyun #define	OCOTP_DATA_DATA_OFFSET			0
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun #define	OCOTP_CUST_BITS_MASK			0xffffffff
80*4882a593Smuzhiyun #define	OCOTP_CUST_BITS_OFFSET			0
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun #define	OCOTP_CRYPTO_BITS_MASK			0xffffffff
83*4882a593Smuzhiyun #define	OCOTP_CRYPTO_BITS_OFFSET		0
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun #define	OCOTP_HWCAP_BITS_MASK			0xffffffff
86*4882a593Smuzhiyun #define	OCOTP_HWCAP_BITS_OFFSET			0
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun #define	OCOTP_SWCAP_BITS_MASK			0xffffffff
89*4882a593Smuzhiyun #define	OCOTP_SWCAP_BITS_OFFSET			0
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun #define	OCOTP_CUSTCAP_RTC_XTAL_32768_PRESENT	(1 << 2)
92*4882a593Smuzhiyun #define	OCOTP_CUSTCAP_RTC_XTAL_32000_PRESENT	(1 << 1)
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun #define	OCOTP_LOCK_ROM7				(1 << 31)
95*4882a593Smuzhiyun #define	OCOTP_LOCK_ROM6				(1 << 30)
96*4882a593Smuzhiyun #define	OCOTP_LOCK_ROM5				(1 << 29)
97*4882a593Smuzhiyun #define	OCOTP_LOCK_ROM4				(1 << 28)
98*4882a593Smuzhiyun #define	OCOTP_LOCK_ROM3				(1 << 27)
99*4882a593Smuzhiyun #define	OCOTP_LOCK_ROM2				(1 << 26)
100*4882a593Smuzhiyun #define	OCOTP_LOCK_ROM1				(1 << 25)
101*4882a593Smuzhiyun #define	OCOTP_LOCK_ROM0				(1 << 24)
102*4882a593Smuzhiyun #define	OCOTP_LOCK_HWSW_SHADOW_ALT		(1 << 23)
103*4882a593Smuzhiyun #define	OCOTP_LOCK_CRYPTODCP_ALT		(1 << 22)
104*4882a593Smuzhiyun #define	OCOTP_LOCK_CRYPTOKEY_ALT		(1 << 21)
105*4882a593Smuzhiyun #define	OCOTP_LOCK_PIN				(1 << 20)
106*4882a593Smuzhiyun #define	OCOTP_LOCK_OPS				(1 << 19)
107*4882a593Smuzhiyun #define	OCOTP_LOCK_UN2				(1 << 18)
108*4882a593Smuzhiyun #define	OCOTP_LOCK_UN1				(1 << 17)
109*4882a593Smuzhiyun #define	OCOTP_LOCK_UN0				(1 << 16)
110*4882a593Smuzhiyun #define	OCOTP_LOCK_SRK				(1 << 15)
111*4882a593Smuzhiyun #define	OCOTP_LOCK_UNALLOCATED_MASK		(0x7 << 12)
112*4882a593Smuzhiyun #define	OCOTP_LOCK_UNALLOCATED_OFFSET		12
113*4882a593Smuzhiyun #define	OCOTP_LOCK_SRK_SHADOW			(1 << 11)
114*4882a593Smuzhiyun #define	OCOTP_LOCK_ROM_SHADOW			(1 << 10)
115*4882a593Smuzhiyun #define	OCOTP_LOCK_CUSTCAP			(1 << 9)
116*4882a593Smuzhiyun #define	OCOTP_LOCK_HWSW				(1 << 8)
117*4882a593Smuzhiyun #define	OCOTP_LOCK_CUSTCAP_SHADOW		(1 << 7)
118*4882a593Smuzhiyun #define	OCOTP_LOCK_HWSW_SHADOW			(1 << 6)
119*4882a593Smuzhiyun #define	OCOTP_LOCK_CRYPTODCP			(1 << 5)
120*4882a593Smuzhiyun #define	OCOTP_LOCK_CRYPTOKEY			(1 << 4)
121*4882a593Smuzhiyun #define	OCOTP_LOCK_CUST3			(1 << 3)
122*4882a593Smuzhiyun #define	OCOTP_LOCK_CUST2			(1 << 2)
123*4882a593Smuzhiyun #define	OCOTP_LOCK_CUST1			(1 << 1)
124*4882a593Smuzhiyun #define	OCOTP_LOCK_CUST0			(1 << 0)
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun #define	OCOTP_OPS_BITS_MASK			0xffffffff
127*4882a593Smuzhiyun #define	OCOTP_OPS_BITS_OFFSET			0
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun #define	OCOTP_UN_BITS_MASK			0xffffffff
130*4882a593Smuzhiyun #define	OCOTP_UN_BITS_OFFSET			0
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun #define	OCOTP_ROM_BOOT_MODE_MASK		(0xff << 24)
133*4882a593Smuzhiyun #define	OCOTP_ROM_BOOT_MODE_OFFSET		24
134*4882a593Smuzhiyun #define	OCOTP_ROM_SD_MMC_MODE_MASK		(0x3 << 22)
135*4882a593Smuzhiyun #define	OCOTP_ROM_SD_MMC_MODE_OFFSET		22
136*4882a593Smuzhiyun #define	OCOTP_ROM_SD_POWER_GATE_GPIO_MASK	(0x3 << 20)
137*4882a593Smuzhiyun #define	OCOTP_ROM_SD_POWER_GATE_GPIO_OFFSET	20
138*4882a593Smuzhiyun #define	OCOTP_ROM_SD_POWER_UP_DELAY_MASK	(0x3f << 14)
139*4882a593Smuzhiyun #define	OCOTP_ROM_SD_POWER_UP_DELAY_OFFSET	14
140*4882a593Smuzhiyun #define	OCOTP_ROM_SD_BUS_WIDTH_MASK		(0x3 << 12)
141*4882a593Smuzhiyun #define	OCOTP_ROM_SD_BUS_WIDTH_OFFSET		12
142*4882a593Smuzhiyun #define	OCOTP_ROM_SSP_SCK_INDEX_MASK		(0xf << 8)
143*4882a593Smuzhiyun #define	OCOTP_ROM_SSP_SCK_INDEX_OFFSET		8
144*4882a593Smuzhiyun #define	OCOTP_ROM_EMMC_USE_DDR			(1 << 7)
145*4882a593Smuzhiyun #define	OCOTP_ROM_DISABLE_SPI_NOR_FAST_READ	(1 << 6)
146*4882a593Smuzhiyun #define	OCOTP_ROM_ENABLE_USB_BOOT_SERIAL_NUM	(1 << 5)
147*4882a593Smuzhiyun #define	OCOTP_ROM_ENABLE_UNENCRYPTED_BOOT	(1 << 4)
148*4882a593Smuzhiyun #define	OCOTP_ROM_SD_MBR_BOOT			(1 << 3)
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun #define	OCOTP_SRK_BITS_MASK			0xffffffff
151*4882a593Smuzhiyun #define	OCOTP_SRK_BITS_OFFSET			0
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun #define	OCOTP_VERSION_MAJOR_MASK		(0xff << 24)
154*4882a593Smuzhiyun #define	OCOTP_VERSION_MAJOR_OFFSET		24
155*4882a593Smuzhiyun #define	OCOTP_VERSION_MINOR_MASK		(0xff << 16)
156*4882a593Smuzhiyun #define	OCOTP_VERSION_MINOR_OFFSET		16
157*4882a593Smuzhiyun #define	OCOTP_VERSION_STEP_MASK			0xffff
158*4882a593Smuzhiyun #define	OCOTP_VERSION_STEP_OFFSET		0
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun #endif /* __MX28_REGS_OCOTP_H__ */
161