1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Freescale i.MX28 I2C Register Definitions 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Copyright (C) 2011 Marek Vasut <marek.vasut@gmail.com> 5*4882a593Smuzhiyun * on behalf of DENX Software Engineering GmbH 6*4882a593Smuzhiyun * 7*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 8*4882a593Smuzhiyun */ 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun #ifndef __MX28_REGS_I2C_H__ 11*4882a593Smuzhiyun #define __MX28_REGS_I2C_H__ 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun #include <asm/mach-imx/regs-common.h> 14*4882a593Smuzhiyun 15*4882a593Smuzhiyun #ifndef __ASSEMBLY__ 16*4882a593Smuzhiyun struct mxs_i2c_regs { 17*4882a593Smuzhiyun mxs_reg_32(hw_i2c_ctrl0) 18*4882a593Smuzhiyun mxs_reg_32(hw_i2c_timing0) 19*4882a593Smuzhiyun mxs_reg_32(hw_i2c_timing1) 20*4882a593Smuzhiyun mxs_reg_32(hw_i2c_timing2) 21*4882a593Smuzhiyun mxs_reg_32(hw_i2c_ctrl1) 22*4882a593Smuzhiyun mxs_reg_32(hw_i2c_stat) 23*4882a593Smuzhiyun mxs_reg_32(hw_i2c_queuectrl) 24*4882a593Smuzhiyun mxs_reg_32(hw_i2c_queuestat) 25*4882a593Smuzhiyun mxs_reg_32(hw_i2c_queuecmd) 26*4882a593Smuzhiyun mxs_reg_32(hw_i2c_queuedata) 27*4882a593Smuzhiyun mxs_reg_32(hw_i2c_data) 28*4882a593Smuzhiyun mxs_reg_32(hw_i2c_debug0) 29*4882a593Smuzhiyun mxs_reg_32(hw_i2c_debug1) 30*4882a593Smuzhiyun mxs_reg_32(hw_i2c_version) 31*4882a593Smuzhiyun }; 32*4882a593Smuzhiyun #endif 33*4882a593Smuzhiyun 34*4882a593Smuzhiyun #define I2C_CTRL_SFTRST (1 << 31) 35*4882a593Smuzhiyun #define I2C_CTRL_CLKGATE (1 << 30) 36*4882a593Smuzhiyun #define I2C_CTRL_RUN (1 << 29) 37*4882a593Smuzhiyun #define I2C_CTRL_PREACK (1 << 27) 38*4882a593Smuzhiyun #define I2C_CTRL_ACKNOWLEDGE (1 << 26) 39*4882a593Smuzhiyun #define I2C_CTRL_SEND_NAK_ON_LAST (1 << 25) 40*4882a593Smuzhiyun #define I2C_CTRL_MULTI_MASTER (1 << 23) 41*4882a593Smuzhiyun #define I2C_CTRL_CLOCK_HELD (1 << 22) 42*4882a593Smuzhiyun #define I2C_CTRL_RETAIN_CLOCK (1 << 21) 43*4882a593Smuzhiyun #define I2C_CTRL_POST_SEND_STOP (1 << 20) 44*4882a593Smuzhiyun #define I2C_CTRL_PRE_SEND_START (1 << 19) 45*4882a593Smuzhiyun #define I2C_CTRL_SLAVE_ADDRESS_ENABLE (1 << 18) 46*4882a593Smuzhiyun #define I2C_CTRL_MASTER_MODE (1 << 17) 47*4882a593Smuzhiyun #define I2C_CTRL_DIRECTION (1 << 16) 48*4882a593Smuzhiyun #define I2C_CTRL_XFER_COUNT_MASK 0xffff 49*4882a593Smuzhiyun #define I2C_CTRL_XFER_COUNT_OFFSET 0 50*4882a593Smuzhiyun 51*4882a593Smuzhiyun #define I2C_TIMING0_HIGH_COUNT_MASK (0x3ff << 16) 52*4882a593Smuzhiyun #define I2C_TIMING0_HIGH_COUNT_OFFSET 16 53*4882a593Smuzhiyun #define I2C_TIMING0_RCV_COUNT_MASK 0x3ff 54*4882a593Smuzhiyun #define I2C_TIMING0_RCV_COUNT_OFFSET 0 55*4882a593Smuzhiyun 56*4882a593Smuzhiyun #define I2C_TIMING1_LOW_COUNT_MASK (0x3ff << 16) 57*4882a593Smuzhiyun #define I2C_TIMING1_LOW_COUNT_OFFSET 16 58*4882a593Smuzhiyun #define I2C_TIMING1_XMIT_COUNT_MASK 0x3ff 59*4882a593Smuzhiyun #define I2C_TIMING1_XMIT_COUNT_OFFSET 0 60*4882a593Smuzhiyun 61*4882a593Smuzhiyun #define I2C_TIMING2_BUS_FREE_MASK (0x3ff << 16) 62*4882a593Smuzhiyun #define I2C_TIMING2_BUS_FREE_OFFSET 16 63*4882a593Smuzhiyun #define I2C_TIMING2_LEADIN_COUNT_MASK 0x3ff 64*4882a593Smuzhiyun #define I2C_TIMING2_LEADIN_COUNT_OFFSET 0 65*4882a593Smuzhiyun 66*4882a593Smuzhiyun #define I2C_CTRL1_RD_QUEUE_IRQ (1 << 30) 67*4882a593Smuzhiyun #define I2C_CTRL1_WR_QUEUE_IRQ (1 << 29) 68*4882a593Smuzhiyun #define I2C_CTRL1_CLR_GOT_A_NAK (1 << 28) 69*4882a593Smuzhiyun #define I2C_CTRL1_ACK_MODE (1 << 27) 70*4882a593Smuzhiyun #define I2C_CTRL1_FORCE_DATA_IDLE (1 << 26) 71*4882a593Smuzhiyun #define I2C_CTRL1_FORCE_CLK_IDLE (1 << 25) 72*4882a593Smuzhiyun #define I2C_CTRL1_BCAST_SLAVE_EN (1 << 24) 73*4882a593Smuzhiyun #define I2C_CTRL1_SLAVE_ADDRESS_BYTE_MASK (0xff << 16) 74*4882a593Smuzhiyun #define I2C_CTRL1_SLAVE_ADDRESS_BYTE_OFFSET 16 75*4882a593Smuzhiyun #define I2C_CTRL1_BUS_FREE_IRQ_EN (1 << 15) 76*4882a593Smuzhiyun #define I2C_CTRL1_DATA_ENGINE_CMPLT_IRQ_EN (1 << 14) 77*4882a593Smuzhiyun #define I2C_CTRL1_NO_SLAVE_ACK_IRQ_EN (1 << 13) 78*4882a593Smuzhiyun #define I2C_CTRL1_OVERSIZE_XFER_TERM_IRQ_EN (1 << 12) 79*4882a593Smuzhiyun #define I2C_CTRL1_EARLY_TERM_IRQ_EN (1 << 11) 80*4882a593Smuzhiyun #define I2C_CTRL1_MASTER_LOSS_IRQ_EN (1 << 10) 81*4882a593Smuzhiyun #define I2C_CTRL1_SLAVE_STOP_IRQ_EN (1 << 9) 82*4882a593Smuzhiyun #define I2C_CTRL1_SLAVE_IRQ_EN (1 << 8) 83*4882a593Smuzhiyun #define I2C_CTRL1_BUS_FREE_IRQ (1 << 7) 84*4882a593Smuzhiyun #define I2C_CTRL1_DATA_ENGINE_CMPLT_IRQ (1 << 6) 85*4882a593Smuzhiyun #define I2C_CTRL1_NO_SLAVE_ACK_IRQ (1 << 5) 86*4882a593Smuzhiyun #define I2C_CTRL1_OVERSIZE_XFER_TERM_IRQ (1 << 4) 87*4882a593Smuzhiyun #define I2C_CTRL1_EARLY_TERM_IRQ (1 << 3) 88*4882a593Smuzhiyun #define I2C_CTRL1_MASTER_LOSS_IRQ (1 << 2) 89*4882a593Smuzhiyun #define I2C_CTRL1_SLAVE_STOP_IRQ (1 << 1) 90*4882a593Smuzhiyun #define I2C_CTRL1_SLAVE_IRQ (1 << 0) 91*4882a593Smuzhiyun 92*4882a593Smuzhiyun #define I2C_STAT_MASTER_PRESENT (1 << 31) 93*4882a593Smuzhiyun #define I2C_STAT_SLAVE_PRESENT (1 << 30) 94*4882a593Smuzhiyun #define I2C_STAT_ANY_ENABLED_IRQ (1 << 29) 95*4882a593Smuzhiyun #define I2C_STAT_GOT_A_NAK (1 << 28) 96*4882a593Smuzhiyun #define I2C_STAT_RCVD_SLAVE_ADDR_MASK (0xff << 16) 97*4882a593Smuzhiyun #define I2C_STAT_RCVD_SLAVE_ADDR_OFFSET 16 98*4882a593Smuzhiyun #define I2C_STAT_SLAVE_ADDR_EQ_ZERO (1 << 15) 99*4882a593Smuzhiyun #define I2C_STAT_SLAVE_FOUND (1 << 14) 100*4882a593Smuzhiyun #define I2C_STAT_SLAVE_SEARCHING (1 << 13) 101*4882a593Smuzhiyun #define I2C_STAT_DATA_ENGING_DMA_WAIT (1 << 12) 102*4882a593Smuzhiyun #define I2C_STAT_BUS_BUSY (1 << 11) 103*4882a593Smuzhiyun #define I2C_STAT_CLK_GEN_BUSY (1 << 10) 104*4882a593Smuzhiyun #define I2C_STAT_DATA_ENGINE_BUSY (1 << 9) 105*4882a593Smuzhiyun #define I2C_STAT_SLAVE_BUSY (1 << 8) 106*4882a593Smuzhiyun #define I2C_STAT_BUS_FREE_IRQ_SUMMARY (1 << 7) 107*4882a593Smuzhiyun #define I2C_STAT_DATA_ENGINE_CMPLT_IRQ_SUMMARY (1 << 6) 108*4882a593Smuzhiyun #define I2C_STAT_NO_SLAVE_ACK_IRQ_SUMMARY (1 << 5) 109*4882a593Smuzhiyun #define I2C_STAT_OVERSIZE_XFER_TERM_IRQ_SUMMARY (1 << 4) 110*4882a593Smuzhiyun #define I2C_STAT_EARLY_TERM_IRQ_SUMMARY (1 << 3) 111*4882a593Smuzhiyun #define I2C_STAT_MASTER_LOSS_IRQ_SUMMARY (1 << 2) 112*4882a593Smuzhiyun #define I2C_STAT_SLAVE_STOP_IRQ_SUMMARY (1 << 1) 113*4882a593Smuzhiyun #define I2C_STAT_SLAVE_IRQ_SUMMARY (1 << 0) 114*4882a593Smuzhiyun 115*4882a593Smuzhiyun #define I2C_QUEUECTRL_RD_THRESH_MASK (0x1f << 16) 116*4882a593Smuzhiyun #define I2C_QUEUECTRL_RD_THRESH_OFFSET 16 117*4882a593Smuzhiyun #define I2C_QUEUECTRL_WR_THRESH_MASK (0x1f << 8) 118*4882a593Smuzhiyun #define I2C_QUEUECTRL_WR_THRESH_OFFSET 8 119*4882a593Smuzhiyun #define I2C_QUEUECTRL_QUEUE_RUN (1 << 5) 120*4882a593Smuzhiyun #define I2C_QUEUECTRL_RD_CLEAR (1 << 4) 121*4882a593Smuzhiyun #define I2C_QUEUECTRL_WR_CLEAR (1 << 3) 122*4882a593Smuzhiyun #define I2C_QUEUECTRL_PIO_QUEUE_MODE (1 << 2) 123*4882a593Smuzhiyun #define I2C_QUEUECTRL_RD_QUEUE_IRQ_EN (1 << 1) 124*4882a593Smuzhiyun #define I2C_QUEUECTRL_WR_QUEUE_IRQ_EN (1 << 0) 125*4882a593Smuzhiyun 126*4882a593Smuzhiyun #define I2C_QUEUESTAT_RD_QUEUE_FULL (1 << 14) 127*4882a593Smuzhiyun #define I2C_QUEUESTAT_RD_QUEUE_EMPTY (1 << 13) 128*4882a593Smuzhiyun #define I2C_QUEUESTAT_RD_QUEUE_CNT_MASK (0x1f << 8) 129*4882a593Smuzhiyun #define I2C_QUEUESTAT_RD_QUEUE_CNT_OFFSET 8 130*4882a593Smuzhiyun #define I2C_QUEUESTAT_WR_QUEUE_FULL (1 << 6) 131*4882a593Smuzhiyun #define I2C_QUEUESTAT_WR_QUEUE_EMPTY (1 << 5) 132*4882a593Smuzhiyun #define I2C_QUEUESTAT_WR_QUEUE_CNT_MASK 0x1f 133*4882a593Smuzhiyun #define I2C_QUEUESTAT_WR_QUEUE_CNT_OFFSET 0 134*4882a593Smuzhiyun 135*4882a593Smuzhiyun #define I2C_QUEUECMD_PREACK (1 << 27) 136*4882a593Smuzhiyun #define I2C_QUEUECMD_ACKNOWLEDGE (1 << 26) 137*4882a593Smuzhiyun #define I2C_QUEUECMD_SEND_NAK_ON_LAST (1 << 25) 138*4882a593Smuzhiyun #define I2C_QUEUECMD_MULTI_MASTER (1 << 23) 139*4882a593Smuzhiyun #define I2C_QUEUECMD_CLOCK_HELD (1 << 22) 140*4882a593Smuzhiyun #define I2C_QUEUECMD_RETAIN_CLOCK (1 << 21) 141*4882a593Smuzhiyun #define I2C_QUEUECMD_POST_SEND_STOP (1 << 20) 142*4882a593Smuzhiyun #define I2C_QUEUECMD_PRE_SEND_START (1 << 19) 143*4882a593Smuzhiyun #define I2C_QUEUECMD_SLAVE_ADDRESS_ENABLE (1 << 18) 144*4882a593Smuzhiyun #define I2C_QUEUECMD_MASTER_MODE (1 << 17) 145*4882a593Smuzhiyun #define I2C_QUEUECMD_DIRECTION (1 << 16) 146*4882a593Smuzhiyun #define I2C_QUEUECMD_XFER_COUNT_MASK 0xffff 147*4882a593Smuzhiyun #define I2C_QUEUECMD_XFER_COUNT_OFFSET 0 148*4882a593Smuzhiyun 149*4882a593Smuzhiyun #define I2C_QUEUEDATA_DATA_MASK 0xffffffff 150*4882a593Smuzhiyun #define I2C_QUEUEDATA_DATA_OFFSET 0 151*4882a593Smuzhiyun 152*4882a593Smuzhiyun #define I2C_DATA_DATA_MASK 0xffffffff 153*4882a593Smuzhiyun #define I2C_DATA_DATA_OFFSET 0 154*4882a593Smuzhiyun 155*4882a593Smuzhiyun #define I2C_DEBUG0_DMAREQ (1 << 31) 156*4882a593Smuzhiyun #define I2C_DEBUG0_DMAENDCMD (1 << 30) 157*4882a593Smuzhiyun #define I2C_DEBUG0_DMAKICK (1 << 29) 158*4882a593Smuzhiyun #define I2C_DEBUG0_DMATERMINATE (1 << 28) 159*4882a593Smuzhiyun #define I2C_DEBUG0_STATE_VALUE_MASK (0x3 << 26) 160*4882a593Smuzhiyun #define I2C_DEBUG0_STATE_VALUE_OFFSET 26 161*4882a593Smuzhiyun #define I2C_DEBUG0_DMA_STATE_MASK (0x3ff << 16) 162*4882a593Smuzhiyun #define I2C_DEBUG0_DMA_STATE_OFFSET 16 163*4882a593Smuzhiyun #define I2C_DEBUG0_START_TOGGLE (1 << 15) 164*4882a593Smuzhiyun #define I2C_DEBUG0_STOP_TOGGLE (1 << 14) 165*4882a593Smuzhiyun #define I2C_DEBUG0_GRAB_TOGGLE (1 << 13) 166*4882a593Smuzhiyun #define I2C_DEBUG0_CHANGE_TOGGLE (1 << 12) 167*4882a593Smuzhiyun #define I2C_DEBUG0_STATE_LATCH (1 << 11) 168*4882a593Smuzhiyun #define I2C_DEBUG0_SLAVE_HOLD_CLK (1 << 10) 169*4882a593Smuzhiyun #define I2C_DEBUG0_STATE_STATE_MASK 0x3ff 170*4882a593Smuzhiyun #define I2C_DEBUG0_STATE_STATE_OFFSET 0 171*4882a593Smuzhiyun 172*4882a593Smuzhiyun #define I2C_DEBUG1_I2C_CLK_IN (1 << 31) 173*4882a593Smuzhiyun #define I2C_DEBUG1_I2C_DATA_IN (1 << 30) 174*4882a593Smuzhiyun #define I2C_DEBUG1_DMA_BYTE_ENABLES_MASK (0xf << 24) 175*4882a593Smuzhiyun #define I2C_DEBUG1_DMA_BYTE_ENABLES_OFFSET 24 176*4882a593Smuzhiyun #define I2C_DEBUG1_CLK_GEN_STATE_MASK (0xff << 16) 177*4882a593Smuzhiyun #define I2C_DEBUG1_CLK_GEN_STATE_OFFSET 16 178*4882a593Smuzhiyun #define I2C_DEBUG1_LST_MODE_MASK (0x3 << 9) 179*4882a593Smuzhiyun #define I2C_DEBUG1_LST_MODE_OFFSET 9 180*4882a593Smuzhiyun #define I2C_DEBUG1_LOCAL_SLAVE_TEST (1 << 8) 181*4882a593Smuzhiyun #define I2C_DEBUG1_FORCE_CLK_ON (1 << 4) 182*4882a593Smuzhiyun #define I2C_DEBUG1_FORCE_ABR_LOSS (1 << 3) 183*4882a593Smuzhiyun #define I2C_DEBUG1_FORCE_RCV_ACK (1 << 2) 184*4882a593Smuzhiyun #define I2C_DEBUG1_FORCE_I2C_DATA_OE (1 << 1) 185*4882a593Smuzhiyun #define I2C_DEBUG1_FORCE_I2C_CLK_OE (1 << 0) 186*4882a593Smuzhiyun 187*4882a593Smuzhiyun #define I2C_VERSION_MAJOR_MASK (0xff << 24) 188*4882a593Smuzhiyun #define I2C_VERSION_MAJOR_OFFSET 24 189*4882a593Smuzhiyun #define I2C_VERSION_MINOR_MASK (0xff << 16) 190*4882a593Smuzhiyun #define I2C_VERSION_MINOR_OFFSET 16 191*4882a593Smuzhiyun #define I2C_VERSION_STEP_MASK 0xffff 192*4882a593Smuzhiyun #define I2C_VERSION_STEP_OFFSET 0 193*4882a593Smuzhiyun 194*4882a593Smuzhiyun #endif /* __MX28_REGS_I2C_H__ */ 195