1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Freescale i.MX28 CLKCTRL Register Definitions 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Copyright (C) 2011 Marek Vasut <marek.vasut@gmail.com> 5*4882a593Smuzhiyun * on behalf of DENX Software Engineering GmbH 6*4882a593Smuzhiyun * 7*4882a593Smuzhiyun * Based on code from LTIB: 8*4882a593Smuzhiyun * Copyright 2008-2010 Freescale Semiconductor, Inc. All Rights Reserved. 9*4882a593Smuzhiyun * 10*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 11*4882a593Smuzhiyun */ 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun #ifndef __MX28_REGS_CLKCTRL_H__ 14*4882a593Smuzhiyun #define __MX28_REGS_CLKCTRL_H__ 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun #include <asm/mach-imx/regs-common.h> 17*4882a593Smuzhiyun 18*4882a593Smuzhiyun #ifndef __ASSEMBLY__ 19*4882a593Smuzhiyun struct mxs_clkctrl_regs { 20*4882a593Smuzhiyun mxs_reg_32(hw_clkctrl_pll0ctrl0) /* 0x00 */ 21*4882a593Smuzhiyun uint32_t hw_clkctrl_pll0ctrl1; /* 0x10 */ 22*4882a593Smuzhiyun uint32_t reserved_pll0ctrl1[3]; /* 0x14-0x1c */ 23*4882a593Smuzhiyun mxs_reg_32(hw_clkctrl_pll1ctrl0) /* 0x20 */ 24*4882a593Smuzhiyun uint32_t hw_clkctrl_pll1ctrl1; /* 0x30 */ 25*4882a593Smuzhiyun uint32_t reserved_pll1ctrl1[3]; /* 0x34-0x3c */ 26*4882a593Smuzhiyun mxs_reg_32(hw_clkctrl_pll2ctrl0) /* 0x40 */ 27*4882a593Smuzhiyun mxs_reg_32(hw_clkctrl_cpu) /* 0x50 */ 28*4882a593Smuzhiyun mxs_reg_32(hw_clkctrl_hbus) /* 0x60 */ 29*4882a593Smuzhiyun mxs_reg_32(hw_clkctrl_xbus) /* 0x70 */ 30*4882a593Smuzhiyun mxs_reg_32(hw_clkctrl_xtal) /* 0x80 */ 31*4882a593Smuzhiyun mxs_reg_32(hw_clkctrl_ssp0) /* 0x90 */ 32*4882a593Smuzhiyun mxs_reg_32(hw_clkctrl_ssp1) /* 0xa0 */ 33*4882a593Smuzhiyun mxs_reg_32(hw_clkctrl_ssp2) /* 0xb0 */ 34*4882a593Smuzhiyun mxs_reg_32(hw_clkctrl_ssp3) /* 0xc0 */ 35*4882a593Smuzhiyun mxs_reg_32(hw_clkctrl_gpmi) /* 0xd0 */ 36*4882a593Smuzhiyun mxs_reg_32(hw_clkctrl_spdif) /* 0xe0 */ 37*4882a593Smuzhiyun mxs_reg_32(hw_clkctrl_emi) /* 0xf0 */ 38*4882a593Smuzhiyun mxs_reg_32(hw_clkctrl_saif0) /* 0x100 */ 39*4882a593Smuzhiyun mxs_reg_32(hw_clkctrl_saif1) /* 0x110 */ 40*4882a593Smuzhiyun mxs_reg_32(hw_clkctrl_lcdif) /* 0x120 */ 41*4882a593Smuzhiyun mxs_reg_32(hw_clkctrl_etm) /* 0x130 */ 42*4882a593Smuzhiyun mxs_reg_32(hw_clkctrl_enet) /* 0x140 */ 43*4882a593Smuzhiyun mxs_reg_32(hw_clkctrl_hsadc) /* 0x150 */ 44*4882a593Smuzhiyun mxs_reg_32(hw_clkctrl_flexcan) /* 0x160 */ 45*4882a593Smuzhiyun 46*4882a593Smuzhiyun uint32_t reserved[16]; 47*4882a593Smuzhiyun 48*4882a593Smuzhiyun mxs_reg_8(hw_clkctrl_frac0) /* 0x1b0 */ 49*4882a593Smuzhiyun mxs_reg_8(hw_clkctrl_frac1) /* 0x1c0 */ 50*4882a593Smuzhiyun mxs_reg_32(hw_clkctrl_clkseq) /* 0x1d0 */ 51*4882a593Smuzhiyun mxs_reg_32(hw_clkctrl_reset) /* 0x1e0 */ 52*4882a593Smuzhiyun mxs_reg_32(hw_clkctrl_status) /* 0x1f0 */ 53*4882a593Smuzhiyun mxs_reg_32(hw_clkctrl_version) /* 0x200 */ 54*4882a593Smuzhiyun }; 55*4882a593Smuzhiyun #endif 56*4882a593Smuzhiyun 57*4882a593Smuzhiyun #define CLKCTRL_PLL0CTRL0_LFR_SEL_MASK (0x3 << 28) 58*4882a593Smuzhiyun #define CLKCTRL_PLL0CTRL0_LFR_SEL_OFFSET 28 59*4882a593Smuzhiyun #define CLKCTRL_PLL0CTRL0_LFR_SEL_DEFAULT (0x0 << 28) 60*4882a593Smuzhiyun #define CLKCTRL_PLL0CTRL0_LFR_SEL_TIMES_2 (0x1 << 28) 61*4882a593Smuzhiyun #define CLKCTRL_PLL0CTRL0_LFR_SEL_TIMES_05 (0x2 << 28) 62*4882a593Smuzhiyun #define CLKCTRL_PLL0CTRL0_LFR_SEL_UNDEFINED (0x3 << 28) 63*4882a593Smuzhiyun #define CLKCTRL_PLL0CTRL0_CP_SEL_MASK (0x3 << 24) 64*4882a593Smuzhiyun #define CLKCTRL_PLL0CTRL0_CP_SEL_OFFSET 24 65*4882a593Smuzhiyun #define CLKCTRL_PLL0CTRL0_CP_SEL_DEFAULT (0x0 << 24) 66*4882a593Smuzhiyun #define CLKCTRL_PLL0CTRL0_CP_SEL_TIMES_2 (0x1 << 24) 67*4882a593Smuzhiyun #define CLKCTRL_PLL0CTRL0_CP_SEL_TIMES_05 (0x2 << 24) 68*4882a593Smuzhiyun #define CLKCTRL_PLL0CTRL0_CP_SEL_UNDEFINED (0x3 << 24) 69*4882a593Smuzhiyun #define CLKCTRL_PLL0CTRL0_DIV_SEL_MASK (0x3 << 20) 70*4882a593Smuzhiyun #define CLKCTRL_PLL0CTRL0_DIV_SEL_OFFSET 20 71*4882a593Smuzhiyun #define CLKCTRL_PLL0CTRL0_DIV_SEL_DEFAULT (0x0 << 20) 72*4882a593Smuzhiyun #define CLKCTRL_PLL0CTRL0_DIV_SEL_LOWER (0x1 << 20) 73*4882a593Smuzhiyun #define CLKCTRL_PLL0CTRL0_DIV_SEL_LOWEST (0x2 << 20) 74*4882a593Smuzhiyun #define CLKCTRL_PLL0CTRL0_DIV_SEL_UNDEFINED (0x3 << 20) 75*4882a593Smuzhiyun #define CLKCTRL_PLL0CTRL0_EN_USB_CLKS (1 << 18) 76*4882a593Smuzhiyun #define CLKCTRL_PLL0CTRL0_POWER (1 << 17) 77*4882a593Smuzhiyun 78*4882a593Smuzhiyun #define CLKCTRL_PLL0CTRL1_LOCK (1 << 31) 79*4882a593Smuzhiyun #define CLKCTRL_PLL0CTRL1_FORCE_LOCK (1 << 30) 80*4882a593Smuzhiyun #define CLKCTRL_PLL0CTRL1_LOCK_COUNT_MASK 0xffff 81*4882a593Smuzhiyun #define CLKCTRL_PLL0CTRL1_LOCK_COUNT_OFFSET 0 82*4882a593Smuzhiyun 83*4882a593Smuzhiyun #define CLKCTRL_PLL1CTRL0_CLKGATEEMI (1 << 31) 84*4882a593Smuzhiyun #define CLKCTRL_PLL1CTRL0_LFR_SEL_MASK (0x3 << 28) 85*4882a593Smuzhiyun #define CLKCTRL_PLL1CTRL0_LFR_SEL_OFFSET 28 86*4882a593Smuzhiyun #define CLKCTRL_PLL1CTRL0_LFR_SEL_DEFAULT (0x0 << 28) 87*4882a593Smuzhiyun #define CLKCTRL_PLL1CTRL0_LFR_SEL_TIMES_2 (0x1 << 28) 88*4882a593Smuzhiyun #define CLKCTRL_PLL1CTRL0_LFR_SEL_TIMES_05 (0x2 << 28) 89*4882a593Smuzhiyun #define CLKCTRL_PLL1CTRL0_LFR_SEL_UNDEFINED (0x3 << 28) 90*4882a593Smuzhiyun #define CLKCTRL_PLL1CTRL0_CP_SEL_MASK (0x3 << 24) 91*4882a593Smuzhiyun #define CLKCTRL_PLL1CTRL0_CP_SEL_OFFSET 24 92*4882a593Smuzhiyun #define CLKCTRL_PLL1CTRL0_CP_SEL_DEFAULT (0x0 << 24) 93*4882a593Smuzhiyun #define CLKCTRL_PLL1CTRL0_CP_SEL_TIMES_2 (0x1 << 24) 94*4882a593Smuzhiyun #define CLKCTRL_PLL1CTRL0_CP_SEL_TIMES_05 (0x2 << 24) 95*4882a593Smuzhiyun #define CLKCTRL_PLL1CTRL0_CP_SEL_UNDEFINED (0x3 << 24) 96*4882a593Smuzhiyun #define CLKCTRL_PLL1CTRL0_DIV_SEL_MASK (0x3 << 20) 97*4882a593Smuzhiyun #define CLKCTRL_PLL1CTRL0_DIV_SEL_OFFSET 20 98*4882a593Smuzhiyun #define CLKCTRL_PLL1CTRL0_DIV_SEL_DEFAULT (0x0 << 20) 99*4882a593Smuzhiyun #define CLKCTRL_PLL1CTRL0_DIV_SEL_LOWER (0x1 << 20) 100*4882a593Smuzhiyun #define CLKCTRL_PLL1CTRL0_DIV_SEL_LOWEST (0x2 << 20) 101*4882a593Smuzhiyun #define CLKCTRL_PLL1CTRL0_DIV_SEL_UNDEFINED (0x3 << 20) 102*4882a593Smuzhiyun #define CLKCTRL_PLL1CTRL0_EN_USB_CLKS (1 << 18) 103*4882a593Smuzhiyun #define CLKCTRL_PLL1CTRL0_POWER (1 << 17) 104*4882a593Smuzhiyun 105*4882a593Smuzhiyun #define CLKCTRL_PLL1CTRL1_LOCK (1 << 31) 106*4882a593Smuzhiyun #define CLKCTRL_PLL1CTRL1_FORCE_LOCK (1 << 30) 107*4882a593Smuzhiyun #define CLKCTRL_PLL1CTRL1_LOCK_COUNT_MASK 0xffff 108*4882a593Smuzhiyun #define CLKCTRL_PLL1CTRL1_LOCK_COUNT_OFFSET 0 109*4882a593Smuzhiyun 110*4882a593Smuzhiyun #define CLKCTRL_PLL2CTRL0_CLKGATE (1 << 31) 111*4882a593Smuzhiyun #define CLKCTRL_PLL2CTRL0_LFR_SEL_MASK (0x3 << 28) 112*4882a593Smuzhiyun #define CLKCTRL_PLL2CTRL0_LFR_SEL_OFFSET 28 113*4882a593Smuzhiyun #define CLKCTRL_PLL2CTRL0_HOLD_RING_OFF_B (1 << 26) 114*4882a593Smuzhiyun #define CLKCTRL_PLL2CTRL0_CP_SEL_MASK (0x3 << 24) 115*4882a593Smuzhiyun #define CLKCTRL_PLL2CTRL0_CP_SEL_OFFSET 24 116*4882a593Smuzhiyun #define CLKCTRL_PLL2CTRL0_POWER (1 << 23) 117*4882a593Smuzhiyun 118*4882a593Smuzhiyun #define CLKCTRL_CPU_BUSY_REF_XTAL (1 << 29) 119*4882a593Smuzhiyun #define CLKCTRL_CPU_BUSY_REF_CPU (1 << 28) 120*4882a593Smuzhiyun #define CLKCTRL_CPU_DIV_XTAL_FRAC_EN (1 << 26) 121*4882a593Smuzhiyun #define CLKCTRL_CPU_DIV_XTAL_MASK (0x3ff << 16) 122*4882a593Smuzhiyun #define CLKCTRL_CPU_DIV_XTAL_OFFSET 16 123*4882a593Smuzhiyun #define CLKCTRL_CPU_INTERRUPT_WAIT (1 << 12) 124*4882a593Smuzhiyun #define CLKCTRL_CPU_DIV_CPU_FRAC_EN (1 << 10) 125*4882a593Smuzhiyun #define CLKCTRL_CPU_DIV_CPU_MASK 0x3f 126*4882a593Smuzhiyun #define CLKCTRL_CPU_DIV_CPU_OFFSET 0 127*4882a593Smuzhiyun 128*4882a593Smuzhiyun #define CLKCTRL_HBUS_ASM_BUSY (1 << 31) 129*4882a593Smuzhiyun #define CLKCTRL_HBUS_DCP_AS_ENABLE (1 << 30) 130*4882a593Smuzhiyun #define CLKCTRL_HBUS_PXP_AS_ENABLE (1 << 29) 131*4882a593Smuzhiyun #define CLKCTRL_HBUS_ASM_EMIPORT_AS_ENABLE (1 << 27) 132*4882a593Smuzhiyun #define CLKCTRL_HBUS_APBHDMA_AS_ENABLE (1 << 26) 133*4882a593Smuzhiyun #define CLKCTRL_HBUS_APBXDMA_AS_ENABLE (1 << 25) 134*4882a593Smuzhiyun #define CLKCTRL_HBUS_TRAFFIC_JAM_AS_ENABLE (1 << 24) 135*4882a593Smuzhiyun #define CLKCTRL_HBUS_TRAFFIC_AS_ENABLE (1 << 23) 136*4882a593Smuzhiyun #define CLKCTRL_HBUS_CPU_DATA_AS_ENABLE (1 << 22) 137*4882a593Smuzhiyun #define CLKCTRL_HBUS_CPU_INSTR_AS_ENABLE (1 << 21) 138*4882a593Smuzhiyun #define CLKCTRL_HBUS_ASM_ENABLE (1 << 20) 139*4882a593Smuzhiyun #define CLKCTRL_HBUS_AUTO_CLEAR_DIV_ENABLE (1 << 19) 140*4882a593Smuzhiyun #define CLKCTRL_HBUS_SLOW_DIV_MASK (0x7 << 16) 141*4882a593Smuzhiyun #define CLKCTRL_HBUS_SLOW_DIV_OFFSET 16 142*4882a593Smuzhiyun #define CLKCTRL_HBUS_SLOW_DIV_BY1 (0x0 << 16) 143*4882a593Smuzhiyun #define CLKCTRL_HBUS_SLOW_DIV_BY2 (0x1 << 16) 144*4882a593Smuzhiyun #define CLKCTRL_HBUS_SLOW_DIV_BY4 (0x2 << 16) 145*4882a593Smuzhiyun #define CLKCTRL_HBUS_SLOW_DIV_BY8 (0x3 << 16) 146*4882a593Smuzhiyun #define CLKCTRL_HBUS_SLOW_DIV_BY16 (0x4 << 16) 147*4882a593Smuzhiyun #define CLKCTRL_HBUS_SLOW_DIV_BY32 (0x5 << 16) 148*4882a593Smuzhiyun #define CLKCTRL_HBUS_DIV_FRAC_EN (1 << 5) 149*4882a593Smuzhiyun #define CLKCTRL_HBUS_DIV_MASK 0x1f 150*4882a593Smuzhiyun #define CLKCTRL_HBUS_DIV_OFFSET 0 151*4882a593Smuzhiyun 152*4882a593Smuzhiyun #define CLKCTRL_XBUS_BUSY (1 << 31) 153*4882a593Smuzhiyun #define CLKCTRL_XBUS_AUTO_CLEAR_DIV_ENABLE (1 << 11) 154*4882a593Smuzhiyun #define CLKCTRL_XBUS_DIV_FRAC_EN (1 << 10) 155*4882a593Smuzhiyun #define CLKCTRL_XBUS_DIV_MASK 0x3ff 156*4882a593Smuzhiyun #define CLKCTRL_XBUS_DIV_OFFSET 0 157*4882a593Smuzhiyun 158*4882a593Smuzhiyun #define CLKCTRL_XTAL_UART_CLK_GATE (1 << 31) 159*4882a593Smuzhiyun #define CLKCTRL_XTAL_PWM_CLK24M_GATE (1 << 29) 160*4882a593Smuzhiyun #define CLKCTRL_XTAL_TIMROT_CLK32K_GATE (1 << 26) 161*4882a593Smuzhiyun #define CLKCTRL_XTAL_DIV_UART_MASK 0x3 162*4882a593Smuzhiyun #define CLKCTRL_XTAL_DIV_UART_OFFSET 0 163*4882a593Smuzhiyun 164*4882a593Smuzhiyun #define CLKCTRL_SSP_CLKGATE (1 << 31) 165*4882a593Smuzhiyun #define CLKCTRL_SSP_BUSY (1 << 29) 166*4882a593Smuzhiyun #define CLKCTRL_SSP_DIV_FRAC_EN (1 << 9) 167*4882a593Smuzhiyun #define CLKCTRL_SSP_DIV_MASK 0x1ff 168*4882a593Smuzhiyun #define CLKCTRL_SSP_DIV_OFFSET 0 169*4882a593Smuzhiyun 170*4882a593Smuzhiyun #define CLKCTRL_GPMI_CLKGATE (1 << 31) 171*4882a593Smuzhiyun #define CLKCTRL_GPMI_BUSY (1 << 29) 172*4882a593Smuzhiyun #define CLKCTRL_GPMI_DIV_FRAC_EN (1 << 10) 173*4882a593Smuzhiyun #define CLKCTRL_GPMI_DIV_MASK 0x3ff 174*4882a593Smuzhiyun #define CLKCTRL_GPMI_DIV_OFFSET 0 175*4882a593Smuzhiyun 176*4882a593Smuzhiyun #define CLKCTRL_SPDIF_CLKGATE (1 << 31) 177*4882a593Smuzhiyun 178*4882a593Smuzhiyun #define CLKCTRL_EMI_CLKGATE (1 << 31) 179*4882a593Smuzhiyun #define CLKCTRL_EMI_SYNC_MODE_EN (1 << 30) 180*4882a593Smuzhiyun #define CLKCTRL_EMI_BUSY_REF_XTAL (1 << 29) 181*4882a593Smuzhiyun #define CLKCTRL_EMI_BUSY_REF_EMI (1 << 28) 182*4882a593Smuzhiyun #define CLKCTRL_EMI_BUSY_REF_CPU (1 << 27) 183*4882a593Smuzhiyun #define CLKCTRL_EMI_BUSY_SYNC_MODE (1 << 26) 184*4882a593Smuzhiyun #define CLKCTRL_EMI_BUSY_DCC_RESYNC (1 << 17) 185*4882a593Smuzhiyun #define CLKCTRL_EMI_DCC_RESYNC_ENABLE (1 << 16) 186*4882a593Smuzhiyun #define CLKCTRL_EMI_DIV_XTAL_MASK (0xf << 8) 187*4882a593Smuzhiyun #define CLKCTRL_EMI_DIV_XTAL_OFFSET 8 188*4882a593Smuzhiyun #define CLKCTRL_EMI_DIV_EMI_MASK 0x3f 189*4882a593Smuzhiyun #define CLKCTRL_EMI_DIV_EMI_OFFSET 0 190*4882a593Smuzhiyun 191*4882a593Smuzhiyun #define CLKCTRL_SAIF0_CLKGATE (1 << 31) 192*4882a593Smuzhiyun #define CLKCTRL_SAIF0_BUSY (1 << 29) 193*4882a593Smuzhiyun #define CLKCTRL_SAIF0_DIV_FRAC_EN (1 << 16) 194*4882a593Smuzhiyun #define CLKCTRL_SAIF0_DIV_MASK 0xffff 195*4882a593Smuzhiyun #define CLKCTRL_SAIF0_DIV_OFFSET 0 196*4882a593Smuzhiyun 197*4882a593Smuzhiyun #define CLKCTRL_SAIF1_CLKGATE (1 << 31) 198*4882a593Smuzhiyun #define CLKCTRL_SAIF1_BUSY (1 << 29) 199*4882a593Smuzhiyun #define CLKCTRL_SAIF1_DIV_FRAC_EN (1 << 16) 200*4882a593Smuzhiyun #define CLKCTRL_SAIF1_DIV_MASK 0xffff 201*4882a593Smuzhiyun #define CLKCTRL_SAIF1_DIV_OFFSET 0 202*4882a593Smuzhiyun 203*4882a593Smuzhiyun #define CLKCTRL_DIS_LCDIF_CLKGATE (1 << 31) 204*4882a593Smuzhiyun #define CLKCTRL_DIS_LCDIF_BUSY (1 << 29) 205*4882a593Smuzhiyun #define CLKCTRL_DIS_LCDIF_DIV_FRAC_EN (1 << 13) 206*4882a593Smuzhiyun #define CLKCTRL_DIS_LCDIF_DIV_MASK 0x1fff 207*4882a593Smuzhiyun #define CLKCTRL_DIS_LCDIF_DIV_OFFSET 0 208*4882a593Smuzhiyun 209*4882a593Smuzhiyun #define CLKCTRL_ETM_CLKGATE (1 << 31) 210*4882a593Smuzhiyun #define CLKCTRL_ETM_BUSY (1 << 29) 211*4882a593Smuzhiyun #define CLKCTRL_ETM_DIV_FRAC_EN (1 << 7) 212*4882a593Smuzhiyun #define CLKCTRL_ETM_DIV_MASK 0x7f 213*4882a593Smuzhiyun #define CLKCTRL_ETM_DIV_OFFSET 0 214*4882a593Smuzhiyun 215*4882a593Smuzhiyun #define CLKCTRL_ENET_SLEEP (1 << 31) 216*4882a593Smuzhiyun #define CLKCTRL_ENET_DISABLE (1 << 30) 217*4882a593Smuzhiyun #define CLKCTRL_ENET_STATUS (1 << 29) 218*4882a593Smuzhiyun #define CLKCTRL_ENET_BUSY_TIME (1 << 27) 219*4882a593Smuzhiyun #define CLKCTRL_ENET_DIV_TIME_MASK (0x3f << 21) 220*4882a593Smuzhiyun #define CLKCTRL_ENET_DIV_TIME_OFFSET 21 221*4882a593Smuzhiyun #define CLKCTRL_ENET_TIME_SEL_MASK (0x3 << 19) 222*4882a593Smuzhiyun #define CLKCTRL_ENET_TIME_SEL_OFFSET 19 223*4882a593Smuzhiyun #define CLKCTRL_ENET_TIME_SEL_XTAL (0x0 << 19) 224*4882a593Smuzhiyun #define CLKCTRL_ENET_TIME_SEL_PLL (0x1 << 19) 225*4882a593Smuzhiyun #define CLKCTRL_ENET_TIME_SEL_RMII_CLK (0x2 << 19) 226*4882a593Smuzhiyun #define CLKCTRL_ENET_TIME_SEL_UNDEFINED (0x3 << 19) 227*4882a593Smuzhiyun #define CLKCTRL_ENET_CLK_OUT_EN (1 << 18) 228*4882a593Smuzhiyun #define CLKCTRL_ENET_RESET_BY_SW_CHIP (1 << 17) 229*4882a593Smuzhiyun #define CLKCTRL_ENET_RESET_BY_SW (1 << 16) 230*4882a593Smuzhiyun 231*4882a593Smuzhiyun #define CLKCTRL_HSADC_RESETB (1 << 30) 232*4882a593Smuzhiyun #define CLKCTRL_HSADC_FREQDIV_MASK (0x3 << 28) 233*4882a593Smuzhiyun #define CLKCTRL_HSADC_FREQDIV_OFFSET 28 234*4882a593Smuzhiyun 235*4882a593Smuzhiyun #define CLKCTRL_FLEXCAN_STOP_CAN0 (1 << 30) 236*4882a593Smuzhiyun #define CLKCTRL_FLEXCAN_CAN0_STATUS (1 << 29) 237*4882a593Smuzhiyun #define CLKCTRL_FLEXCAN_STOP_CAN1 (1 << 28) 238*4882a593Smuzhiyun #define CLKCTRL_FLEXCAN_CAN1_STATUS (1 << 27) 239*4882a593Smuzhiyun 240*4882a593Smuzhiyun #define CLKCTRL_FRAC_CLKGATE (1 << 7) 241*4882a593Smuzhiyun #define CLKCTRL_FRAC_STABLE (1 << 6) 242*4882a593Smuzhiyun #define CLKCTRL_FRAC_FRAC_MASK 0x3f 243*4882a593Smuzhiyun #define CLKCTRL_FRAC_FRAC_OFFSET 0 244*4882a593Smuzhiyun #define CLKCTRL_FRAC0_CPU 0 245*4882a593Smuzhiyun #define CLKCTRL_FRAC0_EMI 1 246*4882a593Smuzhiyun #define CLKCTRL_FRAC0_IO1 2 247*4882a593Smuzhiyun #define CLKCTRL_FRAC0_IO0 3 248*4882a593Smuzhiyun #define CLKCTRL_FRAC1_PIX 0 249*4882a593Smuzhiyun #define CLKCTRL_FRAC1_HSADC 1 250*4882a593Smuzhiyun #define CLKCTRL_FRAC1_GPMI 2 251*4882a593Smuzhiyun 252*4882a593Smuzhiyun #define CLKCTRL_CLKSEQ_BYPASS_CPU (1 << 18) 253*4882a593Smuzhiyun #define CLKCTRL_CLKSEQ_BYPASS_DIS_LCDIF (1 << 14) 254*4882a593Smuzhiyun #define CLKCTRL_CLKSEQ_BYPASS_DIS_LCDIF_BYPASS (0x1 << 14) 255*4882a593Smuzhiyun #define CLKCTRL_CLKSEQ_BYPASS_DIS_LCDIF_PFD (0x0 << 14) 256*4882a593Smuzhiyun #define CLKCTRL_CLKSEQ_BYPASS_ETM (1 << 8) 257*4882a593Smuzhiyun #define CLKCTRL_CLKSEQ_BYPASS_EMI (1 << 7) 258*4882a593Smuzhiyun #define CLKCTRL_CLKSEQ_BYPASS_SSP3 (1 << 6) 259*4882a593Smuzhiyun #define CLKCTRL_CLKSEQ_BYPASS_SSP2 (1 << 5) 260*4882a593Smuzhiyun #define CLKCTRL_CLKSEQ_BYPASS_SSP1 (1 << 4) 261*4882a593Smuzhiyun #define CLKCTRL_CLKSEQ_BYPASS_SSP0 (1 << 3) 262*4882a593Smuzhiyun #define CLKCTRL_CLKSEQ_BYPASS_GPMI (1 << 2) 263*4882a593Smuzhiyun #define CLKCTRL_CLKSEQ_BYPASS_SAIF1 (1 << 1) 264*4882a593Smuzhiyun #define CLKCTRL_CLKSEQ_BYPASS_SAIF0 (1 << 0) 265*4882a593Smuzhiyun 266*4882a593Smuzhiyun #define CLKCTRL_RESET_WDOG_POR_DISABLE (1 << 5) 267*4882a593Smuzhiyun #define CLKCTRL_RESET_EXTERNAL_RESET_ENABLE (1 << 4) 268*4882a593Smuzhiyun #define CLKCTRL_RESET_THERMAL_RESET_ENABLE (1 << 3) 269*4882a593Smuzhiyun #define CLKCTRL_RESET_THERMAL_RESET_DEFAULT (1 << 2) 270*4882a593Smuzhiyun #define CLKCTRL_RESET_CHIP (1 << 1) 271*4882a593Smuzhiyun #define CLKCTRL_RESET_DIG (1 << 0) 272*4882a593Smuzhiyun 273*4882a593Smuzhiyun #define CLKCTRL_STATUS_CPU_LIMIT_MASK (0x3 << 30) 274*4882a593Smuzhiyun #define CLKCTRL_STATUS_CPU_LIMIT_OFFSET 30 275*4882a593Smuzhiyun 276*4882a593Smuzhiyun #define CLKCTRL_VERSION_MAJOR_MASK (0xff << 24) 277*4882a593Smuzhiyun #define CLKCTRL_VERSION_MAJOR_OFFSET 24 278*4882a593Smuzhiyun #define CLKCTRL_VERSION_MINOR_MASK (0xff << 16) 279*4882a593Smuzhiyun #define CLKCTRL_VERSION_MINOR_OFFSET 16 280*4882a593Smuzhiyun #define CLKCTRL_VERSION_STEP_MASK 0xffff 281*4882a593Smuzhiyun #define CLKCTRL_VERSION_STEP_OFFSET 0 282*4882a593Smuzhiyun 283*4882a593Smuzhiyun #endif /* __MX28_REGS_CLKCTRL_H__ */ 284