xref: /OK3568_Linux_fs/u-boot/arch/arm/include/asm/arch-mxs/regs-clkctrl-mx23.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Freescale i.MX23 CLKCTRL Register Definitions
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (C) 2012 Marek Vasut <marek.vasut@gmail.com>
5*4882a593Smuzhiyun  * on behalf of DENX Software Engineering GmbH
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Based on code from LTIB:
8*4882a593Smuzhiyun  * Copyright 2008-2010 Freescale Semiconductor, Inc. All Rights Reserved.
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
11*4882a593Smuzhiyun  */
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #ifndef __MX23_REGS_CLKCTRL_H__
14*4882a593Smuzhiyun #define __MX23_REGS_CLKCTRL_H__
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include <asm/mach-imx/regs-common.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #ifndef	__ASSEMBLY__
19*4882a593Smuzhiyun struct mxs_clkctrl_regs {
20*4882a593Smuzhiyun 	mxs_reg_32(hw_clkctrl_pll0ctrl0)	/* 0x00 */
21*4882a593Smuzhiyun 	uint32_t	hw_clkctrl_pll0ctrl1;	/* 0x10 */
22*4882a593Smuzhiyun 	uint32_t	reserved_pll0ctrl1[3];	/* 0x14-0x1c */
23*4882a593Smuzhiyun 	mxs_reg_32(hw_clkctrl_cpu)		/* 0x20 */
24*4882a593Smuzhiyun 	mxs_reg_32(hw_clkctrl_hbus)		/* 0x30 */
25*4882a593Smuzhiyun 	mxs_reg_32(hw_clkctrl_xbus)		/* 0x40 */
26*4882a593Smuzhiyun 	mxs_reg_32(hw_clkctrl_xtal)		/* 0x50 */
27*4882a593Smuzhiyun 	mxs_reg_32(hw_clkctrl_pix)		/* 0x60 */
28*4882a593Smuzhiyun 	mxs_reg_32(hw_clkctrl_ssp0)		/* 0x70 */
29*4882a593Smuzhiyun 	mxs_reg_32(hw_clkctrl_gpmi)		/* 0x80 */
30*4882a593Smuzhiyun 	mxs_reg_32(hw_clkctrl_spdif)		/* 0x90 */
31*4882a593Smuzhiyun 	mxs_reg_32(hw_clkctrl_emi)		/* 0xa0 */
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun 	uint32_t	reserved1[4];
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun 	mxs_reg_32(hw_clkctrl_saif0)		/* 0xc0 */
36*4882a593Smuzhiyun 	mxs_reg_32(hw_clkctrl_tv)		/* 0xd0 */
37*4882a593Smuzhiyun 	mxs_reg_32(hw_clkctrl_etm)		/* 0xe0 */
38*4882a593Smuzhiyun 	mxs_reg_8(hw_clkctrl_frac0)		/* 0xf0 */
39*4882a593Smuzhiyun 	mxs_reg_8(hw_clkctrl_frac1)		/* 0x100 */
40*4882a593Smuzhiyun 	mxs_reg_32(hw_clkctrl_clkseq)		/* 0x110 */
41*4882a593Smuzhiyun 	mxs_reg_32(hw_clkctrl_reset)		/* 0x120 */
42*4882a593Smuzhiyun 	mxs_reg_32(hw_clkctrl_status)		/* 0x130 */
43*4882a593Smuzhiyun 	mxs_reg_32(hw_clkctrl_version)		/* 0x140 */
44*4882a593Smuzhiyun };
45*4882a593Smuzhiyun #endif
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun #define	CLKCTRL_PLL0CTRL0_LFR_SEL_MASK		(0x3 << 28)
48*4882a593Smuzhiyun #define	CLKCTRL_PLL0CTRL0_LFR_SEL_OFFSET	28
49*4882a593Smuzhiyun #define	CLKCTRL_PLL0CTRL0_LFR_SEL_DEFAULT	(0x0 << 28)
50*4882a593Smuzhiyun #define	CLKCTRL_PLL0CTRL0_LFR_SEL_TIMES_2	(0x1 << 28)
51*4882a593Smuzhiyun #define	CLKCTRL_PLL0CTRL0_LFR_SEL_TIMES_05	(0x2 << 28)
52*4882a593Smuzhiyun #define	CLKCTRL_PLL0CTRL0_LFR_SEL_UNDEFINED	(0x3 << 28)
53*4882a593Smuzhiyun #define	CLKCTRL_PLL0CTRL0_CP_SEL_MASK		(0x3 << 24)
54*4882a593Smuzhiyun #define	CLKCTRL_PLL0CTRL0_CP_SEL_OFFSET		24
55*4882a593Smuzhiyun #define	CLKCTRL_PLL0CTRL0_CP_SEL_DEFAULT	(0x0 << 24)
56*4882a593Smuzhiyun #define	CLKCTRL_PLL0CTRL0_CP_SEL_TIMES_2	(0x1 << 24)
57*4882a593Smuzhiyun #define	CLKCTRL_PLL0CTRL0_CP_SEL_TIMES_05	(0x2 << 24)
58*4882a593Smuzhiyun #define	CLKCTRL_PLL0CTRL0_CP_SEL_UNDEFINED	(0x3 << 24)
59*4882a593Smuzhiyun #define	CLKCTRL_PLL0CTRL0_DIV_SEL_MASK		(0x3 << 20)
60*4882a593Smuzhiyun #define	CLKCTRL_PLL0CTRL0_DIV_SEL_OFFSET	20
61*4882a593Smuzhiyun #define	CLKCTRL_PLL0CTRL0_DIV_SEL_DEFAULT	(0x0 << 20)
62*4882a593Smuzhiyun #define	CLKCTRL_PLL0CTRL0_DIV_SEL_LOWER		(0x1 << 20)
63*4882a593Smuzhiyun #define	CLKCTRL_PLL0CTRL0_DIV_SEL_LOWEST	(0x2 << 20)
64*4882a593Smuzhiyun #define	CLKCTRL_PLL0CTRL0_DIV_SEL_UNDEFINED	(0x3 << 20)
65*4882a593Smuzhiyun #define	CLKCTRL_PLL0CTRL0_EN_USB_CLKS		(1 << 18)
66*4882a593Smuzhiyun #define	CLKCTRL_PLL0CTRL0_POWER			(1 << 16)
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun #define	CLKCTRL_PLL0CTRL1_LOCK			(1 << 31)
69*4882a593Smuzhiyun #define	CLKCTRL_PLL0CTRL1_FORCE_LOCK		(1 << 30)
70*4882a593Smuzhiyun #define	CLKCTRL_PLL0CTRL1_LOCK_COUNT_MASK	0xffff
71*4882a593Smuzhiyun #define	CLKCTRL_PLL0CTRL1_LOCK_COUNT_OFFSET	0
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun #define	CLKCTRL_CPU_BUSY_REF_XTAL		(1 << 29)
74*4882a593Smuzhiyun #define	CLKCTRL_CPU_BUSY_REF_CPU		(1 << 28)
75*4882a593Smuzhiyun #define	CLKCTRL_CPU_DIV_XTAL_FRAC_EN		(1 << 26)
76*4882a593Smuzhiyun #define	CLKCTRL_CPU_DIV_XTAL_MASK		(0x3ff << 16)
77*4882a593Smuzhiyun #define	CLKCTRL_CPU_DIV_XTAL_OFFSET		16
78*4882a593Smuzhiyun #define	CLKCTRL_CPU_INTERRUPT_WAIT		(1 << 12)
79*4882a593Smuzhiyun #define	CLKCTRL_CPU_DIV_CPU_FRAC_EN		(1 << 10)
80*4882a593Smuzhiyun #define	CLKCTRL_CPU_DIV_CPU_MASK		0x3f
81*4882a593Smuzhiyun #define	CLKCTRL_CPU_DIV_CPU_OFFSET		0
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun #define	CLKCTRL_HBUS_BUSY			(1 << 29)
84*4882a593Smuzhiyun #define	CLKCTRL_HBUS_DCP_AS_ENABLE		(1 << 28)
85*4882a593Smuzhiyun #define	CLKCTRL_HBUS_PXP_AS_ENABLE		(1 << 27)
86*4882a593Smuzhiyun #define	CLKCTRL_HBUS_APBHDMA_AS_ENABLE		(1 << 26)
87*4882a593Smuzhiyun #define	CLKCTRL_HBUS_APBXDMA_AS_ENABLE		(1 << 25)
88*4882a593Smuzhiyun #define	CLKCTRL_HBUS_TRAFFIC_JAM_AS_ENABLE	(1 << 24)
89*4882a593Smuzhiyun #define	CLKCTRL_HBUS_TRAFFIC_AS_ENABLE		(1 << 23)
90*4882a593Smuzhiyun #define	CLKCTRL_HBUS_CPU_DATA_AS_ENABLE		(1 << 22)
91*4882a593Smuzhiyun #define	CLKCTRL_HBUS_CPU_INSTR_AS_ENABLE	(1 << 21)
92*4882a593Smuzhiyun #define	CLKCTRL_HBUS_AUTO_SLOW_MODE		(1 << 20)
93*4882a593Smuzhiyun #define	CLKCTRL_HBUS_SLOW_DIV_MASK		(0x7 << 16)
94*4882a593Smuzhiyun #define	CLKCTRL_HBUS_SLOW_DIV_OFFSET		16
95*4882a593Smuzhiyun #define	CLKCTRL_HBUS_SLOW_DIV_BY1		(0x0 << 16)
96*4882a593Smuzhiyun #define	CLKCTRL_HBUS_SLOW_DIV_BY2		(0x1 << 16)
97*4882a593Smuzhiyun #define	CLKCTRL_HBUS_SLOW_DIV_BY4		(0x2 << 16)
98*4882a593Smuzhiyun #define	CLKCTRL_HBUS_SLOW_DIV_BY8		(0x3 << 16)
99*4882a593Smuzhiyun #define	CLKCTRL_HBUS_SLOW_DIV_BY16		(0x4 << 16)
100*4882a593Smuzhiyun #define	CLKCTRL_HBUS_SLOW_DIV_BY32		(0x5 << 16)
101*4882a593Smuzhiyun #define	CLKCTRL_HBUS_DIV_FRAC_EN		(1 << 5)
102*4882a593Smuzhiyun #define	CLKCTRL_HBUS_DIV_MASK			0x1f
103*4882a593Smuzhiyun #define	CLKCTRL_HBUS_DIV_OFFSET			0
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun #define	CLKCTRL_XBUS_BUSY			(1 << 31)
106*4882a593Smuzhiyun #define	CLKCTRL_XBUS_DIV_FRAC_EN		(1 << 10)
107*4882a593Smuzhiyun #define	CLKCTRL_XBUS_DIV_MASK			0x3ff
108*4882a593Smuzhiyun #define	CLKCTRL_XBUS_DIV_OFFSET			0
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun #define	CLKCTRL_XTAL_UART_CLK_GATE		(1 << 31)
111*4882a593Smuzhiyun #define	CLKCTRL_XTAL_FILT_CLK24M_GATE		(1 << 30)
112*4882a593Smuzhiyun #define	CLKCTRL_XTAL_PWM_CLK24M_GATE		(1 << 29)
113*4882a593Smuzhiyun #define	CLKCTRL_XTAL_DRI_CLK24M_GATE		(1 << 28)
114*4882a593Smuzhiyun #define	CLKCTRL_XTAL_DIGCTRL_CLK1M_GATE		(1 << 27)
115*4882a593Smuzhiyun #define	CLKCTRL_XTAL_TIMROT_CLK32K_GATE		(1 << 26)
116*4882a593Smuzhiyun #define	CLKCTRL_XTAL_DIV_UART_MASK		0x3
117*4882a593Smuzhiyun #define	CLKCTRL_XTAL_DIV_UART_OFFSET		0
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun #define	CLKCTRL_PIX_CLKGATE			(1 << 31)
120*4882a593Smuzhiyun #define	CLKCTRL_PIX_BUSY			(1 << 29)
121*4882a593Smuzhiyun #define	CLKCTRL_PIX_DIV_FRAC_EN			(1 << 12)
122*4882a593Smuzhiyun #define	CLKCTRL_PIX_DIV_MASK			0xfff
123*4882a593Smuzhiyun #define	CLKCTRL_PIX_DIV_OFFSET			0
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun #define	CLKCTRL_SSP_CLKGATE			(1 << 31)
126*4882a593Smuzhiyun #define	CLKCTRL_SSP_BUSY			(1 << 29)
127*4882a593Smuzhiyun #define	CLKCTRL_SSP_DIV_FRAC_EN			(1 << 9)
128*4882a593Smuzhiyun #define	CLKCTRL_SSP_DIV_MASK			0x1ff
129*4882a593Smuzhiyun #define	CLKCTRL_SSP_DIV_OFFSET			0
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun #define	CLKCTRL_GPMI_CLKGATE			(1 << 31)
132*4882a593Smuzhiyun #define	CLKCTRL_GPMI_BUSY			(1 << 29)
133*4882a593Smuzhiyun #define	CLKCTRL_GPMI_DIV_FRAC_EN		(1 << 10)
134*4882a593Smuzhiyun #define	CLKCTRL_GPMI_DIV_MASK			0x3ff
135*4882a593Smuzhiyun #define	CLKCTRL_GPMI_DIV_OFFSET			0
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun #define	CLKCTRL_SPDIF_CLKGATE			(1 << 31)
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun #define	CLKCTRL_EMI_CLKGATE			(1 << 31)
140*4882a593Smuzhiyun #define	CLKCTRL_EMI_SYNC_MODE_EN		(1 << 30)
141*4882a593Smuzhiyun #define	CLKCTRL_EMI_BUSY_REF_XTAL		(1 << 29)
142*4882a593Smuzhiyun #define	CLKCTRL_EMI_BUSY_REF_EMI		(1 << 28)
143*4882a593Smuzhiyun #define	CLKCTRL_EMI_BUSY_REF_CPU		(1 << 27)
144*4882a593Smuzhiyun #define	CLKCTRL_EMI_BUSY_SYNC_MODE		(1 << 26)
145*4882a593Smuzhiyun #define	CLKCTRL_EMI_BUSY_DCC_RESYNC		(1 << 17)
146*4882a593Smuzhiyun #define	CLKCTRL_EMI_DCC_RESYNC_ENABLE		(1 << 16)
147*4882a593Smuzhiyun #define	CLKCTRL_EMI_DIV_XTAL_MASK		(0xf << 8)
148*4882a593Smuzhiyun #define	CLKCTRL_EMI_DIV_XTAL_OFFSET		8
149*4882a593Smuzhiyun #define	CLKCTRL_EMI_DIV_EMI_MASK		0x3f
150*4882a593Smuzhiyun #define	CLKCTRL_EMI_DIV_EMI_OFFSET		0
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun #define	CLKCTRL_IR_CLKGATE			(1 << 31)
153*4882a593Smuzhiyun #define	CLKCTRL_IR_AUTO_DIV			(1 << 29)
154*4882a593Smuzhiyun #define	CLKCTRL_IR_IR_BUSY			(1 << 28)
155*4882a593Smuzhiyun #define	CLKCTRL_IR_IROV_BUSY			(1 << 27)
156*4882a593Smuzhiyun #define	CLKCTRL_IR_IROV_DIV_MASK		(0x1ff << 16)
157*4882a593Smuzhiyun #define	CLKCTRL_IR_IROV_DIV_OFFSET		16
158*4882a593Smuzhiyun #define	CLKCTRL_IR_IR_DIV_MASK			0x3ff
159*4882a593Smuzhiyun #define	CLKCTRL_IR_IR_DIV_OFFSET		0
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun #define	CLKCTRL_SAIF0_CLKGATE			(1 << 31)
162*4882a593Smuzhiyun #define	CLKCTRL_SAIF0_BUSY			(1 << 29)
163*4882a593Smuzhiyun #define	CLKCTRL_SAIF0_DIV_FRAC_EN		(1 << 16)
164*4882a593Smuzhiyun #define	CLKCTRL_SAIF0_DIV_MASK			0xffff
165*4882a593Smuzhiyun #define	CLKCTRL_SAIF0_DIV_OFFSET		0
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun #define	CLKCTRL_TV_CLK_TV108M_GATE		(1 << 31)
168*4882a593Smuzhiyun #define	CLKCTRL_TV_CLK_TV_GATE			(1 << 30)
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun #define	CLKCTRL_ETM_CLKGATE			(1 << 31)
171*4882a593Smuzhiyun #define	CLKCTRL_ETM_BUSY			(1 << 29)
172*4882a593Smuzhiyun #define	CLKCTRL_ETM_DIV_FRAC_EN			(1 << 6)
173*4882a593Smuzhiyun #define	CLKCTRL_ETM_DIV_MASK			0x3f
174*4882a593Smuzhiyun #define	CLKCTRL_ETM_DIV_OFFSET			0
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun #define	CLKCTRL_FRAC_CLKGATE			(1 << 7)
177*4882a593Smuzhiyun #define	CLKCTRL_FRAC_STABLE			(1 << 6)
178*4882a593Smuzhiyun #define	CLKCTRL_FRAC_FRAC_MASK			0x3f
179*4882a593Smuzhiyun #define	CLKCTRL_FRAC_FRAC_OFFSET		0
180*4882a593Smuzhiyun #define	CLKCTRL_FRAC0_CPU			0
181*4882a593Smuzhiyun #define	CLKCTRL_FRAC0_EMI			1
182*4882a593Smuzhiyun #define	CLKCTRL_FRAC0_PIX			2
183*4882a593Smuzhiyun #define	CLKCTRL_FRAC0_IO0			3
184*4882a593Smuzhiyun #define	CLKCTRL_FRAC1_VID			3
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun #define	CLKCTRL_CLKSEQ_BYPASS_ETM		(1 << 8)
187*4882a593Smuzhiyun #define	CLKCTRL_CLKSEQ_BYPASS_CPU		(1 << 7)
188*4882a593Smuzhiyun #define	CLKCTRL_CLKSEQ_BYPASS_EMI		(1 << 6)
189*4882a593Smuzhiyun #define	CLKCTRL_CLKSEQ_BYPASS_SSP0		(1 << 5)
190*4882a593Smuzhiyun #define	CLKCTRL_CLKSEQ_BYPASS_GPMI		(1 << 4)
191*4882a593Smuzhiyun #define	CLKCTRL_CLKSEQ_BYPASS_IR		(1 << 3)
192*4882a593Smuzhiyun #define	CLKCTRL_CLKSEQ_BYPASS_PIX		(1 << 1)
193*4882a593Smuzhiyun #define	CLKCTRL_CLKSEQ_BYPASS_SAIF		(1 << 0)
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun #define	CLKCTRL_RESET_CHIP			(1 << 1)
196*4882a593Smuzhiyun #define	CLKCTRL_RESET_DIG			(1 << 0)
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun #define	CLKCTRL_STATUS_CPU_LIMIT_MASK		(0x3 << 30)
199*4882a593Smuzhiyun #define	CLKCTRL_STATUS_CPU_LIMIT_OFFSET		30
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun #define	CLKCTRL_VERSION_MAJOR_MASK		(0xff << 24)
202*4882a593Smuzhiyun #define	CLKCTRL_VERSION_MAJOR_OFFSET		24
203*4882a593Smuzhiyun #define	CLKCTRL_VERSION_MINOR_MASK		(0xff << 16)
204*4882a593Smuzhiyun #define	CLKCTRL_VERSION_MINOR_OFFSET		16
205*4882a593Smuzhiyun #define	CLKCTRL_VERSION_STEP_MASK		0xffff
206*4882a593Smuzhiyun #define	CLKCTRL_VERSION_STEP_OFFSET		0
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun #endif /* __MX23_REGS_CLKCTRL_H__ */
209