xref: /OK3568_Linux_fs/u-boot/arch/arm/include/asm/arch-mx7ulp/scg.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2016 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #ifndef _ASM_ARCH_SCG_H
8*4882a593Smuzhiyun #define _ASM_ARCH_SCG_H
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <common.h>
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #ifdef CONFIG_CLK_DEBUG
13*4882a593Smuzhiyun #define clk_debug(fmt, args...)	printf(fmt, ##args)
14*4882a593Smuzhiyun #else
15*4882a593Smuzhiyun #define clk_debug(fmt, args...)
16*4882a593Smuzhiyun #endif
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #define SCG_CCR_SCS_SHIFT		(24)
19*4882a593Smuzhiyun #define SCG_CCR_SCS_MASK		((0xFUL) << SCG_CCR_SCS_SHIFT)
20*4882a593Smuzhiyun #define SCG_CCR_DIVCORE_SHIFT		(16)
21*4882a593Smuzhiyun #define SCG_CCR_DIVCORE_MASK		((0xFUL) << SCG_CCR_DIVCORE_SHIFT)
22*4882a593Smuzhiyun #define SCG_CCR_DIVPLAT_SHIFT		(12)
23*4882a593Smuzhiyun #define SCG_CCR_DIVPLAT_MASK		((0xFUL) << SCG_CCR_DIVPLAT_SHIFT)
24*4882a593Smuzhiyun #define SCG_CCR_DIVEXT_SHIFT		(8)
25*4882a593Smuzhiyun #define SCG_CCR_DIVEXT_MASK		((0xFUL) << SCG_CCR_DIVEXT_SHIFT)
26*4882a593Smuzhiyun #define SCG_CCR_DIVBUS_SHIFT		(4)
27*4882a593Smuzhiyun #define SCG_CCR_DIVBUS_MASK		((0xFUL) << SCG_CCR_DIVBUS_SHIFT)
28*4882a593Smuzhiyun #define SCG_CCR_DIVSLOW_SHIFT		(0)
29*4882a593Smuzhiyun #define SCG_CCR_DIVSLOW_MASK		((0xFUL) << SCG_CCR_DIVSLOW_SHIFT)
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun /* SCG DDR Clock Control Register */
32*4882a593Smuzhiyun #define SCG_DDRCCR_DDRCS_SHIFT		(24)
33*4882a593Smuzhiyun #define SCG_DDRCCR_DDRCS_MASK		((0x1UL) << SCG_DDRCCR_DDRCS_SHIFT)
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #define SCG_DDRCCR_DDRDIV_SHIFT		(0)
36*4882a593Smuzhiyun #define SCG_DDRCCR_DDRDIV_MASK		((0x7UL) << SCG_DDRCCR_DDRDIV_SHIFT)
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun /* SCG NIC Clock Control Register */
39*4882a593Smuzhiyun #define SCG_NICCCR_NICCS_SHIFT		(28)
40*4882a593Smuzhiyun #define SCG_NICCCR_NICCS_MASK		((0x1UL) << SCG_NICCCR_NICCS_SHIFT)
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun #define SCG_NICCCR_NIC0_DIV_SHIFT       (24)
43*4882a593Smuzhiyun #define SCG_NICCCR_NIC0_DIV_MASK        ((0xFUL) << SCG_NICCCR_NIC0_DIV_SHIFT)
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun #define SCG_NICCCR_GPU_DIV_SHIFT        (20)
46*4882a593Smuzhiyun #define SCG_NICCCR_GPU_DIV_MASK         ((0xFUL) << SCG_NICCCR_GPU_DIV_SHIFT)
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun #define SCG_NICCCR_NIC1_DIV_SHIFT       (16)
49*4882a593Smuzhiyun #define SCG_NICCCR_NIC1_DIV_MASK        ((0xFUL) << SCG_NICCCR_NIC1_DIV_SHIFT)
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun #define SCG_NICCCR_NIC1_DIVEXT_SHIFT    (8)
52*4882a593Smuzhiyun #define SCG_NICCCR_NIC1_DIVEXT_MASK   ((0xFUL) << SCG_NICCCR_NIC1_DIVEXT_SHIFT)
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun #define SCG_NICCCR_NIC1_DIVBUS_SHIFT    (4)
55*4882a593Smuzhiyun #define SCG_NICCCR_NIC1_DIVBUS_MASK   ((0xFUL) << SCG_NICCCR_NIC1_DIVBUS_SHIFT)
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun /* SCG NIC clock status register */
58*4882a593Smuzhiyun #define SCG_NICCSR_NICCS_SHIFT          (28)
59*4882a593Smuzhiyun #define SCG_NICCSR_NICCS_MASK           ((0x1UL) << SCG_NICCSR_NICCS_SHIFT)
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun #define SCG_NICCSR_NIC0DIV_SHIFT        (24)
62*4882a593Smuzhiyun #define SCG_NICCSR_NIC0DIV_MASK         ((0xFUL) << SCG_NICCSR_NIC0DIV_SHIFT)
63*4882a593Smuzhiyun #define SCG_NICCSR_GPUDIV_SHIFT         (20)
64*4882a593Smuzhiyun #define SCG_NICCSR_GPUDIV_MASK          ((0xFUL) << SCG_NICCSR_GPUDIV_SHIFT)
65*4882a593Smuzhiyun #define SCG_NICCSR_NIC1DIV_SHIFT        (16)
66*4882a593Smuzhiyun #define SCG_NICCSR_NIC1DIV_MASK         ((0xFUL) << SCG_NICCSR_NIC1DIV_SHIFT)
67*4882a593Smuzhiyun #define SCG_NICCSR_NIC1EXTDIV_SHIFT     (8)
68*4882a593Smuzhiyun #define SCG_NICCSR_NIC1EXTDIV_MASK      ((0xFUL) << SCG_NICCSR_NIC1EXTDIV_SHIFT)
69*4882a593Smuzhiyun #define SCG_NICCSR_NIC1BUSDIV_SHIFT     (4)
70*4882a593Smuzhiyun #define SCG_NICCSR_NIC1BUSDIV_MASK      ((0xFUL) << SCG_NICCSR_NIC1BUSDIV_SHIFT)
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun /* SCG Slow IRC Control Status Register */
73*4882a593Smuzhiyun #define SCG_SIRC_CSR_SIRCVLD_SHIFT      (24)
74*4882a593Smuzhiyun #define SCG_SIRC_CSR_SIRCVLD_MASK       ((0x1UL) << SCG_SIRC_CSR_SIRCVLD_SHIFT)
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun #define SCG_SIRC_CSR_SIRCEN_SHIFT       (0)
77*4882a593Smuzhiyun #define SCG_SIRC_CSR_SIRCEN_MASK        ((0x1UL) << SCG_SIRC_CSR_SIRCEN_SHIFT)
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun /* SCG Slow IRC Configuration Register */
80*4882a593Smuzhiyun #define SCG_SIRCCFG_RANGE_SHIFT         (0)
81*4882a593Smuzhiyun #define SCG_SIRCCFG_RANGE_MASK          ((0x1UL) << SCG_SIRCCFG_RANGE_SHIFT)
82*4882a593Smuzhiyun #define SCG_SIRCCFG_RANGE_4M            ((0x0UL) << SCG_SIRCCFG_RANGE_SHIFT)
83*4882a593Smuzhiyun #define SCG_SIRCCFG_RANGE_16M           ((0x1UL) << SCG_SIRCCFG_RANGE_SHIFT)
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun /* SCG Slow IRC Divide Register */
86*4882a593Smuzhiyun #define SCG_SIRCDIV_DIV3_SHIFT          (16)
87*4882a593Smuzhiyun #define SCG_SIRCDIV_DIV3_MASK           ((0x7UL) << SCG_SIRCDIV_DIV3_SHIFT)
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun #define SCG_SIRCDIV_DIV2_SHIFT          (8)
90*4882a593Smuzhiyun #define SCG_SIRCDIV_DIV2_MASK           ((0x7UL) << SCG_SIRCDIV_DIV2_SHIFT)
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun #define SCG_SIRCDIV_DIV1_SHIFT          (0)
93*4882a593Smuzhiyun #define SCG_SIRCDIV_DIV1_MASK           ((0x7UL) << SCG_SIRCDIV_DIV1_SHIFT)
94*4882a593Smuzhiyun /*
95*4882a593Smuzhiyun  * FIRC/SIRC DIV1 ==> xIRC_PLAT_CLK
96*4882a593Smuzhiyun  * FIRC/SIRC DIV2 ==> xIRC_BUS_CLK
97*4882a593Smuzhiyun  * FIRC/SIRC DIV3 ==> xIRC_SLOW_CLK
98*4882a593Smuzhiyun  */
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun /* SCG Fast IRC Control Status Register */
101*4882a593Smuzhiyun #define SCG_FIRC_CSR_FIRCVLD_SHIFT      (24)
102*4882a593Smuzhiyun #define SCG_FIRC_CSR_FIRCVLD_MASK       ((0x1UL) << SCG_FIRC_CSR_FIRCVLD_SHIFT)
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun #define SCG_FIRC_CSR_FIRCEN_SHIFT       (0)
105*4882a593Smuzhiyun #define SCG_FIRC_CSR_FIRCEN_MASK        ((0x1UL) << SCG_FIRC_CSR_FIRCEN_SHIFT)
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun /* SCG Fast IRC Divide Register */
108*4882a593Smuzhiyun #define SCG_FIRCDIV_DIV3_SHIFT          (16)
109*4882a593Smuzhiyun #define SCG_FIRCDIV_DIV3_MASK           ((0x7UL) << SCG_FIRCDIV_DIV3_SHIFT)
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun #define SCG_FIRCDIV_DIV2_SHIFT          (8)
112*4882a593Smuzhiyun #define SCG_FIRCDIV_DIV2_MASK           ((0x7UL) << SCG_FIRCDIV_DIV2_SHIFT)
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun #define SCG_FIRCDIV_DIV1_SHIFT          (0)
115*4882a593Smuzhiyun #define SCG_FIRCDIV_DIV1_MASK           ((0x7UL) << SCG_FIRCDIV_DIV1_SHIFT)
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun #define SCG_FIRCCFG_RANGE_SHIFT         (0)
118*4882a593Smuzhiyun #define SCG_FIRCCFG_RANGE_MASK          ((0x3UL) << SCG_FIRCCFG_RANGE_SHIFT)
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun #define SCG_FIRCCFG_RANGE_SHIFT         (0)
121*4882a593Smuzhiyun #define SCG_FIRCCFG_RANGE_48M           ((0x0UL) << SCG_FIRCCFG_RANGE_SHIFT)
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun /* SCG System OSC Control Status Register */
124*4882a593Smuzhiyun #define SCG_SOSC_CSR_SOSCVLD_SHIFT      (24)
125*4882a593Smuzhiyun #define SCG_SOSC_CSR_SOSCVLD_MASK       ((0x1UL) << SCG_SOSC_CSR_SOSCVLD_SHIFT)
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun /* SCG Fast IRC Divide Register */
128*4882a593Smuzhiyun #define SCG_SOSCDIV_DIV3_SHIFT          (16)
129*4882a593Smuzhiyun #define SCG_SOSCDIV_DIV3_MASK           ((0x7UL) << SCG_SOSCDIV_DIV3_SHIFT)
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun #define SCG_SOSCDIV_DIV2_SHIFT          (8)
132*4882a593Smuzhiyun #define SCG_SOSCDIV_DIV2_MASK           ((0x7UL) << SCG_SOSCDIV_DIV2_SHIFT)
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun #define SCG_SOSCDIV_DIV1_SHIFT          (0)
135*4882a593Smuzhiyun #define SCG_SOSCDIV_DIV1_MASK           ((0x7UL) << SCG_SOSCDIV_DIV1_SHIFT)
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun /* SCG RTC OSC Control Status Register */
138*4882a593Smuzhiyun #define SCG_ROSC_CSR_ROSCVLD_SHIFT      (24)
139*4882a593Smuzhiyun #define SCG_ROSC_CSR_ROSCVLD_MASK       ((0x1UL) << SCG_ROSC_CSR_ROSCVLD_SHIFT)
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun #define SCG_SPLL_CSR_SPLLVLD_SHIFT      (24)
142*4882a593Smuzhiyun #define SCG_SPLL_CSR_SPLLVLD_MASK       ((0x1UL) << SCG_SPLL_CSR_SPLLVLD_SHIFT)
143*4882a593Smuzhiyun #define SCG_SPLL_CSR_SPLLEN_SHIFT       (0)
144*4882a593Smuzhiyun #define SCG_SPLL_CSR_SPLLEN_MASK        ((0x1UL) << SCG_SPLL_CSR_SPLLEN_SHIFT)
145*4882a593Smuzhiyun #define SCG_APLL_CSR_APLLEN_SHIFT       (0)
146*4882a593Smuzhiyun #define SCG_APLL_CSR_APLLEN_MASK        (0x1UL)
147*4882a593Smuzhiyun #define SCG_APLL_CSR_APLLVLD_MASK       (0x01000000)
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun #define SCG_UPLL_CSR_UPLLVLD_MASK       (0x01000000)
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun #define SCG_PLL_PFD3_GATE_MASK          (0x80000000)
153*4882a593Smuzhiyun #define SCG_PLL_PFD2_GATE_MASK          (0x00800000)
154*4882a593Smuzhiyun #define SCG_PLL_PFD1_GATE_MASK          (0x00008000)
155*4882a593Smuzhiyun #define SCG_PLL_PFD0_GATE_MASK          (0x00000080)
156*4882a593Smuzhiyun #define SCG_PLL_PFD3_VALID_MASK         (0x40000000)
157*4882a593Smuzhiyun #define SCG_PLL_PFD2_VALID_MASK         (0x00400000)
158*4882a593Smuzhiyun #define SCG_PLL_PFD1_VALID_MASK         (0x00004000)
159*4882a593Smuzhiyun #define SCG_PLL_PFD0_VALID_MASK         (0x00000040)
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun #define SCG_PLL_PFD0_FRAC_SHIFT         (0)
162*4882a593Smuzhiyun #define SCG_PLL_PFD0_FRAC_MASK          ((0x3F) << SCG_PLL_PFD0_FRAC_SHIFT)
163*4882a593Smuzhiyun #define SCG_PLL_PFD1_FRAC_SHIFT         (8)
164*4882a593Smuzhiyun #define SCG_PLL_PFD1_FRAC_MASK          ((0x3F) << SCG_PLL_PFD1_FRAC_SHIFT)
165*4882a593Smuzhiyun #define SCG_PLL_PFD2_FRAC_SHIFT         (16)
166*4882a593Smuzhiyun #define SCG_PLL_PFD2_FRAC_MASK          ((0x3F) << SCG_PLL_PFD2_FRAC_SHIFT)
167*4882a593Smuzhiyun #define SCG_PLL_PFD3_FRAC_SHIFT         (24)
168*4882a593Smuzhiyun #define SCG_PLL_PFD3_FRAC_MASK          ((0x3F) << SCG_PLL_PFD3_FRAC_SHIFT)
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun #define SCG_PLL_CFG_POSTDIV2_SHIFT      (28)
171*4882a593Smuzhiyun #define SCG_PLL_CFG_POSTDIV2_MASK       ((0xFUL) << SCG_PLL_CFG_POSTDIV2_SHIFT)
172*4882a593Smuzhiyun #define SCG_PLL_CFG_POSTDIV1_SHIFT      (24)
173*4882a593Smuzhiyun #define SCG_PLL_CFG_POSTDIV1_MASK       ((0xFUL) << SCG_PLL_CFG_POSTDIV1_SHIFT)
174*4882a593Smuzhiyun #define SCG_PLL_CFG_MULT_SHIFT          (16)
175*4882a593Smuzhiyun #define SCG1_SPLL_CFG_MULT_MASK         ((0x7FUL) << SCG_PLL_CFG_MULT_SHIFT)
176*4882a593Smuzhiyun #define SCG_APLL_CFG_MULT_MASK          ((0x7FUL) << SCG_PLL_CFG_MULT_SHIFT)
177*4882a593Smuzhiyun #define SCG_PLL_CFG_PFDSEL_SHIFT        (14)
178*4882a593Smuzhiyun #define SCG_PLL_CFG_PFDSEL_MASK         ((0x3UL) << SCG_PLL_CFG_PFDSEL_SHIFT)
179*4882a593Smuzhiyun #define SCG_PLL_CFG_PREDIV_SHIFT        (8)
180*4882a593Smuzhiyun #define SCG_PLL_CFG_PREDIV_MASK         ((0x7UL) << SCG_PLL_CFG_PREDIV_SHIFT)
181*4882a593Smuzhiyun #define SCG_PLL_CFG_BYPASS_SHIFT        (2)
182*4882a593Smuzhiyun /* 0: SPLL, 1: bypass */
183*4882a593Smuzhiyun #define SCG_PLL_CFG_BYPASS_MASK         ((0x1UL) << SCG_PLL_CFG_BYPASS_SHIFT)
184*4882a593Smuzhiyun #define SCG_PLL_CFG_PLLSEL_SHIFT        (1)
185*4882a593Smuzhiyun /* 0: pll, 1: pfd */
186*4882a593Smuzhiyun #define SCG_PLL_CFG_PLLSEL_MASK         ((0x1UL) << SCG_PLL_CFG_PLLSEL_SHIFT)
187*4882a593Smuzhiyun #define SCG_PLL_CFG_CLKSRC_SHIFT        (0)
188*4882a593Smuzhiyun /* 0: Sys-OSC, 1: FIRC */
189*4882a593Smuzhiyun #define SCG_PLL_CFG_CLKSRC_MASK         ((0x1UL) << SCG_PLL_CFG_CLKSRC_SHIFT)
190*4882a593Smuzhiyun #define SCG0_SPLL_CFG_MULT_SHIFT        (17)
191*4882a593Smuzhiyun /* 0: Multiplier = 20, 1: Multiplier = 22 */
192*4882a593Smuzhiyun #define SCG0_SPLL_CFG_MULT_MASK         ((0x1UL) << SCG0_SPLL_CFG_MULT_SHIFT)
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun #define PLL_USB_EN_USB_CLKS_MASK	(0x01 << 6)
195*4882a593Smuzhiyun #define PLL_USB_PWR_MASK		(0x01 << 12)
196*4882a593Smuzhiyun #define PLL_USB_ENABLE_MASK		(0x01 << 13)
197*4882a593Smuzhiyun #define PLL_USB_BYPASS_MASK		(0x01 << 16)
198*4882a593Smuzhiyun #define PLL_USB_REG_ENABLE_MASK		(0x01 << 21)
199*4882a593Smuzhiyun #define PLL_USB_DIV_SEL_MASK		(0x07 << 22)
200*4882a593Smuzhiyun #define PLL_USB_LOCK_MASK		(0x01 << 31)
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun enum scg_clk {
203*4882a593Smuzhiyun 	SCG_SOSC_CLK,
204*4882a593Smuzhiyun 	SCG_FIRC_CLK,
205*4882a593Smuzhiyun 	SCG_SIRC_CLK,
206*4882a593Smuzhiyun 	SCG_ROSC_CLK,
207*4882a593Smuzhiyun 	SCG_SIRC_DIV1_CLK,
208*4882a593Smuzhiyun 	SCG_SIRC_DIV2_CLK,
209*4882a593Smuzhiyun 	SCG_SIRC_DIV3_CLK,
210*4882a593Smuzhiyun 	SCG_FIRC_DIV1_CLK,
211*4882a593Smuzhiyun 	SCG_FIRC_DIV2_CLK,
212*4882a593Smuzhiyun 	SCG_FIRC_DIV3_CLK,
213*4882a593Smuzhiyun 	SCG_SOSC_DIV1_CLK,
214*4882a593Smuzhiyun 	SCG_SOSC_DIV2_CLK,
215*4882a593Smuzhiyun 	SCG_SOSC_DIV3_CLK,
216*4882a593Smuzhiyun 	SCG_CORE_CLK,
217*4882a593Smuzhiyun 	SCG_BUS_CLK,
218*4882a593Smuzhiyun 	SCG_SPLL_PFD0_CLK,
219*4882a593Smuzhiyun 	SCG_SPLL_PFD1_CLK,
220*4882a593Smuzhiyun 	SCG_SPLL_PFD2_CLK,
221*4882a593Smuzhiyun 	SCG_SPLL_PFD3_CLK,
222*4882a593Smuzhiyun 	SCG_DDR_CLK,
223*4882a593Smuzhiyun 	SCG_NIC0_CLK,
224*4882a593Smuzhiyun 	SCG_GPU_CLK,
225*4882a593Smuzhiyun 	SCG_NIC1_CLK,
226*4882a593Smuzhiyun 	SCG_NIC1_BUS_CLK,
227*4882a593Smuzhiyun 	SCG_NIC1_EXT_CLK,
228*4882a593Smuzhiyun 	SCG_APLL_PFD0_CLK,
229*4882a593Smuzhiyun 	SCG_APLL_PFD1_CLK,
230*4882a593Smuzhiyun 	SCG_APLL_PFD2_CLK,
231*4882a593Smuzhiyun 	SCG_APLL_PFD3_CLK,
232*4882a593Smuzhiyun 	USB_PLL_OUT,
233*4882a593Smuzhiyun 	MIPI_PLL_OUT
234*4882a593Smuzhiyun };
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun enum scg_sys_src {
237*4882a593Smuzhiyun 	SCG_SCS_SYS_OSC = 1,
238*4882a593Smuzhiyun 	SCG_SCS_SLOW_IRC,
239*4882a593Smuzhiyun 	SCG_SCS_FAST_IRC,
240*4882a593Smuzhiyun 	SCG_SCS_RTC_OSC,
241*4882a593Smuzhiyun 	SCG_SCS_AUX_PLL,
242*4882a593Smuzhiyun 	SCG_SCS_SYS_PLL,
243*4882a593Smuzhiyun 	SCG_SCS_USBPHY_PLL,
244*4882a593Smuzhiyun };
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun /* PLL supported by i.mx7ulp */
247*4882a593Smuzhiyun enum pll_clocks {
248*4882a593Smuzhiyun 	PLL_M4_SPLL,	/* M4 SPLL */
249*4882a593Smuzhiyun 	PLL_M4_APLL,	/* M4 APLL*/
250*4882a593Smuzhiyun 	PLL_A7_SPLL,	/* A7 SPLL */
251*4882a593Smuzhiyun 	PLL_A7_APLL,	/* A7 APLL */
252*4882a593Smuzhiyun 	PLL_USB,	/* USB PLL*/
253*4882a593Smuzhiyun 	PLL_MIPI,	/* MIPI PLL */
254*4882a593Smuzhiyun };
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun typedef struct scg_regs {
257*4882a593Smuzhiyun 	u32 verid;	/* VERSION_ID */
258*4882a593Smuzhiyun 	u32 param;	/*  PARAMETER */
259*4882a593Smuzhiyun 	u32 rsvd11[2];
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 	u32 csr;	/*  Clock Status Register */
262*4882a593Smuzhiyun 	u32 rccr;	/*  Run Clock Control Register */
263*4882a593Smuzhiyun 	u32 vccr;	/*  VLPR Clock Control Register */
264*4882a593Smuzhiyun 	u32 hccr;	/*  HSRUN Clock Control Register */
265*4882a593Smuzhiyun 	u32 clkoutcnfg;	/*  SCG CLKOUT Configuration Register */
266*4882a593Smuzhiyun 	u32 rsvd12[3];
267*4882a593Smuzhiyun 	u32 ddrccr;	/*  SCG DDR Clock Control Register */
268*4882a593Smuzhiyun 	u32 rsvd13[3];
269*4882a593Smuzhiyun 	u32 nicccr;	/*  NIC Clock Control Register */
270*4882a593Smuzhiyun 	u32 niccsr;	/*  NIC Clock Status Register */
271*4882a593Smuzhiyun 	u32 rsvd10[46];
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	u32 sosccsr;	/*  System OSC Control Status Register, offset 0x100 */
274*4882a593Smuzhiyun 	u32 soscdiv;	/*  System OSC Divide Register */
275*4882a593Smuzhiyun 	u32 sosccfg;	/*  System Oscillator Configuration Register */
276*4882a593Smuzhiyun 	u32 sosctest;	/*  System Oscillator Test Register */
277*4882a593Smuzhiyun 	u32 rsvd20[60];
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	u32 sirccsr;	/*  Slow IRC Control Status Register, offset 0x200 */
280*4882a593Smuzhiyun 	u32 sircdiv;	/*  Slow IRC Divide Register */
281*4882a593Smuzhiyun 	u32 sirccfg;	/*  Slow IRC Configuration Register */
282*4882a593Smuzhiyun 	u32 sirctrim;	/*  Slow IRC Trim Register */
283*4882a593Smuzhiyun 	u32 loptrim;	/*  Low Power Oscillator Trim Register */
284*4882a593Smuzhiyun 	u32 sirctest;	/*  Slow IRC Test Register */
285*4882a593Smuzhiyun 	u32 rsvd30[58];
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 	u32 firccsr;	/*  Fast IRC Control Status Register, offset 0x300 */
288*4882a593Smuzhiyun 	u32 fircdiv;
289*4882a593Smuzhiyun 	u32 firccfg;
290*4882a593Smuzhiyun 	u32 firctcfg;	/*  Fast IRC Trim Configuration Register */
291*4882a593Smuzhiyun 	u32 firctriml;	/*  Fast IRC Trim Low Register */
292*4882a593Smuzhiyun 	u32 firctrimh;
293*4882a593Smuzhiyun 	u32 fircstat;	/*  Fast IRC Status Register */
294*4882a593Smuzhiyun 	u32 firctest;	/*  Fast IRC Test Register */
295*4882a593Smuzhiyun 	u32 rsvd40[56];
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 	u32 rtccsr;	/*  RTC OSC Control Status Register, offset 0x400 */
298*4882a593Smuzhiyun 	u32 rsvd50[63];
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 	u32 apllcsr; /*  Auxiliary PLL Control Status Register, offset 0x500 */
301*4882a593Smuzhiyun 	u32 aplldiv;	/*  Auxiliary PLL Divider Register */
302*4882a593Smuzhiyun 	u32 apllcfg;	/*  Auxiliary PLL Configuration Register */
303*4882a593Smuzhiyun 	u32 apllpfd;	/*  Auxiliary PLL PFD Register */
304*4882a593Smuzhiyun 	u32 apllnum;	/*  Auxiliary PLL Numerator Register */
305*4882a593Smuzhiyun 	u32 aplldenom;	/*  Auxiliary PLL Denominator Register */
306*4882a593Smuzhiyun 	u32 apllss;	/*  Auxiliary PLL Spread Spectrum Register */
307*4882a593Smuzhiyun 	u32 rsvd60[55];
308*4882a593Smuzhiyun 	u32 apllock_cnfg; /*  Auxiliary PLL LOCK Configuration Register */
309*4882a593Smuzhiyun 	u32 rsvd61[1];
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	u32 spllcsr;	/*  System PLL Control Status Register, offset 0x600 */
312*4882a593Smuzhiyun 	u32 splldiv;	/*  System PLL Divide Register */
313*4882a593Smuzhiyun 	u32 spllcfg;	/*  System PLL Configuration Register */
314*4882a593Smuzhiyun 	u32 spllpfd;	/*  System PLL Test Register */
315*4882a593Smuzhiyun 	u32 spllnum;	/*  System PLL Numerator Register */
316*4882a593Smuzhiyun 	u32 splldenom;	/*  System PLL Denominator Register */
317*4882a593Smuzhiyun 	u32 spllss;	/*  System PLL Spread Spectrum Register */
318*4882a593Smuzhiyun 	u32 rsvd70[55];
319*4882a593Smuzhiyun 	u32 spllock_cnfg;	/*  System PLL LOCK Configuration Register */
320*4882a593Smuzhiyun 	u32 rsvd71[1];
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	u32 upllcsr;	/*  USB PLL Control Status Register, offset 0x700 */
323*4882a593Smuzhiyun 	u32 uplldiv;	/*  USB PLL Divide Register */
324*4882a593Smuzhiyun 	u32 upllcfg;	/*  USB PLL Configuration Register */
325*4882a593Smuzhiyun } scg_t, *scg_p;
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun u32 scg_clk_get_rate(enum scg_clk clk);
328*4882a593Smuzhiyun int scg_enable_pll_pfd(enum scg_clk clk, u32 frac);
329*4882a593Smuzhiyun int scg_enable_usb_pll(bool usb_control);
330*4882a593Smuzhiyun u32 decode_pll(enum pll_clocks pll);
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun void scg_a7_rccr_init(void);
333*4882a593Smuzhiyun void scg_a7_spll_init(void);
334*4882a593Smuzhiyun void scg_a7_ddrclk_init(void);
335*4882a593Smuzhiyun void scg_a7_apll_init(void);
336*4882a593Smuzhiyun void scg_a7_firc_init(void);
337*4882a593Smuzhiyun void scg_a7_nicclk_init(void);
338*4882a593Smuzhiyun void scg_a7_sys_clk_sel(enum scg_sys_src clk);
339*4882a593Smuzhiyun void scg_a7_info(void);
340*4882a593Smuzhiyun void scg_a7_soscdiv_init(void);
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun #endif
343