xref: /OK3568_Linux_fs/u-boot/arch/arm/include/asm/arch-mx7ulp/imx_lpi2c.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2016 Freescale Semiconductors, Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * I2CLP driver for i.MX
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun #ifndef __IMX_LPI2C_H__
10*4882a593Smuzhiyun #define __IMX_LPI2C_H__
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun struct imx_lpi2c_bus {
13*4882a593Smuzhiyun 	int index;
14*4882a593Smuzhiyun 	ulong base;
15*4882a593Smuzhiyun 	ulong driver_data;
16*4882a593Smuzhiyun 	int speed;
17*4882a593Smuzhiyun 	struct i2c_pads_info *pads_info;
18*4882a593Smuzhiyun 	struct udevice *bus;
19*4882a593Smuzhiyun };
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun struct imx_lpi2c_reg {
22*4882a593Smuzhiyun 	u32 verid;
23*4882a593Smuzhiyun 	u32 param;
24*4882a593Smuzhiyun 	u8  reserved_0[8];
25*4882a593Smuzhiyun 	u32 mcr;
26*4882a593Smuzhiyun 	u32 msr;
27*4882a593Smuzhiyun 	u32 mier;
28*4882a593Smuzhiyun 	u32 mder;
29*4882a593Smuzhiyun 	u32 mcfgr0;
30*4882a593Smuzhiyun 	u32 mcfgr1;
31*4882a593Smuzhiyun 	u32 mcfgr2;
32*4882a593Smuzhiyun 	u32 mcfgr3;
33*4882a593Smuzhiyun 	u8  reserved_1[16];
34*4882a593Smuzhiyun 	u32 mdmr;
35*4882a593Smuzhiyun 	u8  reserved_2[4];
36*4882a593Smuzhiyun 	u32 mccr0;
37*4882a593Smuzhiyun 	u8  reserved_3[4];
38*4882a593Smuzhiyun 	u32 mccr1;
39*4882a593Smuzhiyun 	u8  reserved_4[4];
40*4882a593Smuzhiyun 	u32 mfcr;
41*4882a593Smuzhiyun 	u32 mfsr;
42*4882a593Smuzhiyun 	u32 mtdr;
43*4882a593Smuzhiyun 	u8  reserved_5[12];
44*4882a593Smuzhiyun 	u32 mrdr;
45*4882a593Smuzhiyun 	u8  reserved_6[156];
46*4882a593Smuzhiyun 	u32 scr;
47*4882a593Smuzhiyun 	u32 ssr;
48*4882a593Smuzhiyun 	u32 sier;
49*4882a593Smuzhiyun 	u32 sder;
50*4882a593Smuzhiyun 	u8  reserved_7[4];
51*4882a593Smuzhiyun 	u32 scfgr1;
52*4882a593Smuzhiyun 	u32 scfgr2;
53*4882a593Smuzhiyun 	u8  reserved_8[20];
54*4882a593Smuzhiyun 	u32 samr;
55*4882a593Smuzhiyun 	u8  reserved_9[12];
56*4882a593Smuzhiyun 	u32 sasr;
57*4882a593Smuzhiyun 	u32 star;
58*4882a593Smuzhiyun 	u8  reserved_10[8];
59*4882a593Smuzhiyun 	u32 stdr;
60*4882a593Smuzhiyun 	u8  reserved_11[12];
61*4882a593Smuzhiyun 	u32 srdr;
62*4882a593Smuzhiyun };
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun typedef enum lpi2c_status {
65*4882a593Smuzhiyun 	LPI2C_SUCESS = 0,
66*4882a593Smuzhiyun 	LPI2C_END_PACKET_ERR,
67*4882a593Smuzhiyun 	LPI2C_STOP_ERR,
68*4882a593Smuzhiyun 	LPI2C_NAK_ERR,
69*4882a593Smuzhiyun 	LPI2C_ARB_LOST_ERR,
70*4882a593Smuzhiyun 	LPI2C_FIFO_ERR,
71*4882a593Smuzhiyun 	LPI2C_PIN_LOW_TIMEOUT_ERR,
72*4882a593Smuzhiyun 	LPI2C_DATA_MATCH_ERR,
73*4882a593Smuzhiyun 	LPI2C_BUSY,
74*4882a593Smuzhiyun 	LPI2C_IDLE,
75*4882a593Smuzhiyun 	LPI2C_BIT_ERR,
76*4882a593Smuzhiyun 	LPI2C_NO_TRANS_PROG,
77*4882a593Smuzhiyun 	LPI2C_DMA_REQ_FAIL,
78*4882a593Smuzhiyun } lpi2c_status_t;
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun /* ----------------------------------------------------------------------------
81*4882a593Smuzhiyun    -- LPI2C Register Masks
82*4882a593Smuzhiyun    ---------------------------------------------------------------------------- */
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun /*!
85*4882a593Smuzhiyun  * @addtogroup LPI2C_Register_Masks LPI2C Register Masks
86*4882a593Smuzhiyun  * @{
87*4882a593Smuzhiyun  */
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun /*! @name VERID - Version ID Register */
90*4882a593Smuzhiyun #define LPI2C_VERID_FEATURE_MASK                 (0xFFFFU)
91*4882a593Smuzhiyun #define LPI2C_VERID_FEATURE_SHIFT                (0U)
92*4882a593Smuzhiyun #define LPI2C_VERID_FEATURE(x)                   (((uint32_t)(((uint32_t)(x)) << LPI2C_VERID_FEATURE_SHIFT)) & LPI2C_VERID_FEATURE_MASK)
93*4882a593Smuzhiyun #define LPI2C_VERID_MINOR_MASK                   (0xFF0000U)
94*4882a593Smuzhiyun #define LPI2C_VERID_MINOR_SHIFT                  (16U)
95*4882a593Smuzhiyun #define LPI2C_VERID_MINOR(x)                     (((uint32_t)(((uint32_t)(x)) << LPI2C_VERID_MINOR_SHIFT)) & LPI2C_VERID_MINOR_MASK)
96*4882a593Smuzhiyun #define LPI2C_VERID_MAJOR_MASK                   (0xFF000000U)
97*4882a593Smuzhiyun #define LPI2C_VERID_MAJOR_SHIFT                  (24U)
98*4882a593Smuzhiyun #define LPI2C_VERID_MAJOR(x)                     (((uint32_t)(((uint32_t)(x)) << LPI2C_VERID_MAJOR_SHIFT)) & LPI2C_VERID_MAJOR_MASK)
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun /*! @name PARAM - Parameter Register */
101*4882a593Smuzhiyun #define LPI2C_PARAM_MTXFIFO_MASK                 (0xFU)
102*4882a593Smuzhiyun #define LPI2C_PARAM_MTXFIFO_SHIFT                (0U)
103*4882a593Smuzhiyun #define LPI2C_PARAM_MTXFIFO(x)                   (((uint32_t)(((uint32_t)(x)) << LPI2C_PARAM_MTXFIFO_SHIFT)) & LPI2C_PARAM_MTXFIFO_MASK)
104*4882a593Smuzhiyun #define LPI2C_PARAM_MRXFIFO_MASK                 (0xF00U)
105*4882a593Smuzhiyun #define LPI2C_PARAM_MRXFIFO_SHIFT                (8U)
106*4882a593Smuzhiyun #define LPI2C_PARAM_MRXFIFO(x)                   (((uint32_t)(((uint32_t)(x)) << LPI2C_PARAM_MRXFIFO_SHIFT)) & LPI2C_PARAM_MRXFIFO_MASK)
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun /*! @name MCR - Master Control Register */
109*4882a593Smuzhiyun #define LPI2C_MCR_MEN_MASK                       (0x1U)
110*4882a593Smuzhiyun #define LPI2C_MCR_MEN_SHIFT                      (0U)
111*4882a593Smuzhiyun #define LPI2C_MCR_MEN(x)                         (((uint32_t)(((uint32_t)(x)) << LPI2C_MCR_MEN_SHIFT)) & LPI2C_MCR_MEN_MASK)
112*4882a593Smuzhiyun #define LPI2C_MCR_RST_MASK                       (0x2U)
113*4882a593Smuzhiyun #define LPI2C_MCR_RST_SHIFT                      (1U)
114*4882a593Smuzhiyun #define LPI2C_MCR_RST(x)                         (((uint32_t)(((uint32_t)(x)) << LPI2C_MCR_RST_SHIFT)) & LPI2C_MCR_RST_MASK)
115*4882a593Smuzhiyun #define LPI2C_MCR_DOZEN_MASK                     (0x4U)
116*4882a593Smuzhiyun #define LPI2C_MCR_DOZEN_SHIFT                    (2U)
117*4882a593Smuzhiyun #define LPI2C_MCR_DOZEN(x)                       (((uint32_t)(((uint32_t)(x)) << LPI2C_MCR_DOZEN_SHIFT)) & LPI2C_MCR_DOZEN_MASK)
118*4882a593Smuzhiyun #define LPI2C_MCR_DBGEN_MASK                     (0x8U)
119*4882a593Smuzhiyun #define LPI2C_MCR_DBGEN_SHIFT                    (3U)
120*4882a593Smuzhiyun #define LPI2C_MCR_DBGEN(x)                       (((uint32_t)(((uint32_t)(x)) << LPI2C_MCR_DBGEN_SHIFT)) & LPI2C_MCR_DBGEN_MASK)
121*4882a593Smuzhiyun #define LPI2C_MCR_RTF_MASK                       (0x100U)
122*4882a593Smuzhiyun #define LPI2C_MCR_RTF_SHIFT                      (8U)
123*4882a593Smuzhiyun #define LPI2C_MCR_RTF(x)                         (((uint32_t)(((uint32_t)(x)) << LPI2C_MCR_RTF_SHIFT)) & LPI2C_MCR_RTF_MASK)
124*4882a593Smuzhiyun #define LPI2C_MCR_RRF_MASK                       (0x200U)
125*4882a593Smuzhiyun #define LPI2C_MCR_RRF_SHIFT                      (9U)
126*4882a593Smuzhiyun #define LPI2C_MCR_RRF(x)                         (((uint32_t)(((uint32_t)(x)) << LPI2C_MCR_RRF_SHIFT)) & LPI2C_MCR_RRF_MASK)
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun /*! @name MSR - Master Status Register */
129*4882a593Smuzhiyun #define LPI2C_MSR_TDF_MASK                       (0x1U)
130*4882a593Smuzhiyun #define LPI2C_MSR_TDF_SHIFT                      (0U)
131*4882a593Smuzhiyun #define LPI2C_MSR_TDF(x)                         (((uint32_t)(((uint32_t)(x)) << LPI2C_MSR_TDF_SHIFT)) & LPI2C_MSR_TDF_MASK)
132*4882a593Smuzhiyun #define LPI2C_MSR_RDF_MASK                       (0x2U)
133*4882a593Smuzhiyun #define LPI2C_MSR_RDF_SHIFT                      (1U)
134*4882a593Smuzhiyun #define LPI2C_MSR_RDF(x)                         (((uint32_t)(((uint32_t)(x)) << LPI2C_MSR_RDF_SHIFT)) & LPI2C_MSR_RDF_MASK)
135*4882a593Smuzhiyun #define LPI2C_MSR_EPF_MASK                       (0x100U)
136*4882a593Smuzhiyun #define LPI2C_MSR_EPF_SHIFT                      (8U)
137*4882a593Smuzhiyun #define LPI2C_MSR_EPF(x)                         (((uint32_t)(((uint32_t)(x)) << LPI2C_MSR_EPF_SHIFT)) & LPI2C_MSR_EPF_MASK)
138*4882a593Smuzhiyun #define LPI2C_MSR_SDF_MASK                       (0x200U)
139*4882a593Smuzhiyun #define LPI2C_MSR_SDF_SHIFT                      (9U)
140*4882a593Smuzhiyun #define LPI2C_MSR_SDF(x)                         (((uint32_t)(((uint32_t)(x)) << LPI2C_MSR_SDF_SHIFT)) & LPI2C_MSR_SDF_MASK)
141*4882a593Smuzhiyun #define LPI2C_MSR_NDF_MASK                       (0x400U)
142*4882a593Smuzhiyun #define LPI2C_MSR_NDF_SHIFT                      (10U)
143*4882a593Smuzhiyun #define LPI2C_MSR_NDF(x)                         (((uint32_t)(((uint32_t)(x)) << LPI2C_MSR_NDF_SHIFT)) & LPI2C_MSR_NDF_MASK)
144*4882a593Smuzhiyun #define LPI2C_MSR_ALF_MASK                       (0x800U)
145*4882a593Smuzhiyun #define LPI2C_MSR_ALF_SHIFT                      (11U)
146*4882a593Smuzhiyun #define LPI2C_MSR_ALF(x)                         (((uint32_t)(((uint32_t)(x)) << LPI2C_MSR_ALF_SHIFT)) & LPI2C_MSR_ALF_MASK)
147*4882a593Smuzhiyun #define LPI2C_MSR_FEF_MASK                       (0x1000U)
148*4882a593Smuzhiyun #define LPI2C_MSR_FEF_SHIFT                      (12U)
149*4882a593Smuzhiyun #define LPI2C_MSR_FEF(x)                         (((uint32_t)(((uint32_t)(x)) << LPI2C_MSR_FEF_SHIFT)) & LPI2C_MSR_FEF_MASK)
150*4882a593Smuzhiyun #define LPI2C_MSR_PLTF_MASK                      (0x2000U)
151*4882a593Smuzhiyun #define LPI2C_MSR_PLTF_SHIFT                     (13U)
152*4882a593Smuzhiyun #define LPI2C_MSR_PLTF(x)                        (((uint32_t)(((uint32_t)(x)) << LPI2C_MSR_PLTF_SHIFT)) & LPI2C_MSR_PLTF_MASK)
153*4882a593Smuzhiyun #define LPI2C_MSR_DMF_MASK                       (0x4000U)
154*4882a593Smuzhiyun #define LPI2C_MSR_DMF_SHIFT                      (14U)
155*4882a593Smuzhiyun #define LPI2C_MSR_DMF(x)                         (((uint32_t)(((uint32_t)(x)) << LPI2C_MSR_DMF_SHIFT)) & LPI2C_MSR_DMF_MASK)
156*4882a593Smuzhiyun #define LPI2C_MSR_MBF_MASK                       (0x1000000U)
157*4882a593Smuzhiyun #define LPI2C_MSR_MBF_SHIFT                      (24U)
158*4882a593Smuzhiyun #define LPI2C_MSR_MBF(x)                         (((uint32_t)(((uint32_t)(x)) << LPI2C_MSR_MBF_SHIFT)) & LPI2C_MSR_MBF_MASK)
159*4882a593Smuzhiyun #define LPI2C_MSR_BBF_MASK                       (0x2000000U)
160*4882a593Smuzhiyun #define LPI2C_MSR_BBF_SHIFT                      (25U)
161*4882a593Smuzhiyun #define LPI2C_MSR_BBF(x)                         (((uint32_t)(((uint32_t)(x)) << LPI2C_MSR_BBF_SHIFT)) & LPI2C_MSR_BBF_MASK)
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun /*! @name MIER - Master Interrupt Enable Register */
164*4882a593Smuzhiyun #define LPI2C_MIER_TDIE_MASK                     (0x1U)
165*4882a593Smuzhiyun #define LPI2C_MIER_TDIE_SHIFT                    (0U)
166*4882a593Smuzhiyun #define LPI2C_MIER_TDIE(x)                       (((uint32_t)(((uint32_t)(x)) << LPI2C_MIER_TDIE_SHIFT)) & LPI2C_MIER_TDIE_MASK)
167*4882a593Smuzhiyun #define LPI2C_MIER_RDIE_MASK                     (0x2U)
168*4882a593Smuzhiyun #define LPI2C_MIER_RDIE_SHIFT                    (1U)
169*4882a593Smuzhiyun #define LPI2C_MIER_RDIE(x)                       (((uint32_t)(((uint32_t)(x)) << LPI2C_MIER_RDIE_SHIFT)) & LPI2C_MIER_RDIE_MASK)
170*4882a593Smuzhiyun #define LPI2C_MIER_EPIE_MASK                     (0x100U)
171*4882a593Smuzhiyun #define LPI2C_MIER_EPIE_SHIFT                    (8U)
172*4882a593Smuzhiyun #define LPI2C_MIER_EPIE(x)                       (((uint32_t)(((uint32_t)(x)) << LPI2C_MIER_EPIE_SHIFT)) & LPI2C_MIER_EPIE_MASK)
173*4882a593Smuzhiyun #define LPI2C_MIER_SDIE_MASK                     (0x200U)
174*4882a593Smuzhiyun #define LPI2C_MIER_SDIE_SHIFT                    (9U)
175*4882a593Smuzhiyun #define LPI2C_MIER_SDIE(x)                       (((uint32_t)(((uint32_t)(x)) << LPI2C_MIER_SDIE_SHIFT)) & LPI2C_MIER_SDIE_MASK)
176*4882a593Smuzhiyun #define LPI2C_MIER_NDIE_MASK                     (0x400U)
177*4882a593Smuzhiyun #define LPI2C_MIER_NDIE_SHIFT                    (10U)
178*4882a593Smuzhiyun #define LPI2C_MIER_NDIE(x)                       (((uint32_t)(((uint32_t)(x)) << LPI2C_MIER_NDIE_SHIFT)) & LPI2C_MIER_NDIE_MASK)
179*4882a593Smuzhiyun #define LPI2C_MIER_ALIE_MASK                     (0x800U)
180*4882a593Smuzhiyun #define LPI2C_MIER_ALIE_SHIFT                    (11U)
181*4882a593Smuzhiyun #define LPI2C_MIER_ALIE(x)                       (((uint32_t)(((uint32_t)(x)) << LPI2C_MIER_ALIE_SHIFT)) & LPI2C_MIER_ALIE_MASK)
182*4882a593Smuzhiyun #define LPI2C_MIER_FEIE_MASK                     (0x1000U)
183*4882a593Smuzhiyun #define LPI2C_MIER_FEIE_SHIFT                    (12U)
184*4882a593Smuzhiyun #define LPI2C_MIER_FEIE(x)                       (((uint32_t)(((uint32_t)(x)) << LPI2C_MIER_FEIE_SHIFT)) & LPI2C_MIER_FEIE_MASK)
185*4882a593Smuzhiyun #define LPI2C_MIER_PLTIE_MASK                    (0x2000U)
186*4882a593Smuzhiyun #define LPI2C_MIER_PLTIE_SHIFT                   (13U)
187*4882a593Smuzhiyun #define LPI2C_MIER_PLTIE(x)                      (((uint32_t)(((uint32_t)(x)) << LPI2C_MIER_PLTIE_SHIFT)) & LPI2C_MIER_PLTIE_MASK)
188*4882a593Smuzhiyun #define LPI2C_MIER_DMIE_MASK                     (0x4000U)
189*4882a593Smuzhiyun #define LPI2C_MIER_DMIE_SHIFT                    (14U)
190*4882a593Smuzhiyun #define LPI2C_MIER_DMIE(x)                       (((uint32_t)(((uint32_t)(x)) << LPI2C_MIER_DMIE_SHIFT)) & LPI2C_MIER_DMIE_MASK)
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun /*! @name MDER - Master DMA Enable Register */
193*4882a593Smuzhiyun #define LPI2C_MDER_TDDE_MASK                     (0x1U)
194*4882a593Smuzhiyun #define LPI2C_MDER_TDDE_SHIFT                    (0U)
195*4882a593Smuzhiyun #define LPI2C_MDER_TDDE(x)                       (((uint32_t)(((uint32_t)(x)) << LPI2C_MDER_TDDE_SHIFT)) & LPI2C_MDER_TDDE_MASK)
196*4882a593Smuzhiyun #define LPI2C_MDER_RDDE_MASK                     (0x2U)
197*4882a593Smuzhiyun #define LPI2C_MDER_RDDE_SHIFT                    (1U)
198*4882a593Smuzhiyun #define LPI2C_MDER_RDDE(x)                       (((uint32_t)(((uint32_t)(x)) << LPI2C_MDER_RDDE_SHIFT)) & LPI2C_MDER_RDDE_MASK)
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun /*! @name MCFGR0 - Master Configuration Register 0 */
201*4882a593Smuzhiyun #define LPI2C_MCFGR0_HREN_MASK                   (0x1U)
202*4882a593Smuzhiyun #define LPI2C_MCFGR0_HREN_SHIFT                  (0U)
203*4882a593Smuzhiyun #define LPI2C_MCFGR0_HREN(x)                     (((uint32_t)(((uint32_t)(x)) << LPI2C_MCFGR0_HREN_SHIFT)) & LPI2C_MCFGR0_HREN_MASK)
204*4882a593Smuzhiyun #define LPI2C_MCFGR0_HRPOL_MASK                  (0x2U)
205*4882a593Smuzhiyun #define LPI2C_MCFGR0_HRPOL_SHIFT                 (1U)
206*4882a593Smuzhiyun #define LPI2C_MCFGR0_HRPOL(x)                    (((uint32_t)(((uint32_t)(x)) << LPI2C_MCFGR0_HRPOL_SHIFT)) & LPI2C_MCFGR0_HRPOL_MASK)
207*4882a593Smuzhiyun #define LPI2C_MCFGR0_HRSEL_MASK                  (0x4U)
208*4882a593Smuzhiyun #define LPI2C_MCFGR0_HRSEL_SHIFT                 (2U)
209*4882a593Smuzhiyun #define LPI2C_MCFGR0_HRSEL(x)                    (((uint32_t)(((uint32_t)(x)) << LPI2C_MCFGR0_HRSEL_SHIFT)) & LPI2C_MCFGR0_HRSEL_MASK)
210*4882a593Smuzhiyun #define LPI2C_MCFGR0_CIRFIFO_MASK                (0x100U)
211*4882a593Smuzhiyun #define LPI2C_MCFGR0_CIRFIFO_SHIFT               (8U)
212*4882a593Smuzhiyun #define LPI2C_MCFGR0_CIRFIFO(x)                  (((uint32_t)(((uint32_t)(x)) << LPI2C_MCFGR0_CIRFIFO_SHIFT)) & LPI2C_MCFGR0_CIRFIFO_MASK)
213*4882a593Smuzhiyun #define LPI2C_MCFGR0_RDMO_MASK                   (0x200U)
214*4882a593Smuzhiyun #define LPI2C_MCFGR0_RDMO_SHIFT                  (9U)
215*4882a593Smuzhiyun #define LPI2C_MCFGR0_RDMO(x)                     (((uint32_t)(((uint32_t)(x)) << LPI2C_MCFGR0_RDMO_SHIFT)) & LPI2C_MCFGR0_RDMO_MASK)
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun /*! @name MCFGR1 - Master Configuration Register 1 */
218*4882a593Smuzhiyun #define LPI2C_MCFGR1_PRESCALE_MASK               (0x7U)
219*4882a593Smuzhiyun #define LPI2C_MCFGR1_PRESCALE_SHIFT              (0U)
220*4882a593Smuzhiyun #define LPI2C_MCFGR1_PRESCALE(x)                 (((uint32_t)(((uint32_t)(x)) << LPI2C_MCFGR1_PRESCALE_SHIFT)) & LPI2C_MCFGR1_PRESCALE_MASK)
221*4882a593Smuzhiyun #define LPI2C_MCFGR1_AUTOSTOP_MASK               (0x100U)
222*4882a593Smuzhiyun #define LPI2C_MCFGR1_AUTOSTOP_SHIFT              (8U)
223*4882a593Smuzhiyun #define LPI2C_MCFGR1_AUTOSTOP(x)                 (((uint32_t)(((uint32_t)(x)) << LPI2C_MCFGR1_AUTOSTOP_SHIFT)) & LPI2C_MCFGR1_AUTOSTOP_MASK)
224*4882a593Smuzhiyun #define LPI2C_MCFGR1_IGNACK_MASK                 (0x200U)
225*4882a593Smuzhiyun #define LPI2C_MCFGR1_IGNACK_SHIFT                (9U)
226*4882a593Smuzhiyun #define LPI2C_MCFGR1_IGNACK(x)                   (((uint32_t)(((uint32_t)(x)) << LPI2C_MCFGR1_IGNACK_SHIFT)) & LPI2C_MCFGR1_IGNACK_MASK)
227*4882a593Smuzhiyun #define LPI2C_MCFGR1_TIMECFG_MASK                (0x400U)
228*4882a593Smuzhiyun #define LPI2C_MCFGR1_TIMECFG_SHIFT               (10U)
229*4882a593Smuzhiyun #define LPI2C_MCFGR1_TIMECFG(x)                  (((uint32_t)(((uint32_t)(x)) << LPI2C_MCFGR1_TIMECFG_SHIFT)) & LPI2C_MCFGR1_TIMECFG_MASK)
230*4882a593Smuzhiyun #define LPI2C_MCFGR1_MATCFG_MASK                 (0x70000U)
231*4882a593Smuzhiyun #define LPI2C_MCFGR1_MATCFG_SHIFT                (16U)
232*4882a593Smuzhiyun #define LPI2C_MCFGR1_MATCFG(x)                   (((uint32_t)(((uint32_t)(x)) << LPI2C_MCFGR1_MATCFG_SHIFT)) & LPI2C_MCFGR1_MATCFG_MASK)
233*4882a593Smuzhiyun #define LPI2C_MCFGR1_PINCFG_MASK                 (0x7000000U)
234*4882a593Smuzhiyun #define LPI2C_MCFGR1_PINCFG_SHIFT                (24U)
235*4882a593Smuzhiyun #define LPI2C_MCFGR1_PINCFG(x)                   (((uint32_t)(((uint32_t)(x)) << LPI2C_MCFGR1_PINCFG_SHIFT)) & LPI2C_MCFGR1_PINCFG_MASK)
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun /*! @name MCFGR2 - Master Configuration Register 2 */
238*4882a593Smuzhiyun #define LPI2C_MCFGR2_BUSIDLE_MASK                (0xFFFU)
239*4882a593Smuzhiyun #define LPI2C_MCFGR2_BUSIDLE_SHIFT               (0U)
240*4882a593Smuzhiyun #define LPI2C_MCFGR2_BUSIDLE(x)                  (((uint32_t)(((uint32_t)(x)) << LPI2C_MCFGR2_BUSIDLE_SHIFT)) & LPI2C_MCFGR2_BUSIDLE_MASK)
241*4882a593Smuzhiyun #define LPI2C_MCFGR2_FILTSCL_MASK                (0xF0000U)
242*4882a593Smuzhiyun #define LPI2C_MCFGR2_FILTSCL_SHIFT               (16U)
243*4882a593Smuzhiyun #define LPI2C_MCFGR2_FILTSCL(x)                  (((uint32_t)(((uint32_t)(x)) << LPI2C_MCFGR2_FILTSCL_SHIFT)) & LPI2C_MCFGR2_FILTSCL_MASK)
244*4882a593Smuzhiyun #define LPI2C_MCFGR2_FILTSDA_MASK                (0xF000000U)
245*4882a593Smuzhiyun #define LPI2C_MCFGR2_FILTSDA_SHIFT               (24U)
246*4882a593Smuzhiyun #define LPI2C_MCFGR2_FILTSDA(x)                  (((uint32_t)(((uint32_t)(x)) << LPI2C_MCFGR2_FILTSDA_SHIFT)) & LPI2C_MCFGR2_FILTSDA_MASK)
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun /*! @name MCFGR3 - Master Configuration Register 3 */
249*4882a593Smuzhiyun #define LPI2C_MCFGR3_PINLOW_MASK                 (0xFFF00U)
250*4882a593Smuzhiyun #define LPI2C_MCFGR3_PINLOW_SHIFT                (8U)
251*4882a593Smuzhiyun #define LPI2C_MCFGR3_PINLOW(x)                   (((uint32_t)(((uint32_t)(x)) << LPI2C_MCFGR3_PINLOW_SHIFT)) & LPI2C_MCFGR3_PINLOW_MASK)
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun /*! @name MDMR - Master Data Match Register */
254*4882a593Smuzhiyun #define LPI2C_MDMR_MATCH0_MASK                   (0xFFU)
255*4882a593Smuzhiyun #define LPI2C_MDMR_MATCH0_SHIFT                  (0U)
256*4882a593Smuzhiyun #define LPI2C_MDMR_MATCH0(x)                     (((uint32_t)(((uint32_t)(x)) << LPI2C_MDMR_MATCH0_SHIFT)) & LPI2C_MDMR_MATCH0_MASK)
257*4882a593Smuzhiyun #define LPI2C_MDMR_MATCH1_MASK                   (0xFF0000U)
258*4882a593Smuzhiyun #define LPI2C_MDMR_MATCH1_SHIFT                  (16U)
259*4882a593Smuzhiyun #define LPI2C_MDMR_MATCH1(x)                     (((uint32_t)(((uint32_t)(x)) << LPI2C_MDMR_MATCH1_SHIFT)) & LPI2C_MDMR_MATCH1_MASK)
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun /*! @name MCCR0 - Master Clock Configuration Register 0 */
262*4882a593Smuzhiyun #define LPI2C_MCCR0_CLKLO_MASK                   (0x3FU)
263*4882a593Smuzhiyun #define LPI2C_MCCR0_CLKLO_SHIFT                  (0U)
264*4882a593Smuzhiyun #define LPI2C_MCCR0_CLKLO(x)                     (((uint32_t)(((uint32_t)(x)) << LPI2C_MCCR0_CLKLO_SHIFT)) & LPI2C_MCCR0_CLKLO_MASK)
265*4882a593Smuzhiyun #define LPI2C_MCCR0_CLKHI_MASK                   (0x3F00U)
266*4882a593Smuzhiyun #define LPI2C_MCCR0_CLKHI_SHIFT                  (8U)
267*4882a593Smuzhiyun #define LPI2C_MCCR0_CLKHI(x)                     (((uint32_t)(((uint32_t)(x)) << LPI2C_MCCR0_CLKHI_SHIFT)) & LPI2C_MCCR0_CLKHI_MASK)
268*4882a593Smuzhiyun #define LPI2C_MCCR0_SETHOLD_MASK                 (0x3F0000U)
269*4882a593Smuzhiyun #define LPI2C_MCCR0_SETHOLD_SHIFT                (16U)
270*4882a593Smuzhiyun #define LPI2C_MCCR0_SETHOLD(x)                   (((uint32_t)(((uint32_t)(x)) << LPI2C_MCCR0_SETHOLD_SHIFT)) & LPI2C_MCCR0_SETHOLD_MASK)
271*4882a593Smuzhiyun #define LPI2C_MCCR0_DATAVD_MASK                  (0x3F000000U)
272*4882a593Smuzhiyun #define LPI2C_MCCR0_DATAVD_SHIFT                 (24U)
273*4882a593Smuzhiyun #define LPI2C_MCCR0_DATAVD(x)                    (((uint32_t)(((uint32_t)(x)) << LPI2C_MCCR0_DATAVD_SHIFT)) & LPI2C_MCCR0_DATAVD_MASK)
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun /*! @name MCCR1 - Master Clock Configuration Register 1 */
276*4882a593Smuzhiyun #define LPI2C_MCCR1_CLKLO_MASK                   (0x3FU)
277*4882a593Smuzhiyun #define LPI2C_MCCR1_CLKLO_SHIFT                  (0U)
278*4882a593Smuzhiyun #define LPI2C_MCCR1_CLKLO(x)                     (((uint32_t)(((uint32_t)(x)) << LPI2C_MCCR1_CLKLO_SHIFT)) & LPI2C_MCCR1_CLKLO_MASK)
279*4882a593Smuzhiyun #define LPI2C_MCCR1_CLKHI_MASK                   (0x3F00U)
280*4882a593Smuzhiyun #define LPI2C_MCCR1_CLKHI_SHIFT                  (8U)
281*4882a593Smuzhiyun #define LPI2C_MCCR1_CLKHI(x)                     (((uint32_t)(((uint32_t)(x)) << LPI2C_MCCR1_CLKHI_SHIFT)) & LPI2C_MCCR1_CLKHI_MASK)
282*4882a593Smuzhiyun #define LPI2C_MCCR1_SETHOLD_MASK                 (0x3F0000U)
283*4882a593Smuzhiyun #define LPI2C_MCCR1_SETHOLD_SHIFT                (16U)
284*4882a593Smuzhiyun #define LPI2C_MCCR1_SETHOLD(x)                   (((uint32_t)(((uint32_t)(x)) << LPI2C_MCCR1_SETHOLD_SHIFT)) & LPI2C_MCCR1_SETHOLD_MASK)
285*4882a593Smuzhiyun #define LPI2C_MCCR1_DATAVD_MASK                  (0x3F000000U)
286*4882a593Smuzhiyun #define LPI2C_MCCR1_DATAVD_SHIFT                 (24U)
287*4882a593Smuzhiyun #define LPI2C_MCCR1_DATAVD(x)                    (((uint32_t)(((uint32_t)(x)) << LPI2C_MCCR1_DATAVD_SHIFT)) & LPI2C_MCCR1_DATAVD_MASK)
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun /*! @name MFCR - Master FIFO Control Register */
290*4882a593Smuzhiyun #define LPI2C_MFCR_TXWATER_MASK                  (0xFFU)
291*4882a593Smuzhiyun #define LPI2C_MFCR_TXWATER_SHIFT                 (0U)
292*4882a593Smuzhiyun #define LPI2C_MFCR_TXWATER(x)                    (((uint32_t)(((uint32_t)(x)) << LPI2C_MFCR_TXWATER_SHIFT)) & LPI2C_MFCR_TXWATER_MASK)
293*4882a593Smuzhiyun #define LPI2C_MFCR_RXWATER_MASK                  (0xFF0000U)
294*4882a593Smuzhiyun #define LPI2C_MFCR_RXWATER_SHIFT                 (16U)
295*4882a593Smuzhiyun #define LPI2C_MFCR_RXWATER(x)                    (((uint32_t)(((uint32_t)(x)) << LPI2C_MFCR_RXWATER_SHIFT)) & LPI2C_MFCR_RXWATER_MASK)
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun /*! @name MFSR - Master FIFO Status Register */
298*4882a593Smuzhiyun #define LPI2C_MFSR_TXCOUNT_MASK                  (0xFFU)
299*4882a593Smuzhiyun #define LPI2C_MFSR_TXCOUNT_SHIFT                 (0U)
300*4882a593Smuzhiyun #define LPI2C_MFSR_TXCOUNT(x)                    (((uint32_t)(((uint32_t)(x)) << LPI2C_MFSR_TXCOUNT_SHIFT)) & LPI2C_MFSR_TXCOUNT_MASK)
301*4882a593Smuzhiyun #define LPI2C_MFSR_RXCOUNT_MASK                  (0xFF0000U)
302*4882a593Smuzhiyun #define LPI2C_MFSR_RXCOUNT_SHIFT                 (16U)
303*4882a593Smuzhiyun #define LPI2C_MFSR_RXCOUNT(x)                    (((uint32_t)(((uint32_t)(x)) << LPI2C_MFSR_RXCOUNT_SHIFT)) & LPI2C_MFSR_RXCOUNT_MASK)
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun /*! @name MTDR - Master Transmit Data Register */
306*4882a593Smuzhiyun #define LPI2C_MTDR_DATA_MASK                     (0xFFU)
307*4882a593Smuzhiyun #define LPI2C_MTDR_DATA_SHIFT                    (0U)
308*4882a593Smuzhiyun #define LPI2C_MTDR_DATA(x)                       (((uint32_t)(((uint32_t)(x)) << LPI2C_MTDR_DATA_SHIFT)) & LPI2C_MTDR_DATA_MASK)
309*4882a593Smuzhiyun #define LPI2C_MTDR_CMD_MASK                      (0x700U)
310*4882a593Smuzhiyun #define LPI2C_MTDR_CMD_SHIFT                     (8U)
311*4882a593Smuzhiyun #define LPI2C_MTDR_CMD(x)                        (((uint32_t)(((uint32_t)(x)) << LPI2C_MTDR_CMD_SHIFT)) & LPI2C_MTDR_CMD_MASK)
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun /*! @name MRDR - Master Receive Data Register */
314*4882a593Smuzhiyun #define LPI2C_MRDR_DATA_MASK                     (0xFFU)
315*4882a593Smuzhiyun #define LPI2C_MRDR_DATA_SHIFT                    (0U)
316*4882a593Smuzhiyun #define LPI2C_MRDR_DATA(x)                       (((uint32_t)(((uint32_t)(x)) << LPI2C_MRDR_DATA_SHIFT)) & LPI2C_MRDR_DATA_MASK)
317*4882a593Smuzhiyun #define LPI2C_MRDR_RXEMPTY_MASK                  (0x4000U)
318*4882a593Smuzhiyun #define LPI2C_MRDR_RXEMPTY_SHIFT                 (14U)
319*4882a593Smuzhiyun #define LPI2C_MRDR_RXEMPTY(x)                    (((uint32_t)(((uint32_t)(x)) << LPI2C_MRDR_RXEMPTY_SHIFT)) & LPI2C_MRDR_RXEMPTY_MASK)
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun /*! @name SCR - Slave Control Register */
322*4882a593Smuzhiyun #define LPI2C_SCR_SEN_MASK                       (0x1U)
323*4882a593Smuzhiyun #define LPI2C_SCR_SEN_SHIFT                      (0U)
324*4882a593Smuzhiyun #define LPI2C_SCR_SEN(x)                         (((uint32_t)(((uint32_t)(x)) << LPI2C_SCR_SEN_SHIFT)) & LPI2C_SCR_SEN_MASK)
325*4882a593Smuzhiyun #define LPI2C_SCR_RST_MASK                       (0x2U)
326*4882a593Smuzhiyun #define LPI2C_SCR_RST_SHIFT                      (1U)
327*4882a593Smuzhiyun #define LPI2C_SCR_RST(x)                         (((uint32_t)(((uint32_t)(x)) << LPI2C_SCR_RST_SHIFT)) & LPI2C_SCR_RST_MASK)
328*4882a593Smuzhiyun #define LPI2C_SCR_FILTEN_MASK                    (0x10U)
329*4882a593Smuzhiyun #define LPI2C_SCR_FILTEN_SHIFT                   (4U)
330*4882a593Smuzhiyun #define LPI2C_SCR_FILTEN(x)                      (((uint32_t)(((uint32_t)(x)) << LPI2C_SCR_FILTEN_SHIFT)) & LPI2C_SCR_FILTEN_MASK)
331*4882a593Smuzhiyun #define LPI2C_SCR_FILTDZ_MASK                    (0x20U)
332*4882a593Smuzhiyun #define LPI2C_SCR_FILTDZ_SHIFT                   (5U)
333*4882a593Smuzhiyun #define LPI2C_SCR_FILTDZ(x)                      (((uint32_t)(((uint32_t)(x)) << LPI2C_SCR_FILTDZ_SHIFT)) & LPI2C_SCR_FILTDZ_MASK)
334*4882a593Smuzhiyun #define LPI2C_SCR_RTF_MASK                       (0x100U)
335*4882a593Smuzhiyun #define LPI2C_SCR_RTF_SHIFT                      (8U)
336*4882a593Smuzhiyun #define LPI2C_SCR_RTF(x)                         (((uint32_t)(((uint32_t)(x)) << LPI2C_SCR_RTF_SHIFT)) & LPI2C_SCR_RTF_MASK)
337*4882a593Smuzhiyun #define LPI2C_SCR_RRF_MASK                       (0x200U)
338*4882a593Smuzhiyun #define LPI2C_SCR_RRF_SHIFT                      (9U)
339*4882a593Smuzhiyun #define LPI2C_SCR_RRF(x)                         (((uint32_t)(((uint32_t)(x)) << LPI2C_SCR_RRF_SHIFT)) & LPI2C_SCR_RRF_MASK)
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun /*! @name SSR - Slave Status Register */
342*4882a593Smuzhiyun #define LPI2C_SSR_TDF_MASK                       (0x1U)
343*4882a593Smuzhiyun #define LPI2C_SSR_TDF_SHIFT                      (0U)
344*4882a593Smuzhiyun #define LPI2C_SSR_TDF(x)                         (((uint32_t)(((uint32_t)(x)) << LPI2C_SSR_TDF_SHIFT)) & LPI2C_SSR_TDF_MASK)
345*4882a593Smuzhiyun #define LPI2C_SSR_RDF_MASK                       (0x2U)
346*4882a593Smuzhiyun #define LPI2C_SSR_RDF_SHIFT                      (1U)
347*4882a593Smuzhiyun #define LPI2C_SSR_RDF(x)                         (((uint32_t)(((uint32_t)(x)) << LPI2C_SSR_RDF_SHIFT)) & LPI2C_SSR_RDF_MASK)
348*4882a593Smuzhiyun #define LPI2C_SSR_AVF_MASK                       (0x4U)
349*4882a593Smuzhiyun #define LPI2C_SSR_AVF_SHIFT                      (2U)
350*4882a593Smuzhiyun #define LPI2C_SSR_AVF(x)                         (((uint32_t)(((uint32_t)(x)) << LPI2C_SSR_AVF_SHIFT)) & LPI2C_SSR_AVF_MASK)
351*4882a593Smuzhiyun #define LPI2C_SSR_TAF_MASK                       (0x8U)
352*4882a593Smuzhiyun #define LPI2C_SSR_TAF_SHIFT                      (3U)
353*4882a593Smuzhiyun #define LPI2C_SSR_TAF(x)                         (((uint32_t)(((uint32_t)(x)) << LPI2C_SSR_TAF_SHIFT)) & LPI2C_SSR_TAF_MASK)
354*4882a593Smuzhiyun #define LPI2C_SSR_RSF_MASK                       (0x100U)
355*4882a593Smuzhiyun #define LPI2C_SSR_RSF_SHIFT                      (8U)
356*4882a593Smuzhiyun #define LPI2C_SSR_RSF(x)                         (((uint32_t)(((uint32_t)(x)) << LPI2C_SSR_RSF_SHIFT)) & LPI2C_SSR_RSF_MASK)
357*4882a593Smuzhiyun #define LPI2C_SSR_SDF_MASK                       (0x200U)
358*4882a593Smuzhiyun #define LPI2C_SSR_SDF_SHIFT                      (9U)
359*4882a593Smuzhiyun #define LPI2C_SSR_SDF(x)                         (((uint32_t)(((uint32_t)(x)) << LPI2C_SSR_SDF_SHIFT)) & LPI2C_SSR_SDF_MASK)
360*4882a593Smuzhiyun #define LPI2C_SSR_BEF_MASK                       (0x400U)
361*4882a593Smuzhiyun #define LPI2C_SSR_BEF_SHIFT                      (10U)
362*4882a593Smuzhiyun #define LPI2C_SSR_BEF(x)                         (((uint32_t)(((uint32_t)(x)) << LPI2C_SSR_BEF_SHIFT)) & LPI2C_SSR_BEF_MASK)
363*4882a593Smuzhiyun #define LPI2C_SSR_FEF_MASK                       (0x800U)
364*4882a593Smuzhiyun #define LPI2C_SSR_FEF_SHIFT                      (11U)
365*4882a593Smuzhiyun #define LPI2C_SSR_FEF(x)                         (((uint32_t)(((uint32_t)(x)) << LPI2C_SSR_FEF_SHIFT)) & LPI2C_SSR_FEF_MASK)
366*4882a593Smuzhiyun #define LPI2C_SSR_AM0F_MASK                      (0x1000U)
367*4882a593Smuzhiyun #define LPI2C_SSR_AM0F_SHIFT                     (12U)
368*4882a593Smuzhiyun #define LPI2C_SSR_AM0F(x)                        (((uint32_t)(((uint32_t)(x)) << LPI2C_SSR_AM0F_SHIFT)) & LPI2C_SSR_AM0F_MASK)
369*4882a593Smuzhiyun #define LPI2C_SSR_AM1F_MASK                      (0x2000U)
370*4882a593Smuzhiyun #define LPI2C_SSR_AM1F_SHIFT                     (13U)
371*4882a593Smuzhiyun #define LPI2C_SSR_AM1F(x)                        (((uint32_t)(((uint32_t)(x)) << LPI2C_SSR_AM1F_SHIFT)) & LPI2C_SSR_AM1F_MASK)
372*4882a593Smuzhiyun #define LPI2C_SSR_GCF_MASK                       (0x4000U)
373*4882a593Smuzhiyun #define LPI2C_SSR_GCF_SHIFT                      (14U)
374*4882a593Smuzhiyun #define LPI2C_SSR_GCF(x)                         (((uint32_t)(((uint32_t)(x)) << LPI2C_SSR_GCF_SHIFT)) & LPI2C_SSR_GCF_MASK)
375*4882a593Smuzhiyun #define LPI2C_SSR_SARF_MASK                      (0x8000U)
376*4882a593Smuzhiyun #define LPI2C_SSR_SARF_SHIFT                     (15U)
377*4882a593Smuzhiyun #define LPI2C_SSR_SARF(x)                        (((uint32_t)(((uint32_t)(x)) << LPI2C_SSR_SARF_SHIFT)) & LPI2C_SSR_SARF_MASK)
378*4882a593Smuzhiyun #define LPI2C_SSR_SBF_MASK                       (0x1000000U)
379*4882a593Smuzhiyun #define LPI2C_SSR_SBF_SHIFT                      (24U)
380*4882a593Smuzhiyun #define LPI2C_SSR_SBF(x)                         (((uint32_t)(((uint32_t)(x)) << LPI2C_SSR_SBF_SHIFT)) & LPI2C_SSR_SBF_MASK)
381*4882a593Smuzhiyun #define LPI2C_SSR_BBF_MASK                       (0x2000000U)
382*4882a593Smuzhiyun #define LPI2C_SSR_BBF_SHIFT                      (25U)
383*4882a593Smuzhiyun #define LPI2C_SSR_BBF(x)                         (((uint32_t)(((uint32_t)(x)) << LPI2C_SSR_BBF_SHIFT)) & LPI2C_SSR_BBF_MASK)
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun /*! @name SIER - Slave Interrupt Enable Register */
386*4882a593Smuzhiyun #define LPI2C_SIER_TDIE_MASK                     (0x1U)
387*4882a593Smuzhiyun #define LPI2C_SIER_TDIE_SHIFT                    (0U)
388*4882a593Smuzhiyun #define LPI2C_SIER_TDIE(x)                       (((uint32_t)(((uint32_t)(x)) << LPI2C_SIER_TDIE_SHIFT)) & LPI2C_SIER_TDIE_MASK)
389*4882a593Smuzhiyun #define LPI2C_SIER_RDIE_MASK                     (0x2U)
390*4882a593Smuzhiyun #define LPI2C_SIER_RDIE_SHIFT                    (1U)
391*4882a593Smuzhiyun #define LPI2C_SIER_RDIE(x)                       (((uint32_t)(((uint32_t)(x)) << LPI2C_SIER_RDIE_SHIFT)) & LPI2C_SIER_RDIE_MASK)
392*4882a593Smuzhiyun #define LPI2C_SIER_AVIE_MASK                     (0x4U)
393*4882a593Smuzhiyun #define LPI2C_SIER_AVIE_SHIFT                    (2U)
394*4882a593Smuzhiyun #define LPI2C_SIER_AVIE(x)                       (((uint32_t)(((uint32_t)(x)) << LPI2C_SIER_AVIE_SHIFT)) & LPI2C_SIER_AVIE_MASK)
395*4882a593Smuzhiyun #define LPI2C_SIER_TAIE_MASK                     (0x8U)
396*4882a593Smuzhiyun #define LPI2C_SIER_TAIE_SHIFT                    (3U)
397*4882a593Smuzhiyun #define LPI2C_SIER_TAIE(x)                       (((uint32_t)(((uint32_t)(x)) << LPI2C_SIER_TAIE_SHIFT)) & LPI2C_SIER_TAIE_MASK)
398*4882a593Smuzhiyun #define LPI2C_SIER_RSIE_MASK                     (0x100U)
399*4882a593Smuzhiyun #define LPI2C_SIER_RSIE_SHIFT                    (8U)
400*4882a593Smuzhiyun #define LPI2C_SIER_RSIE(x)                       (((uint32_t)(((uint32_t)(x)) << LPI2C_SIER_RSIE_SHIFT)) & LPI2C_SIER_RSIE_MASK)
401*4882a593Smuzhiyun #define LPI2C_SIER_SDIE_MASK                     (0x200U)
402*4882a593Smuzhiyun #define LPI2C_SIER_SDIE_SHIFT                    (9U)
403*4882a593Smuzhiyun #define LPI2C_SIER_SDIE(x)                       (((uint32_t)(((uint32_t)(x)) << LPI2C_SIER_SDIE_SHIFT)) & LPI2C_SIER_SDIE_MASK)
404*4882a593Smuzhiyun #define LPI2C_SIER_BEIE_MASK                     (0x400U)
405*4882a593Smuzhiyun #define LPI2C_SIER_BEIE_SHIFT                    (10U)
406*4882a593Smuzhiyun #define LPI2C_SIER_BEIE(x)                       (((uint32_t)(((uint32_t)(x)) << LPI2C_SIER_BEIE_SHIFT)) & LPI2C_SIER_BEIE_MASK)
407*4882a593Smuzhiyun #define LPI2C_SIER_FEIE_MASK                     (0x800U)
408*4882a593Smuzhiyun #define LPI2C_SIER_FEIE_SHIFT                    (11U)
409*4882a593Smuzhiyun #define LPI2C_SIER_FEIE(x)                       (((uint32_t)(((uint32_t)(x)) << LPI2C_SIER_FEIE_SHIFT)) & LPI2C_SIER_FEIE_MASK)
410*4882a593Smuzhiyun #define LPI2C_SIER_AM0IE_MASK                    (0x1000U)
411*4882a593Smuzhiyun #define LPI2C_SIER_AM0IE_SHIFT                   (12U)
412*4882a593Smuzhiyun #define LPI2C_SIER_AM0IE(x)                      (((uint32_t)(((uint32_t)(x)) << LPI2C_SIER_AM0IE_SHIFT)) & LPI2C_SIER_AM0IE_MASK)
413*4882a593Smuzhiyun #define LPI2C_SIER_AM1F_MASK                     (0x2000U)
414*4882a593Smuzhiyun #define LPI2C_SIER_AM1F_SHIFT                    (13U)
415*4882a593Smuzhiyun #define LPI2C_SIER_AM1F(x)                       (((uint32_t)(((uint32_t)(x)) << LPI2C_SIER_AM1F_SHIFT)) & LPI2C_SIER_AM1F_MASK)
416*4882a593Smuzhiyun #define LPI2C_SIER_GCIE_MASK                     (0x4000U)
417*4882a593Smuzhiyun #define LPI2C_SIER_GCIE_SHIFT                    (14U)
418*4882a593Smuzhiyun #define LPI2C_SIER_GCIE(x)                       (((uint32_t)(((uint32_t)(x)) << LPI2C_SIER_GCIE_SHIFT)) & LPI2C_SIER_GCIE_MASK)
419*4882a593Smuzhiyun #define LPI2C_SIER_SARIE_MASK                    (0x8000U)
420*4882a593Smuzhiyun #define LPI2C_SIER_SARIE_SHIFT                   (15U)
421*4882a593Smuzhiyun #define LPI2C_SIER_SARIE(x)                      (((uint32_t)(((uint32_t)(x)) << LPI2C_SIER_SARIE_SHIFT)) & LPI2C_SIER_SARIE_MASK)
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun /*! @name SDER - Slave DMA Enable Register */
424*4882a593Smuzhiyun #define LPI2C_SDER_TDDE_MASK                     (0x1U)
425*4882a593Smuzhiyun #define LPI2C_SDER_TDDE_SHIFT                    (0U)
426*4882a593Smuzhiyun #define LPI2C_SDER_TDDE(x)                       (((uint32_t)(((uint32_t)(x)) << LPI2C_SDER_TDDE_SHIFT)) & LPI2C_SDER_TDDE_MASK)
427*4882a593Smuzhiyun #define LPI2C_SDER_RDDE_MASK                     (0x2U)
428*4882a593Smuzhiyun #define LPI2C_SDER_RDDE_SHIFT                    (1U)
429*4882a593Smuzhiyun #define LPI2C_SDER_RDDE(x)                       (((uint32_t)(((uint32_t)(x)) << LPI2C_SDER_RDDE_SHIFT)) & LPI2C_SDER_RDDE_MASK)
430*4882a593Smuzhiyun #define LPI2C_SDER_AVDE_MASK                     (0x4U)
431*4882a593Smuzhiyun #define LPI2C_SDER_AVDE_SHIFT                    (2U)
432*4882a593Smuzhiyun #define LPI2C_SDER_AVDE(x)                       (((uint32_t)(((uint32_t)(x)) << LPI2C_SDER_AVDE_SHIFT)) & LPI2C_SDER_AVDE_MASK)
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun /*! @name SCFGR1 - Slave Configuration Register 1 */
435*4882a593Smuzhiyun #define LPI2C_SCFGR1_ADRSTALL_MASK               (0x1U)
436*4882a593Smuzhiyun #define LPI2C_SCFGR1_ADRSTALL_SHIFT              (0U)
437*4882a593Smuzhiyun #define LPI2C_SCFGR1_ADRSTALL(x)                 (((uint32_t)(((uint32_t)(x)) << LPI2C_SCFGR1_ADRSTALL_SHIFT)) & LPI2C_SCFGR1_ADRSTALL_MASK)
438*4882a593Smuzhiyun #define LPI2C_SCFGR1_RXSTALL_MASK                (0x2U)
439*4882a593Smuzhiyun #define LPI2C_SCFGR1_RXSTALL_SHIFT               (1U)
440*4882a593Smuzhiyun #define LPI2C_SCFGR1_RXSTALL(x)                  (((uint32_t)(((uint32_t)(x)) << LPI2C_SCFGR1_RXSTALL_SHIFT)) & LPI2C_SCFGR1_RXSTALL_MASK)
441*4882a593Smuzhiyun #define LPI2C_SCFGR1_TXDSTALL_MASK               (0x4U)
442*4882a593Smuzhiyun #define LPI2C_SCFGR1_TXDSTALL_SHIFT              (2U)
443*4882a593Smuzhiyun #define LPI2C_SCFGR1_TXDSTALL(x)                 (((uint32_t)(((uint32_t)(x)) << LPI2C_SCFGR1_TXDSTALL_SHIFT)) & LPI2C_SCFGR1_TXDSTALL_MASK)
444*4882a593Smuzhiyun #define LPI2C_SCFGR1_ACKSTALL_MASK               (0x8U)
445*4882a593Smuzhiyun #define LPI2C_SCFGR1_ACKSTALL_SHIFT              (3U)
446*4882a593Smuzhiyun #define LPI2C_SCFGR1_ACKSTALL(x)                 (((uint32_t)(((uint32_t)(x)) << LPI2C_SCFGR1_ACKSTALL_SHIFT)) & LPI2C_SCFGR1_ACKSTALL_MASK)
447*4882a593Smuzhiyun #define LPI2C_SCFGR1_GCEN_MASK                   (0x100U)
448*4882a593Smuzhiyun #define LPI2C_SCFGR1_GCEN_SHIFT                  (8U)
449*4882a593Smuzhiyun #define LPI2C_SCFGR1_GCEN(x)                     (((uint32_t)(((uint32_t)(x)) << LPI2C_SCFGR1_GCEN_SHIFT)) & LPI2C_SCFGR1_GCEN_MASK)
450*4882a593Smuzhiyun #define LPI2C_SCFGR1_SAEN_MASK                   (0x200U)
451*4882a593Smuzhiyun #define LPI2C_SCFGR1_SAEN_SHIFT                  (9U)
452*4882a593Smuzhiyun #define LPI2C_SCFGR1_SAEN(x)                     (((uint32_t)(((uint32_t)(x)) << LPI2C_SCFGR1_SAEN_SHIFT)) & LPI2C_SCFGR1_SAEN_MASK)
453*4882a593Smuzhiyun #define LPI2C_SCFGR1_TXCFG_MASK                  (0x400U)
454*4882a593Smuzhiyun #define LPI2C_SCFGR1_TXCFG_SHIFT                 (10U)
455*4882a593Smuzhiyun #define LPI2C_SCFGR1_TXCFG(x)                    (((uint32_t)(((uint32_t)(x)) << LPI2C_SCFGR1_TXCFG_SHIFT)) & LPI2C_SCFGR1_TXCFG_MASK)
456*4882a593Smuzhiyun #define LPI2C_SCFGR1_RXCFG_MASK                  (0x800U)
457*4882a593Smuzhiyun #define LPI2C_SCFGR1_RXCFG_SHIFT                 (11U)
458*4882a593Smuzhiyun #define LPI2C_SCFGR1_RXCFG(x)                    (((uint32_t)(((uint32_t)(x)) << LPI2C_SCFGR1_RXCFG_SHIFT)) & LPI2C_SCFGR1_RXCFG_MASK)
459*4882a593Smuzhiyun #define LPI2C_SCFGR1_IGNACK_MASK                 (0x1000U)
460*4882a593Smuzhiyun #define LPI2C_SCFGR1_IGNACK_SHIFT                (12U)
461*4882a593Smuzhiyun #define LPI2C_SCFGR1_IGNACK(x)                   (((uint32_t)(((uint32_t)(x)) << LPI2C_SCFGR1_IGNACK_SHIFT)) & LPI2C_SCFGR1_IGNACK_MASK)
462*4882a593Smuzhiyun #define LPI2C_SCFGR1_HSMEN_MASK                  (0x2000U)
463*4882a593Smuzhiyun #define LPI2C_SCFGR1_HSMEN_SHIFT                 (13U)
464*4882a593Smuzhiyun #define LPI2C_SCFGR1_HSMEN(x)                    (((uint32_t)(((uint32_t)(x)) << LPI2C_SCFGR1_HSMEN_SHIFT)) & LPI2C_SCFGR1_HSMEN_MASK)
465*4882a593Smuzhiyun #define LPI2C_SCFGR1_ADDRCFG_MASK                (0x70000U)
466*4882a593Smuzhiyun #define LPI2C_SCFGR1_ADDRCFG_SHIFT               (16U)
467*4882a593Smuzhiyun #define LPI2C_SCFGR1_ADDRCFG(x)                  (((uint32_t)(((uint32_t)(x)) << LPI2C_SCFGR1_ADDRCFG_SHIFT)) & LPI2C_SCFGR1_ADDRCFG_MASK)
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun /*! @name SCFGR2 - Slave Configuration Register 2 */
470*4882a593Smuzhiyun #define LPI2C_SCFGR2_CLKHOLD_MASK                (0xFU)
471*4882a593Smuzhiyun #define LPI2C_SCFGR2_CLKHOLD_SHIFT               (0U)
472*4882a593Smuzhiyun #define LPI2C_SCFGR2_CLKHOLD(x)                  (((uint32_t)(((uint32_t)(x)) << LPI2C_SCFGR2_CLKHOLD_SHIFT)) & LPI2C_SCFGR2_CLKHOLD_MASK)
473*4882a593Smuzhiyun #define LPI2C_SCFGR2_DATAVD_MASK                 (0x3F00U)
474*4882a593Smuzhiyun #define LPI2C_SCFGR2_DATAVD_SHIFT                (8U)
475*4882a593Smuzhiyun #define LPI2C_SCFGR2_DATAVD(x)                   (((uint32_t)(((uint32_t)(x)) << LPI2C_SCFGR2_DATAVD_SHIFT)) & LPI2C_SCFGR2_DATAVD_MASK)
476*4882a593Smuzhiyun #define LPI2C_SCFGR2_FILTSCL_MASK                (0xF0000U)
477*4882a593Smuzhiyun #define LPI2C_SCFGR2_FILTSCL_SHIFT               (16U)
478*4882a593Smuzhiyun #define LPI2C_SCFGR2_FILTSCL(x)                  (((uint32_t)(((uint32_t)(x)) << LPI2C_SCFGR2_FILTSCL_SHIFT)) & LPI2C_SCFGR2_FILTSCL_MASK)
479*4882a593Smuzhiyun #define LPI2C_SCFGR2_FILTSDA_MASK                (0xF000000U)
480*4882a593Smuzhiyun #define LPI2C_SCFGR2_FILTSDA_SHIFT               (24U)
481*4882a593Smuzhiyun #define LPI2C_SCFGR2_FILTSDA(x)                  (((uint32_t)(((uint32_t)(x)) << LPI2C_SCFGR2_FILTSDA_SHIFT)) & LPI2C_SCFGR2_FILTSDA_MASK)
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun /*! @name SAMR - Slave Address Match Register */
484*4882a593Smuzhiyun #define LPI2C_SAMR_ADDR0_MASK                    (0x7FEU)
485*4882a593Smuzhiyun #define LPI2C_SAMR_ADDR0_SHIFT                   (1U)
486*4882a593Smuzhiyun #define LPI2C_SAMR_ADDR0(x)                      (((uint32_t)(((uint32_t)(x)) << LPI2C_SAMR_ADDR0_SHIFT)) & LPI2C_SAMR_ADDR0_MASK)
487*4882a593Smuzhiyun #define LPI2C_SAMR_ADDR1_MASK                    (0x7FE0000U)
488*4882a593Smuzhiyun #define LPI2C_SAMR_ADDR1_SHIFT                   (17U)
489*4882a593Smuzhiyun #define LPI2C_SAMR_ADDR1(x)                      (((uint32_t)(((uint32_t)(x)) << LPI2C_SAMR_ADDR1_SHIFT)) & LPI2C_SAMR_ADDR1_MASK)
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun /*! @name SASR - Slave Address Status Register */
492*4882a593Smuzhiyun #define LPI2C_SASR_RADDR_MASK                    (0x7FFU)
493*4882a593Smuzhiyun #define LPI2C_SASR_RADDR_SHIFT                   (0U)
494*4882a593Smuzhiyun #define LPI2C_SASR_RADDR(x)                      (((uint32_t)(((uint32_t)(x)) << LPI2C_SASR_RADDR_SHIFT)) & LPI2C_SASR_RADDR_MASK)
495*4882a593Smuzhiyun #define LPI2C_SASR_ANV_MASK                      (0x4000U)
496*4882a593Smuzhiyun #define LPI2C_SASR_ANV_SHIFT                     (14U)
497*4882a593Smuzhiyun #define LPI2C_SASR_ANV(x)                        (((uint32_t)(((uint32_t)(x)) << LPI2C_SASR_ANV_SHIFT)) & LPI2C_SASR_ANV_MASK)
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun /*! @name STAR - Slave Transmit ACK Register */
500*4882a593Smuzhiyun #define LPI2C_STAR_TXNACK_MASK                   (0x1U)
501*4882a593Smuzhiyun #define LPI2C_STAR_TXNACK_SHIFT                  (0U)
502*4882a593Smuzhiyun #define LPI2C_STAR_TXNACK(x)                     (((uint32_t)(((uint32_t)(x)) << LPI2C_STAR_TXNACK_SHIFT)) & LPI2C_STAR_TXNACK_MASK)
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun /*! @name STDR - Slave Transmit Data Register */
505*4882a593Smuzhiyun #define LPI2C_STDR_DATA_MASK                     (0xFFU)
506*4882a593Smuzhiyun #define LPI2C_STDR_DATA_SHIFT                    (0U)
507*4882a593Smuzhiyun #define LPI2C_STDR_DATA(x)                       (((uint32_t)(((uint32_t)(x)) << LPI2C_STDR_DATA_SHIFT)) & LPI2C_STDR_DATA_MASK)
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun /*! @name SRDR - Slave Receive Data Register */
510*4882a593Smuzhiyun #define LPI2C_SRDR_DATA_MASK                     (0xFFU)
511*4882a593Smuzhiyun #define LPI2C_SRDR_DATA_SHIFT                    (0U)
512*4882a593Smuzhiyun #define LPI2C_SRDR_DATA(x)                       (((uint32_t)(((uint32_t)(x)) << LPI2C_SRDR_DATA_SHIFT)) & LPI2C_SRDR_DATA_MASK)
513*4882a593Smuzhiyun #define LPI2C_SRDR_RXEMPTY_MASK                  (0x4000U)
514*4882a593Smuzhiyun #define LPI2C_SRDR_RXEMPTY_SHIFT                 (14U)
515*4882a593Smuzhiyun #define LPI2C_SRDR_RXEMPTY(x)                    (((uint32_t)(((uint32_t)(x)) << LPI2C_SRDR_RXEMPTY_SHIFT)) & LPI2C_SRDR_RXEMPTY_MASK)
516*4882a593Smuzhiyun #define LPI2C_SRDR_SOF_MASK                      (0x8000U)
517*4882a593Smuzhiyun #define LPI2C_SRDR_SOF_SHIFT                     (15U)
518*4882a593Smuzhiyun #define LPI2C_SRDR_SOF(x)                        (((uint32_t)(((uint32_t)(x)) << LPI2C_SRDR_SOF_SHIFT)) & LPI2C_SRDR_SOF_MASK)
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun #endif /* __ASM_ARCH_IMX_I2C_H__ */
521