xref: /OK3568_Linux_fs/u-boot/arch/arm/include/asm/arch-mx7ulp/imx-regs.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2016 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier: GPL-2.0+
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #ifndef _MX7ULP_REGS_H_
8*4882a593Smuzhiyun #define _MX7ULP_REGS_H_
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <linux/sizes.h>
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #define CAAM_SEC_SRAM_BASE      (0x26000000)
13*4882a593Smuzhiyun #define CAAM_SEC_SRAM_SIZE      (SZ_32K)
14*4882a593Smuzhiyun #define CAAM_SEC_SRAM_END       (CAAM_SEC_SRAM_BASE + CAAM_SEC_SRAM_SIZE - 1)
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #define OCRAM_0_BASE            (0x2F000000)
17*4882a593Smuzhiyun #define OCRAM_0_SIZE            (SZ_128K)
18*4882a593Smuzhiyun #define OCRAM_0_END             (OCRAM_0_BASE + OCRAM_0_SIZE - 1)
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #define OCRAM_1_BASE            (0x2F020000)
21*4882a593Smuzhiyun #define OCRAM_1_SIZE            (SZ_128K)
22*4882a593Smuzhiyun #define OCRAM_1_END             (OCRAM_1_BASE + OCRAM_1_SIZE - 1)
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #define TCML_BASE               (0x1FFD0000)
25*4882a593Smuzhiyun #define TCMU_BASE               (0x20000000)
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #define AIPS3_BASE			(0x40800000UL)
28*4882a593Smuzhiyun #define AIPS3_SLOT_SIZE			(SZ_64K)
29*4882a593Smuzhiyun #define AIPS2_BASE			(0x40000000UL)
30*4882a593Smuzhiyun #define AIPS2_SLOT_SIZE			(SZ_64K)
31*4882a593Smuzhiyun #define AIPS1_BASE			(0x41080000UL)
32*4882a593Smuzhiyun #define AIPS1_SLOT_SIZE			(SZ_4K)
33*4882a593Smuzhiyun #define AIPS0_BASE			(0x41000000UL)
34*4882a593Smuzhiyun #define AIPS0_SLOT_SIZE			(SZ_4K)
35*4882a593Smuzhiyun #define IOMUXC0_AIPS0_SLOT		(61)
36*4882a593Smuzhiyun #define WDG0_AIPS0_SLOT			(37)
37*4882a593Smuzhiyun #define WDG1_AIPS2_SLOT			(61)
38*4882a593Smuzhiyun #define WDG2_AIPS2_SLOT			(67)
39*4882a593Smuzhiyun #define WDG0_PCC0_SLOT			(37)
40*4882a593Smuzhiyun #define IOMUXC1_AIPS3_SLOT		(44)
41*4882a593Smuzhiyun #define CMC0_AIPS1_SLOT			(36)
42*4882a593Smuzhiyun #define CMC1_AIPS2_SLOT			(65)
43*4882a593Smuzhiyun #define SCG0_AIPS0_SLOT			(39)
44*4882a593Smuzhiyun #define PCC0_AIPS0_SLOT			(38)
45*4882a593Smuzhiyun #define PCC1_AIPS1_SLOT			(50)
46*4882a593Smuzhiyun #define PCC2_AIPS2_SLOT			(63)
47*4882a593Smuzhiyun #define PCC3_AIPS3_SLOT			(51)
48*4882a593Smuzhiyun #define SCG1_AIPS2_SLOT			(62)
49*4882a593Smuzhiyun #define SIM0_AIPS1_SLOT			(35)
50*4882a593Smuzhiyun #define SIM1_AIPS1_SLOT			(48)
51*4882a593Smuzhiyun #define USBOTG0_AIPS2_SLOT		(51)
52*4882a593Smuzhiyun #define USBOTG1_AIPS2_SLOT		(52)
53*4882a593Smuzhiyun #define USBPHY_AIPS2_SLOT		(53)
54*4882a593Smuzhiyun #define USDHC0_AIPS2_SLOT		(55)
55*4882a593Smuzhiyun #define USDHC1_AIPS2_SLOT		(56)
56*4882a593Smuzhiyun #define RGPIO2P0_AIPS0_SLOT		(15)
57*4882a593Smuzhiyun #define RGPIO2P1_AIPS2_SLOT		(15)
58*4882a593Smuzhiyun #define IOMUXC0_AIPS0_SLOT		(61)
59*4882a593Smuzhiyun #define OCOTP_CTRL_AIPS1_SLOT		(38)
60*4882a593Smuzhiyun #define OCOTP_CTRL_PCC1_SLOT		(38)
61*4882a593Smuzhiyun #define SIM1_PCC1_SLOT			(48)
62*4882a593Smuzhiyun #define MMDC0_AIPS3_SLOT		(43)
63*4882a593Smuzhiyun #define IOMUXC_DDR_AIPS3_SLOT		(45)
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun #define LPI2C0_AIPS0_SLOT		(51)
66*4882a593Smuzhiyun #define LPI2C1_AIPS0_SLOT		(52)
67*4882a593Smuzhiyun #define LPI2C2_AIPS0_SLOT		(53)
68*4882a593Smuzhiyun #define LPI2C3_AIPS0_SLOT		(54)
69*4882a593Smuzhiyun #define LPI2C4_AIPS2_SLOT		(43)
70*4882a593Smuzhiyun #define LPI2C5_AIPS2_SLOT		(44)
71*4882a593Smuzhiyun #define LPI2C6_AIPS3_SLOT		(36)
72*4882a593Smuzhiyun #define LPI2C7_AIPS3_SLOT		(37)
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun #define LPUART0_PCC0_SLOT		(58)
75*4882a593Smuzhiyun #define LPUART1_PCC0_SLOT		(59)
76*4882a593Smuzhiyun #define LPUART2_PCC1_SLOT		(43)
77*4882a593Smuzhiyun #define LPUART3_PCC1_SLOT		(44)
78*4882a593Smuzhiyun #define LPUART0_AIPS0_SLOT		(58)
79*4882a593Smuzhiyun #define LPUART1_AIPS0_SLOT		(59)
80*4882a593Smuzhiyun #define LPUART2_AIPS1_SLOT		(43)
81*4882a593Smuzhiyun #define LPUART3_AIPS1_SLOT		(44)
82*4882a593Smuzhiyun #define LPUART4_AIPS2_SLOT		(45)
83*4882a593Smuzhiyun #define LPUART5_AIPS2_SLOT		(46)
84*4882a593Smuzhiyun #define LPUART6_AIPS3_SLOT		(38)
85*4882a593Smuzhiyun #define LPUART7_AIPS3_SLOT		(39)
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun #define CORE_B_ROM_SIZE			(SZ_32K + SZ_64K)
88*4882a593Smuzhiyun #define CORE_B_ROM_BASE			(0x00000000)
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun #define ROMCP_ARB_BASE_ADDR		CORE_B_ROM_BASE
91*4882a593Smuzhiyun #define ROMCP_ARB_END_ADDR		CORE_B_ROM_SIZE
92*4882a593Smuzhiyun #define IRAM_BASE_ADDR			OCRAM_0_BASE
93*4882a593Smuzhiyun #define IRAM_SIZE			(SZ_128K + SZ_128K)
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun #define IOMUXC_PCR_MUX_ALT0		(0<<8)
96*4882a593Smuzhiyun #define IOMUXC_PCR_MUX_ALT1		(1<<8)
97*4882a593Smuzhiyun #define IOMUXC_PCR_MUX_ALT2		(2<<8)
98*4882a593Smuzhiyun #define IOMUXC_PCR_MUX_ALT3		(3<<8)
99*4882a593Smuzhiyun #define IOMUXC_PCR_MUX_ALT4		(4<<8)
100*4882a593Smuzhiyun #define IOMUXC_PCR_MUX_ALT5		(5<<8)
101*4882a593Smuzhiyun #define IOMUXC_PCR_MUX_ALT6		(6<<8)
102*4882a593Smuzhiyun #define IOMUXC_PCR_MUX_ALT7		(7<<8)
103*4882a593Smuzhiyun #define IOMUXC_PCR_MUX_ALT8		(8<<8)
104*4882a593Smuzhiyun #define IOMUXC_PCR_MUX_ALT9		(9<<8)
105*4882a593Smuzhiyun #define IOMUXC_PCR_MUX_ALT10		(10<<8)
106*4882a593Smuzhiyun #define IOMUXC_PCR_MUX_ALT11		(11<<8)
107*4882a593Smuzhiyun #define IOMUXC_PCR_MUX_ALT12		(12<<8)
108*4882a593Smuzhiyun #define IOMUXC_PCR_MUX_ALT13		(13<<8)
109*4882a593Smuzhiyun #define IOMUXC_PCR_MUX_ALT14		(14<<8)
110*4882a593Smuzhiyun #define IOMUXC_PCR_MUX_ALT15		(15<<8)
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun #define IOMUXC_PSMI_IMUX_ALT0		(0x0)
113*4882a593Smuzhiyun #define IOMUXC_PSMI_IMUX_ALT1		(0x1)
114*4882a593Smuzhiyun #define IOMUXC_PSMI_IMUX_ALT2		(0x2)
115*4882a593Smuzhiyun #define IOMUXC_PSMI_IMUX_ALT3		(0x3)
116*4882a593Smuzhiyun #define IOMUXC_PSMI_IMUX_ALT4		(0x4)
117*4882a593Smuzhiyun #define IOMUXC_PSMI_IMUX_ALT5		(0x5)
118*4882a593Smuzhiyun #define IOMUXC_PSMI_IMUX_ALT6		(0x6)
119*4882a593Smuzhiyun #define IOMUXC_PSMI_IMUX_ALT7		(0x7)
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun #define SIM_SOPT1_EN_SNVS_HARD_RST	(1<<8)
123*4882a593Smuzhiyun #define SIM_SOPT1_PMIC_STBY_REQ		(1<<2)
124*4882a593Smuzhiyun #define SIM_SOPT1_A7_SW_RESET		(1<<0)
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun #define IOMUXC_PCR_MUX_ALT_SHIFT	(8)
127*4882a593Smuzhiyun #define IOMUXC_PCR_MUX_ALT_MASK		(0xF00)
128*4882a593Smuzhiyun #define IOMUXC_PSMI_IMUX_ALT_SHIFT	(0)
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun #define IOMUXC0_RBASE	((AIPS0_BASE + (AIPS0_SLOT_SIZE * IOMUXC0_AIPS0_SLOT)))
131*4882a593Smuzhiyun #define IOMUXC1_RBASE	((AIPS3_BASE + (AIPS3_SLOT_SIZE * IOMUXC1_AIPS3_SLOT)))
132*4882a593Smuzhiyun #define WDG0_RBASE	((AIPS0_BASE + (AIPS0_SLOT_SIZE * WDG0_AIPS0_SLOT)))
133*4882a593Smuzhiyun #define WDG1_RBASE	((AIPS2_BASE + (AIPS2_SLOT_SIZE * WDG1_AIPS2_SLOT)))
134*4882a593Smuzhiyun #define WDG2_RBASE	((AIPS2_BASE + (AIPS2_SLOT_SIZE * WDG2_AIPS2_SLOT)))
135*4882a593Smuzhiyun #define SCG0_RBASE	((AIPS0_BASE + (AIPS0_SLOT_SIZE * SCG0_AIPS0_SLOT)))
136*4882a593Smuzhiyun #define SCG1_RBASE	((AIPS2_BASE + (AIPS2_SLOT_SIZE * SCG1_AIPS2_SLOT)))
137*4882a593Smuzhiyun #define PCC0_RBASE	((AIPS0_BASE + (AIPS0_SLOT_SIZE * PCC0_AIPS0_SLOT)))
138*4882a593Smuzhiyun #define PCC1_RBASE	((AIPS1_BASE + (AIPS1_SLOT_SIZE * PCC1_AIPS1_SLOT)))
139*4882a593Smuzhiyun #define PCC2_RBASE	((AIPS2_BASE + (AIPS2_SLOT_SIZE * PCC2_AIPS2_SLOT)))
140*4882a593Smuzhiyun #define PCC3_RBASE	((AIPS3_BASE + (AIPS3_SLOT_SIZE * PCC3_AIPS3_SLOT)))
141*4882a593Smuzhiyun #define IOMUXC0_RBASE	((AIPS0_BASE + (AIPS0_SLOT_SIZE * IOMUXC0_AIPS0_SLOT)))
142*4882a593Smuzhiyun #define PSMI0_RBASE	((IOMUXC0_RBASE + 0x100)) /* in iomuxc0 after pta and ptb */
143*4882a593Smuzhiyun #define CMC0_RBASE	((AIPS1_BASE + (AIPS1_SLOT_SIZE * CMC0_AIPS1_SLOT)))
144*4882a593Smuzhiyun #define CMC1_RBASE	((AIPS2_BASE + (AIPS2_SLOT_SIZE * CMC1_AIPS2_SLOT)))
145*4882a593Smuzhiyun #define OCOTP_BASE_ADDR	((AIPS1_BASE + (AIPS1_SLOT_SIZE * OCOTP_CTRL_AIPS1_SLOT)))
146*4882a593Smuzhiyun #define SIM0_RBASE	((AIPS1_BASE + (AIPS1_SLOT_SIZE * SIM0_AIPS1_SLOT)))
147*4882a593Smuzhiyun #define SIM1_RBASE	((AIPS1_BASE + (AIPS1_SLOT_SIZE * SIM1_AIPS1_SLOT)))
148*4882a593Smuzhiyun #define MMDC0_RBASE	((AIPS3_BASE + (AIPS3_SLOT_SIZE * MMDC0_AIPS3_SLOT)))
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun #define USBOTG0_RBASE	((AIPS2_BASE + (AIPS2_SLOT_SIZE * USBOTG0_AIPS2_SLOT)))
151*4882a593Smuzhiyun #define USBOTG1_RBASE	((AIPS2_BASE + (AIPS2_SLOT_SIZE * USBOTG1_AIPS2_SLOT)))
152*4882a593Smuzhiyun #define USBPHY_RBASE	((AIPS2_BASE + (AIPS2_SLOT_SIZE * USBPHY_AIPS2_SLOT)))
153*4882a593Smuzhiyun #define USB_PHY0_BASE_ADDR	USBPHY_RBASE
154*4882a593Smuzhiyun #define USB_BASE_ADDR		USBOTG0_RBASE
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun #define LPI2C1_BASE_ADDR	((AIPS0_BASE + (AIPS0_SLOT_SIZE * LPI2C0_AIPS0_SLOT)))
157*4882a593Smuzhiyun #define LPI2C2_BASE_ADDR	((AIPS0_BASE + (AIPS0_SLOT_SIZE * LPI2C1_AIPS0_SLOT)))
158*4882a593Smuzhiyun #define LPI2C3_BASE_ADDR	((AIPS0_BASE + (AIPS0_SLOT_SIZE * LPI2C2_AIPS0_SLOT)))
159*4882a593Smuzhiyun #define LPI2C4_BASE_ADDR	((AIPS0_BASE + (AIPS0_SLOT_SIZE * LPI2C3_AIPS0_SLOT)))
160*4882a593Smuzhiyun #define LPI2C5_BASE_ADDR	((AIPS2_BASE + (AIPS2_SLOT_SIZE * LPI2C4_AIPS2_SLOT)))
161*4882a593Smuzhiyun #define LPI2C6_BASE_ADDR	((AIPS2_BASE + (AIPS2_SLOT_SIZE * LPI2C5_AIPS2_SLOT)))
162*4882a593Smuzhiyun #define LPI2C7_BASE_ADDR	((AIPS3_BASE + (AIPS3_SLOT_SIZE * LPI2C6_AIPS3_SLOT)))
163*4882a593Smuzhiyun #define LPI2C8_BASE_ADDR	((AIPS3_BASE + (AIPS3_SLOT_SIZE * LPI2C7_AIPS3_SLOT)))
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun #define LPUART0_RBASE	((AIPS0_BASE + (AIPS0_SLOT_SIZE * LPUART0_AIPS0_SLOT)))
166*4882a593Smuzhiyun #define LPUART1_RBASE	((AIPS0_BASE + (AIPS0_SLOT_SIZE * LPUART1_AIPS0_SLOT)))
167*4882a593Smuzhiyun #define LPUART2_RBASE	((AIPS1_BASE + (AIPS1_SLOT_SIZE * LPUART2_AIPS1_SLOT)))
168*4882a593Smuzhiyun #define LPUART3_RBASE	((AIPS1_BASE + (AIPS1_SLOT_SIZE * LPUART3_AIPS1_SLOT)))
169*4882a593Smuzhiyun #define LPUART4_RBASE	((AIPS2_BASE + (AIPS2_SLOT_SIZE * LPUART4_AIPS2_SLOT)))
170*4882a593Smuzhiyun #define LPUART5_RBASE	((AIPS2_BASE + (AIPS2_SLOT_SIZE * LPUART5_AIPS2_SLOT)))
171*4882a593Smuzhiyun #define LPUART6_RBASE	((AIPS3_BASE + (AIPS3_SLOT_SIZE * LPUART6_AIPS3_SLOT)))
172*4882a593Smuzhiyun #define LPUART7_RBASE	((AIPS3_BASE + (AIPS3_SLOT_SIZE * LPUART7_AIPS3_SLOT)))
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun #define USDHC0_RBASE	((AIPS2_BASE + (AIPS2_SLOT_SIZE * USDHC0_AIPS2_SLOT)))
175*4882a593Smuzhiyun #define USDHC1_RBASE	((AIPS2_BASE + (AIPS2_SLOT_SIZE * USDHC1_AIPS2_SLOT)))
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun #define RGPIO2P0_RBASE	((AIPS0_BASE + (AIPS0_SLOT_SIZE * RGPIO2P0_AIPS0_SLOT)))
178*4882a593Smuzhiyun #define RGPIO2P1_RBASE	((AIPS2_BASE + (AIPS2_SLOT_SIZE * RGPIO2P1_AIPS2_SLOT)))
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun #define WDG0_PCC_REG	(PCC0_RBASE + (4 * WDG0_PCC0_SLOT))
181*4882a593Smuzhiyun #define WDG1_PCC_REG	(PCC2_RBASE + (4 * WDG1_PCC2_SLOT))
182*4882a593Smuzhiyun #define CMC0_SRS	(CMC0_RBASE  + 0x20)
183*4882a593Smuzhiyun #define CMC0_SSRS	(CMC0_RBASE  + 0x28)
184*4882a593Smuzhiyun #define CMC1_SRS	(CMC1_RBASE  + 0x20)
185*4882a593Smuzhiyun #define CMC1_SSRS	(CMC1_RBASE  + 0x28)
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun #define IOMUXC0_PCR0	(IOMUXC0_RBASE + (4 * 0))
188*4882a593Smuzhiyun #define IOMUXC0_PCR1	(IOMUXC0_RBASE + (4 * 1))
189*4882a593Smuzhiyun #define IOMUXC0_PCR2	(IOMUXC0_RBASE + (4 * 2))
190*4882a593Smuzhiyun #define IOMUXC0_PCR3	(IOMUXC0_RBASE + (4 * 3))
191*4882a593Smuzhiyun #define IOMUXC0_PSMI62	(PSMI0_RBASE + (4 * 62))
192*4882a593Smuzhiyun #define IOMUXC0_PSMI63	(PSMI0_RBASE + (4 * 63))
193*4882a593Smuzhiyun #define IOMUXC0_PSMI64	(PSMI0_RBASE + (4 * 64))
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun #define SCG_CSR		(SCG0_RBASE + 0x010)
196*4882a593Smuzhiyun #define SCG_RCCR	(SCG0_RBASE + 0x014)
197*4882a593Smuzhiyun #define SCG_VCCR	(SCG0_RBASE + 0x018)
198*4882a593Smuzhiyun #define SCG_HCCR	(SCG0_RBASE + 0x01c)
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun #define LPUART0_PCC_REG	(PCC0_RBASE + (4 * LPUART0_PCC0_SLOT))
201*4882a593Smuzhiyun #define LPUART1_PCC_REG	(PCC0_RBASE + (4 * LPUART1_PCC0_SLOT))
202*4882a593Smuzhiyun #define LPUART2_PCC_REG	(PCC1_RBASE + (4 * LPUART2_PCC1_SLOT))
203*4882a593Smuzhiyun #define LPUART3_PCC_REG	(PCC1_RBASE + (4 * LPUART3_PCC1_SLOT))
204*4882a593Smuzhiyun #define LPUART4_PCC_REG	(PCC2_RBASE + (4 * LPUART4_PCC2_SLOT))
205*4882a593Smuzhiyun #define LPUART5_PCC_REG	(PCC2_RBASE + (4 * LPUART5_PCC2_SLOT))
206*4882a593Smuzhiyun #define LPUART6_PCC_REG	(PCC3_RBASE + (4 * LPUART6_PCC3_SLOT))
207*4882a593Smuzhiyun #define LPUART7_PCC_REG	(PCC3_RBASE + (4 * LPUART7_PCC3_SLOT))
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun #define USDHC0_PCC_REG	(PCC2_RBASE + (4 * USDHC0_PCC2_SLOT))
210*4882a593Smuzhiyun #define USDHC1_PCC_REG	(PCC2_RBASE + (4 * USDHC1_PCC2_SLOT))
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun #define SIM1_PCC_REG	(PCC1_RBASE + (4 * SIM1_PCC1_SLOT))
213*4882a593Smuzhiyun #define SCG1_PCC_REG	(PCC2_RBASE + (4 * SCG1_PCC2_SLOT))
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun #define OCOTP_CTRL_PCC_REG	(PCC1_RBASE + (4 * OCOTP_CTRL_PCC1_SLOT))
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun #define IOMUXC_DDR_RBASE	((AIPS3_BASE + (AIPS3_SLOT_SIZE * IOMUXC_DDR_AIPS3_SLOT)))
218*4882a593Smuzhiyun #define MMDC0_PCC_REG		(PCC3_RBASE + (4 * MMDC0_PCC3_SLOT))
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun #define IOMUXC_DPCR_DDR_DQS0	((IOMUXC_DDR_RBASE + (4 * 32)))
221*4882a593Smuzhiyun #define IOMUXC_DPCR_DDR_DQS1	((IOMUXC_DDR_RBASE + (4 * 33)))
222*4882a593Smuzhiyun #define IOMUXC_DPCR_DDR_DQS2	((IOMUXC_DDR_RBASE + (4 * 34)))
223*4882a593Smuzhiyun #define IOMUXC_DPCR_DDR_DQS3	((IOMUXC_DDR_RBASE + (4 * 35)))
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun #define IOMUXC_DPCR_DDR_DQ0	((IOMUXC_DDR_RBASE + (4 * 0)))
227*4882a593Smuzhiyun #define IOMUXC_DPCR_DDR_DQ1	((IOMUXC_DDR_RBASE + (4 * 1)))
228*4882a593Smuzhiyun #define IOMUXC_DPCR_DDR_DQ2	((IOMUXC_DDR_RBASE + (4 * 2)))
229*4882a593Smuzhiyun #define IOMUXC_DPCR_DDR_DQ3	((IOMUXC_DDR_RBASE + (4 * 3)))
230*4882a593Smuzhiyun #define IOMUXC_DPCR_DDR_DQ4	((IOMUXC_DDR_RBASE + (4 * 4)))
231*4882a593Smuzhiyun #define IOMUXC_DPCR_DDR_DQ5	((IOMUXC_DDR_RBASE + (4 * 5)))
232*4882a593Smuzhiyun #define IOMUXC_DPCR_DDR_DQ6	((IOMUXC_DDR_RBASE + (4 * 6)))
233*4882a593Smuzhiyun #define IOMUXC_DPCR_DDR_DQ7	((IOMUXC_DDR_RBASE + (4 * 7)))
234*4882a593Smuzhiyun #define IOMUXC_DPCR_DDR_DQ8	((IOMUXC_DDR_RBASE + (4 * 8)))
235*4882a593Smuzhiyun #define IOMUXC_DPCR_DDR_DQ9	((IOMUXC_DDR_RBASE + (4 * 9)))
236*4882a593Smuzhiyun #define IOMUXC_DPCR_DDR_DQ10	((IOMUXC_DDR_RBASE + (4 * 10)))
237*4882a593Smuzhiyun #define IOMUXC_DPCR_DDR_DQ11	((IOMUXC_DDR_RBASE + (4 * 11)))
238*4882a593Smuzhiyun #define IOMUXC_DPCR_DDR_DQ12	((IOMUXC_DDR_RBASE + (4 * 12)))
239*4882a593Smuzhiyun #define IOMUXC_DPCR_DDR_DQ13	((IOMUXC_DDR_RBASE + (4 * 13)))
240*4882a593Smuzhiyun #define IOMUXC_DPCR_DDR_DQ14	((IOMUXC_DDR_RBASE + (4 * 14)))
241*4882a593Smuzhiyun #define IOMUXC_DPCR_DDR_DQ15	((IOMUXC_DDR_RBASE + (4 * 15)))
242*4882a593Smuzhiyun #define IOMUXC_DPCR_DDR_DQ16	((IOMUXC_DDR_RBASE + (4 * 16)))
243*4882a593Smuzhiyun #define IOMUXC_DPCR_DDR_DQ17	((IOMUXC_DDR_RBASE + (4 * 17)))
244*4882a593Smuzhiyun #define IOMUXC_DPCR_DDR_DQ18	((IOMUXC_DDR_RBASE + (4 * 18)))
245*4882a593Smuzhiyun #define IOMUXC_DPCR_DDR_DQ19	((IOMUXC_DDR_RBASE + (4 * 19)))
246*4882a593Smuzhiyun #define IOMUXC_DPCR_DDR_DQ20	((IOMUXC_DDR_RBASE + (4 * 20)))
247*4882a593Smuzhiyun #define IOMUXC_DPCR_DDR_DQ21	((IOMUXC_DDR_RBASE + (4 * 21)))
248*4882a593Smuzhiyun #define IOMUXC_DPCR_DDR_DQ22	((IOMUXC_DDR_RBASE + (4 * 22)))
249*4882a593Smuzhiyun #define IOMUXC_DPCR_DDR_DQ23	((IOMUXC_DDR_RBASE + (4 * 23)))
250*4882a593Smuzhiyun #define IOMUXC_DPCR_DDR_DQ24	((IOMUXC_DDR_RBASE + (4 * 24)))
251*4882a593Smuzhiyun #define IOMUXC_DPCR_DDR_DQ25	((IOMUXC_DDR_RBASE + (4 * 25)))
252*4882a593Smuzhiyun #define IOMUXC_DPCR_DDR_DQ26	((IOMUXC_DDR_RBASE + (4 * 26)))
253*4882a593Smuzhiyun #define IOMUXC_DPCR_DDR_DQ27	((IOMUXC_DDR_RBASE + (4 * 27)))
254*4882a593Smuzhiyun #define IOMUXC_DPCR_DDR_DQ28	((IOMUXC_DDR_RBASE + (4 * 28)))
255*4882a593Smuzhiyun #define IOMUXC_DPCR_DDR_DQ29	((IOMUXC_DDR_RBASE + (4 * 29)))
256*4882a593Smuzhiyun #define IOMUXC_DPCR_DDR_DQ30	((IOMUXC_DDR_RBASE + (4 * 30)))
257*4882a593Smuzhiyun #define IOMUXC_DPCR_DDR_DQ31	((IOMUXC_DDR_RBASE + (4 * 31)))
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun /* Remap the rgpio2p registers addr to driver's addr */
260*4882a593Smuzhiyun #define RGPIO2P_GPIO1_BASE_ADDR	RGPIO2P0_RBASE
261*4882a593Smuzhiyun #define RGPIO2P_GPIO2_BASE_ADDR	(RGPIO2P0_RBASE + 0x40)
262*4882a593Smuzhiyun #define RGPIO2P_GPIO3_BASE_ADDR	(RGPIO2P1_RBASE)
263*4882a593Smuzhiyun #define RGPIO2P_GPIO4_BASE_ADDR	(RGPIO2P1_RBASE + 0x40)
264*4882a593Smuzhiyun #define RGPIO2P_GPIO5_BASE_ADDR	(RGPIO2P1_RBASE + 0x80)
265*4882a593Smuzhiyun #define RGPIO2P_GPIO6_BASE_ADDR	(RGPIO2P1_RBASE + 0xc0)
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun /* MMDC registers addresses */
268*4882a593Smuzhiyun #define MMDC_MDCTL_OFFSET	(0x000)
269*4882a593Smuzhiyun #define MMDC_MDPDC_OFFSET	(0x004)
270*4882a593Smuzhiyun #define MMDC_MDOTC_OFFSET	(0x008)
271*4882a593Smuzhiyun #define MMDC_MDCFG0_OFFSET	(0x00C)
272*4882a593Smuzhiyun #define MMDC_MDCFG1_OFFSET	(0x010)
273*4882a593Smuzhiyun #define MMDC_MDCFG2_OFFSET	(0x014)
274*4882a593Smuzhiyun #define MMDC_MDMISC_OFFSET	(0x018)
275*4882a593Smuzhiyun #define MMDC_MDSCR_OFFSET	(0x01C)
276*4882a593Smuzhiyun #define MMDC_MDREF_OFFSET	(0x020)
277*4882a593Smuzhiyun #define MMDC_MDRWD_OFFSET	(0x02C)
278*4882a593Smuzhiyun #define MMDC_MDOR_OFFSET	(0x030)
279*4882a593Smuzhiyun #define MMDC_MDMRR_OFFSET	(0x034)
280*4882a593Smuzhiyun #define MMDC_MDCFG3LP_OFFSET	(0x038)
281*4882a593Smuzhiyun #define MMDC_MDMR4_OFFSET	(0x03C)
282*4882a593Smuzhiyun #define MMDC_MDASP_OFFSET	(0x040)
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun #define MMDC_MAARCR_OFFSET	(0x400)
285*4882a593Smuzhiyun #define MMDC_MAPSR_OFFSET	(0x404)
286*4882a593Smuzhiyun #define MMDC_MAEXIDR0_OFFSET	(0x408)
287*4882a593Smuzhiyun #define MMDC_MAEXIDR1_OFFSET	(0x40C)
288*4882a593Smuzhiyun #define MMDC_MADPCR0_OFFSET	(0x410)
289*4882a593Smuzhiyun #define MMDC_MADPCR1_OFFSET	(0x414)
290*4882a593Smuzhiyun #define MMDC_MADPSR0_OFFSET	(0x418)
291*4882a593Smuzhiyun #define MMDC_MADPSR1_OFFSET	(0x41C)
292*4882a593Smuzhiyun #define MMDC_MADPSR2_OFFSET	(0x420)
293*4882a593Smuzhiyun #define MMDC_MADPSR3_OFFSET	(0x424)
294*4882a593Smuzhiyun #define MMDC_MADPSR4_OFFSET	(0x428)
295*4882a593Smuzhiyun #define MMDC_MADPSR5_OFFSET	(0x42C)
296*4882a593Smuzhiyun #define MMDC_MASBS0_OFFSET	(0x430)
297*4882a593Smuzhiyun #define MMDC_MASBS1_OFFSET	(0x434)
298*4882a593Smuzhiyun #define MMDC_MAGENP_OFFSET	(0x440)
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun #define MMDC_MPZQHWCTRL_OFFSET	(0x800)
301*4882a593Smuzhiyun #define MMDC_MPZQSWCTRL_OFFSET	(0x804)
302*4882a593Smuzhiyun #define MMDC_MPWLGCR_OFFSET	(0x808)
303*4882a593Smuzhiyun #define MMDC_MPWLDECTRL0_OFFSET	(0x80C)
304*4882a593Smuzhiyun #define MMDC_MPWLDECTRL1_OFFSET	(0x810)
305*4882a593Smuzhiyun #define MMDC_MPWLDLST_OFFSET	(0x814)
306*4882a593Smuzhiyun #define MMDC_MPODTCTRL_OFFSET	(0x818)
307*4882a593Smuzhiyun #define MMDC_MPREDQBY0DL_OFFSET	(0x81C)
308*4882a593Smuzhiyun #define MMDC_MPREDQBY1DL_OFFSET	(0x820)
309*4882a593Smuzhiyun #define MMDC_MPREDQBY2DL_OFFSET	(0x824)
310*4882a593Smuzhiyun #define MMDC_MPREDQBY3DL_OFFSET	(0x828)
311*4882a593Smuzhiyun #define MMDC_MPWRDQBY0DL_OFFSET	(0x82C)
312*4882a593Smuzhiyun #define MMDC_MPWRDQBY1DL_OFFSET	(0x830)
313*4882a593Smuzhiyun #define MMDC_MPWRDQBY2DL_OFFSET	(0x834)
314*4882a593Smuzhiyun #define MMDC_MPWRDQBY3DL_OFFSET	(0x838)
315*4882a593Smuzhiyun #define MMDC_MPDGCTRL0_OFFSET	(0x83C)
316*4882a593Smuzhiyun #define MMDC_MPDGCTRL1_OFFSET	(0x840)
317*4882a593Smuzhiyun #define MMDC_MPDGDLST_OFFSET	(0x844)
318*4882a593Smuzhiyun #define MMDC_MPRDDLCTL_OFFSET	(0x848)
319*4882a593Smuzhiyun #define MMDC_MPRDDLST_OFFSET	(0x84C)
320*4882a593Smuzhiyun #define MMDC_MPWRDLCTL_OFFSET	(0x850)
321*4882a593Smuzhiyun #define MMDC_MPWRDLST_OFFSET	(0x854)
322*4882a593Smuzhiyun #define MMDC_MPSDCTRL_OFFSET	(0x858)
323*4882a593Smuzhiyun #define MMDC_MPZQLP2CTL_OFFSET	(0x85C)
324*4882a593Smuzhiyun #define MMDC_MPRDDLHWCTL_OFFSET	(0x860)
325*4882a593Smuzhiyun #define MMDC_MPWRDLHWCTL_OFFSET	(0x864)
326*4882a593Smuzhiyun #define MMDC_MPRDDLHWST0_OFFSET	(0x868)
327*4882a593Smuzhiyun #define MMDC_MPRDDLHWST1_OFFSET	(0x86C)
328*4882a593Smuzhiyun #define MMDC_MPWRDLHWST0_OFFSET	(0x870)
329*4882a593Smuzhiyun #define MMDC_MPWRDLHWST1_OFFSET	(0x874)
330*4882a593Smuzhiyun #define MMDC_MPWLHWERR_OFFSET	(0x878)
331*4882a593Smuzhiyun #define MMDC_MPDGHWST0_OFFSET	(0x87C)
332*4882a593Smuzhiyun #define MMDC_MPDGHWST1_OFFSET	(0x880)
333*4882a593Smuzhiyun #define MMDC_MPDGHWST2_OFFSET	(0x884)
334*4882a593Smuzhiyun #define MMDC_MPDGHWST3_OFFSET	(0x888)
335*4882a593Smuzhiyun #define MMDC_MPPDCMPR1_OFFSET	(0x88C)
336*4882a593Smuzhiyun #define MMDC_MPPDCMPR2_OFFSET	(0x890)
337*4882a593Smuzhiyun #define MMDC_MPSWDAR_OFFSET	(0x894)
338*4882a593Smuzhiyun #define MMDC_MPSWDRDR0_OFFSET	(0x898)
339*4882a593Smuzhiyun #define MMDC_MPSWDRDR1_OFFSET	(0x89C)
340*4882a593Smuzhiyun #define MMDC_MPSWDRDR2_OFFSET	(0x8A0)
341*4882a593Smuzhiyun #define MMDC_MPSWDRDR3_OFFSET	(0x8A4)
342*4882a593Smuzhiyun #define MMDC_MPSWDRDR4_OFFSET	(0x8A8)
343*4882a593Smuzhiyun #define MMDC_MPSWDRDR5_OFFSET	(0x8AC)
344*4882a593Smuzhiyun #define MMDC_MPSWDRDR6_OFFSET	(0x8B0)
345*4882a593Smuzhiyun #define MMDC_MPSWDRDR7_OFFSET	(0x8B4)
346*4882a593Smuzhiyun #define MMDC_MPMUR_OFFSET	(0x8B8)
347*4882a593Smuzhiyun #define MMDC_MPWRCADL_OFFSET	(0x8BC)
348*4882a593Smuzhiyun #define MMDC_MPDCCR_OFFSET	(0x8C0)
349*4882a593Smuzhiyun #define MMDC_MPBC_OFFSET	(0x8C4)
350*4882a593Smuzhiyun #define MMDC_MPSWDRAR_OFFSET	(0x8C8)
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun /* First MMDC invalid IPS address */
353*4882a593Smuzhiyun #define MMDC_IPS_ILL_ADDR_START_OFFSET	(0x8CC)
354*4882a593Smuzhiyun #define MMDC_REGS_BASE			MMDC0_RBASE
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun #define MMDC_MDCTL	((MMDC_REGS_BASE + MMDC_MDCTL_OFFSET))
357*4882a593Smuzhiyun #define MMDC_MDPDC	((MMDC_REGS_BASE + MMDC_MDPDC_OFFSET))
358*4882a593Smuzhiyun #define MMDC_MDOTC	((MMDC_REGS_BASE + MMDC_MDOTC_OFFSET))
359*4882a593Smuzhiyun #define MMDC_MDCFG0	((MMDC_REGS_BASE + MMDC_MDCFG0_OFFSET))
360*4882a593Smuzhiyun #define MMDC_MDCFG1	((MMDC_REGS_BASE + MMDC_MDCFG1_OFFSET))
361*4882a593Smuzhiyun #define MMDC_MDCFG2	((MMDC_REGS_BASE + MMDC_MDCFG2_OFFSET))
362*4882a593Smuzhiyun #define MMDC_MDMISC	((MMDC_REGS_BASE + MMDC_MDMISC_OFFSET))
363*4882a593Smuzhiyun #define MMDC_MDSCR	((MMDC_REGS_BASE + MMDC_MDSCR_OFFSET))
364*4882a593Smuzhiyun #define MMDC_MDREF	((MMDC_REGS_BASE + MMDC_MDREF_OFFSET))
365*4882a593Smuzhiyun #define MMDC_MDRWD	((MMDC_REGS_BASE + MMDC_MDRWD_OFFSET))
366*4882a593Smuzhiyun #define MMDC_MDOR	((MMDC_REGS_BASE + MMDC_MDOR_OFFSET))
367*4882a593Smuzhiyun #define MMDC_MDMRR	((MMDC_REGS_BASE + MMDC_MDMRR_OFFSET))
368*4882a593Smuzhiyun #define MMDC_MDCFG3LP	((MMDC_REGS_BASE + MMDC_MDCFG3LP_OFFSET))
369*4882a593Smuzhiyun #define MMDC_MDMR4	((MMDC_REGS_BASE + MMDC_MDMR4_OFFSET))
370*4882a593Smuzhiyun #define MMDC_MDASP	((MMDC_REGS_BASE + MMDC_MDASP_OFFSET))
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun #define MMDC_MAARCR	((MMDC_REGS_BASE + MMDC_MAARCR_OFFSET))
373*4882a593Smuzhiyun #define MMDC_MAPSR	((MMDC_REGS_BASE + MMDC_MAPSR_OFFSET))
374*4882a593Smuzhiyun #define MMDC_MAEXIDR0	((MMDC_REGS_BASE + MMDC_MAEXIDR0_OFFSET))
375*4882a593Smuzhiyun #define MMDC_MAEXIDR1	((MMDC_REGS_BASE + MMDC_MAEXIDR1_OFFSET))
376*4882a593Smuzhiyun #define MMDC_MADPCR0	((MMDC_REGS_BASE + MMDC_MADPCR0_OFFSET))
377*4882a593Smuzhiyun #define MMDC_MADPCR1	((MMDC_REGS_BASE + MMDC_MADPCR1_OFFSET))
378*4882a593Smuzhiyun #define MMDC_MADPSR0	((MMDC_REGS_BASE + MMDC_MADPSR0_OFFSET))
379*4882a593Smuzhiyun #define MMDC_MADPSR1	((MMDC_REGS_BASE + MMDC_MADPSR1_OFFSET))
380*4882a593Smuzhiyun #define MMDC_MADPSR2	((MMDC_REGS_BASE + MMDC_MADPSR2_OFFSET))
381*4882a593Smuzhiyun #define MMDC_MADPSR3	((MMDC_REGS_BASE + MMDC_MADPSR3_OFFSET))
382*4882a593Smuzhiyun #define MMDC_MADPSR4	((MMDC_REGS_BASE + MMDC_MADPSR4_OFFSET))
383*4882a593Smuzhiyun #define MMDC_MADPSR5	((MMDC_REGS_BASE + MMDC_MADPSR5_OFFSET))
384*4882a593Smuzhiyun #define MMDC_MASBS0	((MMDC_REGS_BASE + MMDC_MASBS0_OFFSET))
385*4882a593Smuzhiyun #define MMDC_MASBS1	((MMDC_REGS_BASE + MMDC_MASBS1_OFFSET))
386*4882a593Smuzhiyun #define MMDC_MAGENP	((MMDC_REGS_BASE + MMDC_MAGENP_OFFSET))
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun #define MMDC_MPZQHWCTRL		((MMDC_REGS_BASE + MMDC_MPZQHWCTRL_OFFSET))
389*4882a593Smuzhiyun #define MMDC_MPZQSWCTRL		((MMDC_REGS_BASE + MMDC_MPZQSWCTRL_OFFSET))
390*4882a593Smuzhiyun #define MMDC_MPWLGCR		((MMDC_REGS_BASE + MMDC_MPWLGCR_OFFSET))
391*4882a593Smuzhiyun #define MMDC_MPWLDECTRL0	((MMDC_REGS_BASE + MMDC_MPWLDECTRL0_OFFSET))
392*4882a593Smuzhiyun #define MMDC_MPWLDECTRL1	((MMDC_REGS_BASE + MMDC_MPWLDECTRL1_OFFSET))
393*4882a593Smuzhiyun #define MMDC_MPWLDLST		((MMDC_REGS_BASE + MMDC_MPWLDLST_OFFSET))
394*4882a593Smuzhiyun #define MMDC_MPODTCTRL		((MMDC_REGS_BASE + MMDC_MPODTCTRL_OFFSET))
395*4882a593Smuzhiyun #define MMDC_MPREDQBY0DL	((MMDC_REGS_BASE + MMDC_MPREDQBY0DL_OFFSET))
396*4882a593Smuzhiyun #define MMDC_MPREDQBY1DL	((MMDC_REGS_BASE + MMDC_MPREDQBY1DL_OFFSET))
397*4882a593Smuzhiyun #define MMDC_MPREDQBY2DL	((MMDC_REGS_BASE + MMDC_MPREDQBY2DL_OFFSET))
398*4882a593Smuzhiyun #define MMDC_MPREDQBY3DL	((MMDC_REGS_BASE + MMDC_MPREDQBY3DL_OFFSET))
399*4882a593Smuzhiyun #define MMDC_MPWRDQBY0DL	((MMDC_REGS_BASE + MMDC_MPWRDQBY0DL_OFFSET))
400*4882a593Smuzhiyun #define MMDC_MPWRDQBY1DL	((MMDC_REGS_BASE + MMDC_MPWRDQBY1DL_OFFSET))
401*4882a593Smuzhiyun #define MMDC_MPWRDQBY2DL	((MMDC_REGS_BASE + MMDC_MPWRDQBY2DL_OFFSET))
402*4882a593Smuzhiyun #define MMDC_MPWRDQBY3DL	((MMDC_REGS_BASE + MMDC_MPWRDQBY3DL_OFFSET))
403*4882a593Smuzhiyun #define MMDC_MPDGCTRL0		((MMDC_REGS_BASE + MMDC_MPDGCTRL0_OFFSET))
404*4882a593Smuzhiyun #define MMDC_MPDGCTRL1		((MMDC_REGS_BASE + MMDC_MPDGCTRL1_OFFSET))
405*4882a593Smuzhiyun #define MMDC_MPDGDLST		((MMDC_REGS_BASE + MMDC_MPDGDLST_OFFSET))
406*4882a593Smuzhiyun #define MMDC_MPRDDLCTL		((MMDC_REGS_BASE + MMDC_MPRDDLCTL_OFFSET))
407*4882a593Smuzhiyun #define MMDC_MPRDDLST		((MMDC_REGS_BASE + MMDC_MPRDDLST_OFFSET))
408*4882a593Smuzhiyun #define MMDC_MPWRDLCTL		((MMDC_REGS_BASE + MMDC_MPWRDLCTL_OFFSET))
409*4882a593Smuzhiyun #define MMDC_MPWRDLST		((MMDC_REGS_BASE + MMDC_MPWRDLST_OFFSET))
410*4882a593Smuzhiyun #define MMDC_MPSDCTRL		((MMDC_REGS_BASE + MMDC_MPSDCTRL_OFFSET))
411*4882a593Smuzhiyun #define MMDC_MPZQLP2CTL		((MMDC_REGS_BASE + MMDC_MPZQLP2CTL_OFFSET))
412*4882a593Smuzhiyun #define MMDC_MPRDDLHWCTL	((MMDC_REGS_BASE + MMDC_MPRDDLHWCTL_OFFSET))
413*4882a593Smuzhiyun #define MMDC_MPWRDLHWCTL	((MMDC_REGS_BASE + MMDC_MPWRDLHWCTL_OFFSET))
414*4882a593Smuzhiyun #define MMDC_MPRDDLHWST0	((MMDC_REGS_BASE + MMDC_MPRDDLHWST0_OFFSET))
415*4882a593Smuzhiyun #define MMDC_MPRDDLHWST1	((MMDC_REGS_BASE + MMDC_MPRDDLHWST1_OFFSET))
416*4882a593Smuzhiyun #define MMDC_MPWRDLHWST0	((MMDC_REGS_BASE + MMDC_MPWRDLHWST0_OFFSET))
417*4882a593Smuzhiyun #define MMDC_MPWRDLHWST1	((MMDC_REGS_BASE + MMDC_MPWRDLHWST1_OFFSET))
418*4882a593Smuzhiyun #define MMDC_MPWLHWERR		((MMDC_REGS_BASE + MMDC_MPWLHWERR_OFFSET))
419*4882a593Smuzhiyun #define MMDC_MPDGHWST0		((MMDC_REGS_BASE + MMDC_MPDGHWST0_OFFSET))
420*4882a593Smuzhiyun #define MMDC_MPDGHWST1		((MMDC_REGS_BASE + MMDC_MPDGHWST1_OFFSET))
421*4882a593Smuzhiyun #define MMDC_MPDGHWST2		((MMDC_REGS_BASE + MMDC_MPDGHWST2_OFFSET))
422*4882a593Smuzhiyun #define MMDC_MPDGHWST3		((MMDC_REGS_BASE + MMDC_MPDGHWST3_OFFSET))
423*4882a593Smuzhiyun #define MMDC_MPPDCMPR1		((MMDC_REGS_BASE + MMDC_MPPDCMPR1_OFFSET))
424*4882a593Smuzhiyun #define MMDC_MPPDCMPR2		((MMDC_REGS_BASE + MMDC_MPPDCMPR2_OFFSET))
425*4882a593Smuzhiyun #define MMDC_MPSWDAR		((MMDC_REGS_BASE + MMDC_MPSWDAR_OFFSET))
426*4882a593Smuzhiyun #define MMDC_MPSWDRDR0		((MMDC_REGS_BASE + MMDC_MPSWDRDR0_OFFSET))
427*4882a593Smuzhiyun #define MMDC_MPSWDRDR1		((MMDC_REGS_BASE + MMDC_MPSWDRDR1_OFFSET))
428*4882a593Smuzhiyun #define MMDC_MPSWDRDR2		((MMDC_REGS_BASE + MMDC_MPSWDRDR2_OFFSET))
429*4882a593Smuzhiyun #define MMDC_MPSWDRDR3		((MMDC_REGS_BASE + MMDC_MPSWDRDR3_OFFSET))
430*4882a593Smuzhiyun #define MMDC_MPSWDRDR4		((MMDC_REGS_BASE + MMDC_MPSWDRDR4_OFFSET))
431*4882a593Smuzhiyun #define MMDC_MPSWDRDR5		((MMDC_REGS_BASE + MMDC_MPSWDRDR5_OFFSET))
432*4882a593Smuzhiyun #define MMDC_MPSWDRDR6		((MMDC_REGS_BASE + MMDC_MPSWDRDR6_OFFSET))
433*4882a593Smuzhiyun #define MMDC_MPSWDRDR7		((MMDC_REGS_BASE + MMDC_MPSWDRDR7_OFFSET))
434*4882a593Smuzhiyun #define MMDC_MPMUR		((MMDC_REGS_BASE + MMDC_MPMUR_OFFSET))
435*4882a593Smuzhiyun #define MMDC_MPWRCADL		((MMDC_REGS_BASE + MMDC_MPWRCADL_OFFSET))
436*4882a593Smuzhiyun #define MMDC_MPDCCR		((MMDC_REGS_BASE + MMDC_MPDCCR_OFFSET))
437*4882a593Smuzhiyun #define MMDC_MPBC		((MMDC_REGS_BASE + MMDC_MPBC_OFFSET))
438*4882a593Smuzhiyun #define MMDC_MPSWDRAR		((MMDC_REGS_BASE + MMDC_MPSWDRAR_OFFSET))
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun /* MMDC registers bit defines */
441*4882a593Smuzhiyun #define MMDC_MDCTL_SDE_0		(31)
442*4882a593Smuzhiyun #define MMDC_MDCTL_SDE_1		(30)
443*4882a593Smuzhiyun #define MMDC_MDCTL_ROW			(24)
444*4882a593Smuzhiyun #define MMDC_MDCTL_COL			(20)
445*4882a593Smuzhiyun #define MMDC_MDCTL_BL			(19)
446*4882a593Smuzhiyun #define MMDC_MDCTL_DSIZ			(16)
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun /* MDMISC */
449*4882a593Smuzhiyun #define MMDC_MDMISC_CS0_RDY		(31)
450*4882a593Smuzhiyun #define MMDC_MDMISC_CS1_RDY		(30)
451*4882a593Smuzhiyun #define MMDC_MDMISC_CK1_DEL		(22)
452*4882a593Smuzhiyun #define MMDC_MDMISC_CK1_GATING		(21)
453*4882a593Smuzhiyun #define MMDC_MDMISC_CALIB_PER_CS	(20)
454*4882a593Smuzhiyun #define MMDC_MDMISC_ADDR_MIRROR		(19)
455*4882a593Smuzhiyun #define MMDC_MDMISC_LHD			(18)
456*4882a593Smuzhiyun #define MMDC_MDMISC_WALAT		(16)
457*4882a593Smuzhiyun #define MMDC_MDMISC_BI			(12)
458*4882a593Smuzhiyun #define MMDC_MDMISC_LPDDR2_S		(11)
459*4882a593Smuzhiyun #define MMDC_MDMISC_MIF3_MODE		(9)
460*4882a593Smuzhiyun #define MMDC_MDMISC_RALAT		(6)
461*4882a593Smuzhiyun #define MMDC_MDMISC_DDR_4_BANK		(5)
462*4882a593Smuzhiyun #define MMDC_MDMISC_DDR_TYPE		(3)
463*4882a593Smuzhiyun #define MMDC_MDMISC_RST			(1)
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun /* MPWLGCR */
466*4882a593Smuzhiyun #define MMDC_MPWLGCR_WL_HW_ERR		(8)
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun /* MDSCR */
469*4882a593Smuzhiyun #define MMDC_MDSCR_CMD_ADDR_MSB		(24)
470*4882a593Smuzhiyun #define MMDC_MDSCR_MR_OP		(24)
471*4882a593Smuzhiyun #define MMDC_MDSCR_CMD_ADDR_LSB		(16)
472*4882a593Smuzhiyun #define MMDC_MDSCR_MR_ADDR		(16)
473*4882a593Smuzhiyun #define MMDC_MDSCR_CON_REQ		(15)
474*4882a593Smuzhiyun #define MMDC_MDSCR_CON_ACK		(14)
475*4882a593Smuzhiyun #define MMDC_MDSCR_MRR_READ_DATA_VALID	(10)
476*4882a593Smuzhiyun #define MMDC_MDSCR_WL_EN		(9)
477*4882a593Smuzhiyun #define MMDC_MDSCR_CMD			(4)
478*4882a593Smuzhiyun #define MMDC_MDSCR_CMD_CS		(3)
479*4882a593Smuzhiyun #define MMDC_MDSCR_CMD_BA		(0)
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun /* MPZQHWCTRL */
482*4882a593Smuzhiyun #define MMDC_MPZQHWCTRL_ZQ_HW_FOR	(16)
483*4882a593Smuzhiyun #define MMDC_MPZQHWCTRL_ZQ_MODE		(0)
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun /* MPZQSWCTRL */
486*4882a593Smuzhiyun #define MMDC_MPZQSWCTRL_ZQ_CMP_OUT_SMP	(16)
487*4882a593Smuzhiyun #define MMDC_MPZQSWCTRL_USE_ZQ_SW_VAL	(13)
488*4882a593Smuzhiyun #define MMDC_MPZQSWCTRL_ZQ_SW_PD	(12)
489*4882a593Smuzhiyun #define MMDC_MPZQSWCTRL_ZQ_SW_PD_VAL	(7)
490*4882a593Smuzhiyun #define MMDC_MPZQSWCTRL_ZQ_SW_PU_VAL	(2)
491*4882a593Smuzhiyun #define MMDC_MPZQSWCTRL_ZQ_SW_RES	(1)
492*4882a593Smuzhiyun #define MMDC_MPZQSWCTRL_ZQ_SW_FOR	(0)
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun /* MPDGCTRL0 */
495*4882a593Smuzhiyun #define MMDC_MPDGCTRL0_RST_RD_FIFO	(31)
496*4882a593Smuzhiyun #define MMDC_MPDGCTRL0_DG_CMP_CYC	(30)
497*4882a593Smuzhiyun #define MMDC_MPDGCTRL0_DG_DIS		(29)
498*4882a593Smuzhiyun #define MMDC_MPDGCTRL0_HW_DG_EN		(28)
499*4882a593Smuzhiyun #define MMDC_MPDGCTRL0_HW_DG_ERR	(12)
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun /* MPRDDLHWCTL */
502*4882a593Smuzhiyun #define MMDC_MPRDDLHWCTL_HW_RD_DL_CMP_CYC	(5)
503*4882a593Smuzhiyun #define MMDC_MPRDDLHWCTL_HW_RD_DL_EN		(4)
504*4882a593Smuzhiyun #define MMDC_MPRDDLHWCTL_HW_RD_DL_ERR		(0)
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun /* MPWRDLHWCTL */
507*4882a593Smuzhiyun #define MMDC_MPWRDLHWCTL_HW_WR_DL_CMP_CYC	(5)
508*4882a593Smuzhiyun #define MMDC_MPWRDLHWCTL_HW_WR_DL_EN		(4)
509*4882a593Smuzhiyun #define MMDC_MPWRDLHWCTL_HW_WR_DL_ERR		(0)
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun /* MPSWDAR */
512*4882a593Smuzhiyun #define MMDC_MPSWDAR_TEST_DUMMY_EN	(6)
513*4882a593Smuzhiyun #define MMDC_MPSWDAR_SW_DUM_CMP3	(5)
514*4882a593Smuzhiyun #define MMDC_MPSWDAR_SW_DUM_CMP2	(4)
515*4882a593Smuzhiyun #define MMDC_MPSWDAR_SW_DUM_CMP1	(3)
516*4882a593Smuzhiyun #define MMDC_MPSWDAR_SW_DUM_CMP0	(2)
517*4882a593Smuzhiyun #define MMDC_MPSWDAR_SW_DUMMY_RD	(1)
518*4882a593Smuzhiyun #define MMDC_MPSWDAR_SW_DUMMY_WR	(0)
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun /* MADPCR0 */
521*4882a593Smuzhiyun #define MMDC_MADPCR0_SBS		(9)
522*4882a593Smuzhiyun #define MMDC_MADPCR0_SBS_EN		(8)
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun /* MASBS1 */
525*4882a593Smuzhiyun #define MMDC_MASBS1_SBS_VLD		(0)
526*4882a593Smuzhiyun #define MMDC_MASBS1_SBS_TYPE		(1)
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun /* MDREF */
529*4882a593Smuzhiyun #define MMDC_MDREF_REF_CNT		(16)
530*4882a593Smuzhiyun #define MMDC_MDREF_REF_SEL		(14)
531*4882a593Smuzhiyun #define MMDC_MDREF_REFR			(11)
532*4882a593Smuzhiyun #define MMDC_MDREF_START_REF		(0)
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun /* MPWLGCR */
535*4882a593Smuzhiyun #define MMDC_MPWLGCR_HW_WL_EN		(0)
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun /* MPBC */
538*4882a593Smuzhiyun #define MMDC_MPBC_BIST_DM_LP_EN		(0)
539*4882a593Smuzhiyun #define MMDC_MPBC_BIST_CA0_LP_EN	(1)
540*4882a593Smuzhiyun #define MMDC_MPBC_BIST_DQ0_LP_EN	(3)
541*4882a593Smuzhiyun #define MMDC_MPBC_BIST_DQ1_LP_EN	(4)
542*4882a593Smuzhiyun #define MMDC_MPBC_BIST_DQ2_LP_EN	(5)
543*4882a593Smuzhiyun #define MMDC_MPBC_BIST_DQ3_LP_EN	(6)
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun /* MPMUR */
546*4882a593Smuzhiyun #define MMDC_MPMUR_FRC_MSR		(11)
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun /* MPODTCTRL */
549*4882a593Smuzhiyun #define MMDC_MPODTCTRL_ODT_RD_ACT_EN	(3)
550*4882a593Smuzhiyun #define MMDC_MPODTCTRL_ODT_RD_PAS_EN	(2)
551*4882a593Smuzhiyun #define MMDC_MPODTCTRL_ODT_WR_ACT_EN	(1)
552*4882a593Smuzhiyun #define MMDC_MPODTCTRL_ODT_WR_PAS_EN	(0)
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun /* MAPSR */
555*4882a593Smuzhiyun #define MMDC_MAPSR_DVACK		(25)
556*4882a593Smuzhiyun #define MMDC_MAPSR_LPACK		(24)
557*4882a593Smuzhiyun #define MMDC_MAPSR_DVFS			(21)
558*4882a593Smuzhiyun #define MMDC_MAPSR_LPMD			(20)
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun /* MAARCR */
561*4882a593Smuzhiyun #define MMDC_MAARCR_ARCR_EXC_ERR_EN	(28)
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun /* MPZQLP2CTL */
564*4882a593Smuzhiyun #define MMDC_MPZQLP2CTL_ZQ_LP2_HW_ZQCS	(24)
565*4882a593Smuzhiyun #define MMDC_MPZQLP2CTL_ZQ_LP2_HW_ZQCL	(16)
566*4882a593Smuzhiyun #define MMDC_MPZQLP2CTL_ZQ_LP2_HW_ZQINIT	(0)
567*4882a593Smuzhiyun 
568*4882a593Smuzhiyun /* MDCFG3LP */
569*4882a593Smuzhiyun #define MMDC_MDCFG3LP_tRC_LP		(16)
570*4882a593Smuzhiyun #define MMDC_MDCFG3LP_tRCD_LP		(8)
571*4882a593Smuzhiyun #define MMDC_MDCFG3LP_tRPpb_LP		(4)
572*4882a593Smuzhiyun #define MMDC_MDCFG3LP_tRPab_LP		(0)
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun /* MDOR */
575*4882a593Smuzhiyun #define MMDC_MDOR_tXPR			(16)
576*4882a593Smuzhiyun #define MMDC_MDOR_SDE_to_RST		(8)
577*4882a593Smuzhiyun #define MMDC_MDOR_RST_to_CKE		(0)
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun /* MDCFG0 */
580*4882a593Smuzhiyun #define MMDC_MDCFG0_tRFC		(24)
581*4882a593Smuzhiyun #define MMDC_MDCFG0_tXS			(16)
582*4882a593Smuzhiyun #define MMDC_MDCFG0_tXP			(13)
583*4882a593Smuzhiyun #define MMDC_MDCFG0_tXPDLL		(9)
584*4882a593Smuzhiyun #define MMDC_MDCFG0_tFAW		(4)
585*4882a593Smuzhiyun #define MMDC_MDCFG0_tCL			(0)
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun /* MDCFG1 */
588*4882a593Smuzhiyun #define MMDC_MDCFG1_tRCD		(29)
589*4882a593Smuzhiyun #define MMDC_MDCFG1_tRP			(26)
590*4882a593Smuzhiyun #define MMDC_MDCFG1_tRC			(21)
591*4882a593Smuzhiyun #define MMDC_MDCFG1_tRAS		(16)
592*4882a593Smuzhiyun #define MMDC_MDCFG1_tRPA		(15)
593*4882a593Smuzhiyun #define MMDC_MDCFG1_tWR			(9)
594*4882a593Smuzhiyun #define MMDC_MDCFG1_tMRD		(5)
595*4882a593Smuzhiyun #define MMDC_MDCFG1_tCWL		(0)
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun /* MDCFG2 */
598*4882a593Smuzhiyun #define MMDC_MDCFG2_tDLLK		(16)
599*4882a593Smuzhiyun #define MMDC_MDCFG2_tRTP		(6)
600*4882a593Smuzhiyun #define MMDC_MDCFG2_tWTR		(3)
601*4882a593Smuzhiyun #define MMDC_MDCFG2_tRRD		(0)
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun /* MDRWD */
604*4882a593Smuzhiyun #define MMDC_MDRWD_tDAI			(16)
605*4882a593Smuzhiyun #define MMDC_MDRWD_RTW_SAME		(12)
606*4882a593Smuzhiyun #define MMDC_MDRWD_WTR_DIFF		(9)
607*4882a593Smuzhiyun #define MMDC_MDRWD_WTW_DIFF		(6)
608*4882a593Smuzhiyun #define MMDC_MDRWD_RTW_DIFF		(3)
609*4882a593Smuzhiyun #define MMDC_MDRWD_RTR_DIFF		(0)
610*4882a593Smuzhiyun 
611*4882a593Smuzhiyun /* MDPDC */
612*4882a593Smuzhiyun #define MMDC_MDPDC_PRCT_1		(28)
613*4882a593Smuzhiyun #define MMDC_MDPDC_PRCT_0		(24)
614*4882a593Smuzhiyun #define MMDC_MDPDC_tCKE			(16)
615*4882a593Smuzhiyun #define MMDC_MDPDC_PWDT_1		(12)
616*4882a593Smuzhiyun #define MMDC_MDPDC_PWDT_0		(8)
617*4882a593Smuzhiyun #define MMDC_MDPDC_SLOW_PD		(7)
618*4882a593Smuzhiyun #define MMDC_MDPDC_BOTH_CS_PD		(6)
619*4882a593Smuzhiyun #define MMDC_MDPDC_tCKSRX		(3)
620*4882a593Smuzhiyun #define MMDC_MDPDC_tCKSRE		(0)
621*4882a593Smuzhiyun 
622*4882a593Smuzhiyun /* MDASP */
623*4882a593Smuzhiyun #define MMDC_MDASP_CS0_END		(0)
624*4882a593Smuzhiyun 
625*4882a593Smuzhiyun /* MAEXIDR0 */
626*4882a593Smuzhiyun #define MMDC_MAEXIDR0_EXC_ID_MONITOR1	(16)
627*4882a593Smuzhiyun #define MMDC_MAEXIDR0_EXC_ID_MONITOR0	(0)
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun /* MAEXIDR1 */
630*4882a593Smuzhiyun #define MMDC_MAEXIDR1_EXC_ID_MONITOR3	(16)
631*4882a593Smuzhiyun #define MMDC_MAEXIDR1_EXC_ID_MONITOR2	(0)
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun /* MPWRDLCTL */
634*4882a593Smuzhiyun #define MMDC_MPWRDLCTL_WR_DL_ABS_OFFSET3	(24)
635*4882a593Smuzhiyun #define MMDC_MPWRDLCTL_WR_DL_ABS_OFFSET2	(16)
636*4882a593Smuzhiyun #define MMDC_MPWRDLCTL_WR_DL_ABS_OFFSET1	(8)
637*4882a593Smuzhiyun #define MMDC_MPWRDLCTL_WR_DL_ABS_OFFSET0	(0)
638*4882a593Smuzhiyun 
639*4882a593Smuzhiyun /* MPRDDLCTL */
640*4882a593Smuzhiyun #define MMDC_MPRDDLCTL_RD_DL_ABS_OFFSET3	(24)
641*4882a593Smuzhiyun #define MMDC_MPRDDLCTL_RD_DL_ABS_OFFSET2	(16)
642*4882a593Smuzhiyun #define MMDC_MPRDDLCTL_RD_DL_ABS_OFFSET1	(8)
643*4882a593Smuzhiyun #define MMDC_MPRDDLCTL_RD_DL_ABS_OFFSET0	(0)
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun /* MPWRDQBY0DL */
646*4882a593Smuzhiyun #define MMDC_MPWRDQBY0DL_WR_DM0_DEL	(30)
647*4882a593Smuzhiyun #define MMDC_MPWRDQBY0DL_WR_DQ7_DEL	(28)
648*4882a593Smuzhiyun #define MMDC_MPWRDQBY0DL_WR_DQ6_DEL	(24)
649*4882a593Smuzhiyun #define MMDC_MPWRDQBY0DL_WR_DQ5_DEL	(20)
650*4882a593Smuzhiyun #define MMDC_MPWRDQBY0DL_WR_DQ4_DEL	(16)
651*4882a593Smuzhiyun #define MMDC_MPWRDQBY0DL_WR_DQ3_DEL	(12)
652*4882a593Smuzhiyun #define MMDC_MPWRDQBY0DL_WR_DQ2_DEL	(8)
653*4882a593Smuzhiyun #define MMDC_MPWRDQBY0DL_WR_DQ1_DEL	(4)
654*4882a593Smuzhiyun #define MMDC_MPWRDQBY0DL_WR_DQ0_DEL	(0)
655*4882a593Smuzhiyun 
656*4882a593Smuzhiyun /* MPWRDQBY1DL */
657*4882a593Smuzhiyun #define MMDC_MPWRDQBY1DL_WR_DM1_DEL	(30)
658*4882a593Smuzhiyun #define MMDC_MPWRDQBY1DL_WR_DQ15_DEL	(28)
659*4882a593Smuzhiyun #define MMDC_MPWRDQBY1DL_WR_DQ14_DEL	(24)
660*4882a593Smuzhiyun #define MMDC_MPWRDQBY1DL_WR_DQ13_DEL	(20)
661*4882a593Smuzhiyun #define MMDC_MPWRDQBY1DL_WR_DQ12_DEL	(16)
662*4882a593Smuzhiyun #define MMDC_MPWRDQBY1DL_WR_DQ11_DEL	(12)
663*4882a593Smuzhiyun #define MMDC_MPWRDQBY1DL_WR_DQ10_DEL	(8)
664*4882a593Smuzhiyun #define MMDC_MPWRDQBY1DL_WR_DQ9_DEL	(4)
665*4882a593Smuzhiyun #define MMDC_MPWRDQBY1DL_WR_DQ8_DEL	(0)
666*4882a593Smuzhiyun 
667*4882a593Smuzhiyun /* MPWRDQBY2DL */
668*4882a593Smuzhiyun #define MMDC_MPWRDQBY2DL_WR_DM2_DEL	(30)
669*4882a593Smuzhiyun #define MMDC_MPWRDQBY2DL_WR_DQ23_DEL	(28)
670*4882a593Smuzhiyun #define MMDC_MPWRDQBY2DL_WR_DQ22_DEL	(24)
671*4882a593Smuzhiyun #define MMDC_MPWRDQBY2DL_WR_DQ21_DEL	(20)
672*4882a593Smuzhiyun #define MMDC_MPWRDQBY2DL_WR_DQ20_DEL	(16)
673*4882a593Smuzhiyun #define MMDC_MPWRDQBY2DL_WR_DQ19_DEL	(12)
674*4882a593Smuzhiyun #define MMDC_MPWRDQBY2DL_WR_DQ18_DEL	(8)
675*4882a593Smuzhiyun #define MMDC_MPWRDQBY2DL_WR_DQ17_DEL	(4)
676*4882a593Smuzhiyun #define MMDC_MPWRDQBY2DL_WR_DQ16_DEL	(0)
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun /* MPWRDQBY3DL */
679*4882a593Smuzhiyun #define MMDC_MPWRDQBY3DL_WR_DM3_DEL	(30)
680*4882a593Smuzhiyun #define MMDC_MPWRDQBY3DL_WR_DQ31_DEL	(28)
681*4882a593Smuzhiyun #define MMDC_MPWRDQBY3DL_WR_DQ30_DEL	(24)
682*4882a593Smuzhiyun #define MMDC_MPWRDQBY3DL_WR_DQ29_DEL	(20)
683*4882a593Smuzhiyun #define MMDC_MPWRDQBY3DL_WR_DQ28_DEL	(16)
684*4882a593Smuzhiyun #define MMDC_MPWRDQBY3DL_WR_DQ27_DEL	(12)
685*4882a593Smuzhiyun #define MMDC_MPWRDQBY3DL_WR_DQ26_DEL	(8)
686*4882a593Smuzhiyun #define MMDC_MPWRDQBY3DL_WR_DQ25_DEL	(4)
687*4882a593Smuzhiyun #define MMDC_MPWRDQBY3DL_WR_DQ24_DEL	(0)
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun /* Fields masks */
690*4882a593Smuzhiyun #define MMDC_MDCTL_SDE_0_MASK	((0x1 << MMDC_MDCTL_SDE_0))
691*4882a593Smuzhiyun #define MMDC_MDCTL_SDE_1_MASK	((0x1 << MMDC_MDCTL_SDE_1))
692*4882a593Smuzhiyun #define MMDC_MDCTL_BL_MASK	((0x1 << MMDC_MDCTL_BL))
693*4882a593Smuzhiyun #define MMDC_MDCTL_ROW_MASK	((0x7 << MMDC_MDCTL_ROW))
694*4882a593Smuzhiyun #define MMDC_MDCTL_COL_MASK	((0x7 << MMDC_MDCTL_COL))
695*4882a593Smuzhiyun #define MMDC_MDCTL_DSIZ_MASK	((0x3 << MMDC_MDCTL_DSIZ))
696*4882a593Smuzhiyun 
697*4882a593Smuzhiyun /* MDMISC */
698*4882a593Smuzhiyun #define MMDC_MDMISC_CS0_RDY_MASK	((0x1 << MMDC_MDMISC_CS0_RDY))
699*4882a593Smuzhiyun #define MMDC_MDMISC_CS1_RDY_MASK	((0x1 << MMDC_MDMISC_CS1_RDY))
700*4882a593Smuzhiyun #define MMDC_MDMISC_CK1_DEL_MASK	((0x3 << MMDC_MDMISC_CK1_DEL))
701*4882a593Smuzhiyun #define MMDC_MDMISC_CK1_GATING_MASK	((0x1 << MMDC_MDMISC_CK1_GATING))
702*4882a593Smuzhiyun #define MMDC_MDMISC_CALIB_PER_CS_MASK	((0x1 << MMDC_MDMISC_CALIB_PER_CS))
703*4882a593Smuzhiyun #define MMDC_MDMISC_ADDR_MIRROR_MASK	((0x1 << MMDC_MDMISC_ADDR_MIRROR))
704*4882a593Smuzhiyun #define MMDC_MDMISC_LHD_MASK		((0x1 << MMDC_MDMISC_LHD))
705*4882a593Smuzhiyun #define MMDC_MDMISC_WALAT_MASK		((0x3 << MMDC_MDMISC_WALAT))
706*4882a593Smuzhiyun #define MMDC_MDMISC_BI_MASK		((0x1 << MMDC_MDMISC_BI))
707*4882a593Smuzhiyun #define MMDC_MDMISC_LPDDR2_S_MASK	((0x1 << MMDC_MDMISC_LPDDR2_S))
708*4882a593Smuzhiyun #define MMDC_MDMISC_MIF3_MODE_MASK	((0x3 << MMDC_MDMISC_MIF3_MODE))
709*4882a593Smuzhiyun #define MMDC_MDMISC_RALAT_MASK		((0x7 << MMDC_MDMISC_RALAT))
710*4882a593Smuzhiyun #define MMDC_MDMISC_DDR_4_BANK_MASK	((0x1 << MMDC_MDMISC_DDR_4_BANK))
711*4882a593Smuzhiyun #define MMDC_MDMISC_DDR_TYPE_MASK	((0x3 << MMDC_MDMISC_DDR_TYPE))
712*4882a593Smuzhiyun #define MMDC_MDMISC_RST_MASK		((0x1 << MMDC_MDMISC_RST))
713*4882a593Smuzhiyun 
714*4882a593Smuzhiyun /* MPWLGCR */
715*4882a593Smuzhiyun #define MMDC_MPWLGCR_WL_HW_ERR_MASK	((0xf << MMDC_MPWLGCR_WL_HW_ERR))
716*4882a593Smuzhiyun 
717*4882a593Smuzhiyun /* MDSCR */
718*4882a593Smuzhiyun #define MMDC_MDSCR_CMD_ADDR_MSB_MASK	((0xff << MMDC_MDSCR_CMD_ADDR_MSB))
719*4882a593Smuzhiyun #define MMDC_MDSCR_MR_OP_MASK		((0xff << MMDC_MDSCR_MR_OP))
720*4882a593Smuzhiyun #define MMDC_MDSCR_CMD_ADDR_LSB_MASK	((0xff << MMDC_MDSCR_CMD_ADDR_LSB))
721*4882a593Smuzhiyun #define MMDC_MDSCR_MR_ADDR_MASK		((0xff << MMDC_MDSCR_MR_ADDR))
722*4882a593Smuzhiyun #define MMDC_MDSCR_CON_REQ_MASK		((0x1  << MMDC_MDSCR_CON_REQ))
723*4882a593Smuzhiyun #define MMDC_MDSCR_CON_ACK_MASK		((0x1  << MMDC_MDSCR_CON_ACK))
724*4882a593Smuzhiyun #define MMDC_MDSCR_MRR_READ_DATA_VALID_MASK	((0x1  << MMDC_MDSCR_MRR_READ_DATA_VALID))
725*4882a593Smuzhiyun #define MMDC_MDSCR_WL_EN_MASK		((0x1  << MMDC_MDSCR_WL_EN))
726*4882a593Smuzhiyun #define MMDC_MDSCR_CMD_MASK		((0x7  << MMDC_MDSCR_CMD))
727*4882a593Smuzhiyun #define MMDC_MDSCR_CMD_CS_MASK		((0x1  << MMDC_MDSCR_CMD_CS))
728*4882a593Smuzhiyun #define MMDC_MDSCR_CMD_BA_MASK		((0x7  << MMDC_MDSCR_CMD_BA))
729*4882a593Smuzhiyun 
730*4882a593Smuzhiyun /* MPZQHWCTRL */
731*4882a593Smuzhiyun #define MMDC_MPZQHWCTRL_ZQ_HW_FOR_MASK	((0x1 << MMDC_MPZQHWCTRL_ZQ_HW_FOR))
732*4882a593Smuzhiyun #define MMDC_MPZQHWCTRL_ZQ_MODE_MASK	((0x3 << MMDC_MPZQHWCTRL_ZQ_MODE))
733*4882a593Smuzhiyun 
734*4882a593Smuzhiyun /* MPZQSWCTRL */
735*4882a593Smuzhiyun #define MMDC_MPZQSWCTRL_ZQ_CMP_OUT_SMP_MASK	((0x3  << MMDC_MPZQSWCTRL_ZQ_CMP_OUT_SMP))
736*4882a593Smuzhiyun #define MMDC_MPZQSWCTRL_USE_ZQ_SW_VAL_MASK	((0x1  << MMDC_MPZQSWCTRL_USE_ZQ_SW_VAL))
737*4882a593Smuzhiyun #define MMDC_MPZQSWCTRL_ZQ_SW_PD_MASK		((0x1  << MMDC_MPZQSWCTRL_ZQ_SW_PD))
738*4882a593Smuzhiyun #define MMDC_MPZQSWCTRL_ZQ_SW_PD_VAL_MASK	((0x1f << MMDC_MPZQSWCTRL_ZQ_SW_PD_VAL))
739*4882a593Smuzhiyun #define MMDC_MPZQSWCTRL_ZQ_SW_PU_VAL_MASK	((0x1f << MMDC_MPZQSWCTRL_ZQ_SW_PU_VAL))
740*4882a593Smuzhiyun #define MMDC_MPZQSWCTRL_ZQ_SW_RES_MASK		((0x1  << MMDC_MPZQSWCTRL_ZQ_SW_RES))
741*4882a593Smuzhiyun #define MMDC_MPZQSWCTRL_ZQ_SW_FOR_MASK		((0x1  << MMDC_MPZQSWCTRL_ZQ_SW_FOR))
742*4882a593Smuzhiyun 
743*4882a593Smuzhiyun /* MPDGCTRL0 */
744*4882a593Smuzhiyun #define MMDC_MPDGCTRL0_RST_RD_FIFO_MASK		((0x1 << MMDC_MPDGCTRL0_RST_RD_FIFO))
745*4882a593Smuzhiyun #define MMDC_MPDGCTRL0_DG_CMP_CYC_MASK		((0x1 << MMDC_MPDGCTRL0_DG_CMP_CYC))
746*4882a593Smuzhiyun #define MMDC_MPDGCTRL0_DG_DIS_MASK		((0x1 << MMDC_MPDGCTRL0_DG_DIS))
747*4882a593Smuzhiyun #define MMDC_MPDGCTRL0_HW_DG_EN_MASK		((0x1 << MMDC_MPDGCTRL0_HW_DG_EN))
748*4882a593Smuzhiyun #define MMDC_MPDGCTRL0_HW_DG_ERR_MASK		((0x1 << MMDC_MPDGCTRL0_HW_DG_ERR))
749*4882a593Smuzhiyun 
750*4882a593Smuzhiyun /* MPRDDLHWCTL */
751*4882a593Smuzhiyun #define MMDC_MPRDDLHWCTL_HW_RD_DL_CMP_CYC_MASK	((0x1 << MMDC_MPRDDLHWCTL_HW_RD_DL_CMP_CYC))
752*4882a593Smuzhiyun #define MMDC_MPRDDLHWCTL_HW_RD_DL_EN_MASK	((0x1 << MMDC_MPRDDLHWCTL_HW_RD_DL_EN))
753*4882a593Smuzhiyun #define MMDC_MPRDDLHWCTL_HW_RD_DL_ERR_MASK	((0xf << MMDC_MPRDDLHWCTL_HW_RD_DL_ERR))
754*4882a593Smuzhiyun 
755*4882a593Smuzhiyun /* MPWRDLHWCTL */
756*4882a593Smuzhiyun #define MMDC_MPWRDLHWCTL_HW_WR_DL_CMP_CYC_MASK	((0x1 << MMDC_MPWRDLHWCTL_HW_WR_DL_CMP_CYC))
757*4882a593Smuzhiyun #define MMDC_MPWRDLHWCTL_HW_WR_DL_EN_MASK	((0x1 << MMDC_MPWRDLHWCTL_HW_WR_DL_EN))
758*4882a593Smuzhiyun #define MMDC_MPWRDLHWCTL_HW_WR_DL_ERR_MASK	((0xf << MMDC_MPWRDLHWCTL_HW_WR_DL_ERR))
759*4882a593Smuzhiyun 
760*4882a593Smuzhiyun /* MPSWDAR */
761*4882a593Smuzhiyun #define MMDC_MPSWDAR_TEST_DUMMY_EN_MASK	((0x1 << MMDC_MPSWDAR_TEST_DUMMY_EN))
762*4882a593Smuzhiyun #define MMDC_MPSWDAR_SW_DUM_CMP3_MASK	((0x1 << MMDC_MPSWDAR_SW_DUM_CMP3))
763*4882a593Smuzhiyun #define MMDC_MPSWDAR_SW_DUM_CMP2_MASK	((0x1 << MMDC_MPSWDAR_SW_DUM_CMP2))
764*4882a593Smuzhiyun #define MMDC_MPSWDAR_SW_DUM_CMP1_MASK	((0x1 << MMDC_MPSWDAR_SW_DUM_CMP1))
765*4882a593Smuzhiyun #define MMDC_MPSWDAR_SW_DUM_CMP0_MASK	((0x1 << MMDC_MPSWDAR_SW_DUM_CMP0))
766*4882a593Smuzhiyun #define MMDC_MPSWDAR_SW_DUMMY_RD_MASK	((0x1 << MMDC_MPSWDAR_SW_DUMMY_RD))
767*4882a593Smuzhiyun #define MMDC_MPSWDAR_SW_DUMMY_WR_MASK	((0x1 << MMDC_MPSWDAR_SW_DUMMY_WR))
768*4882a593Smuzhiyun 
769*4882a593Smuzhiyun /* MADPCR0 */
770*4882a593Smuzhiyun #define MMDC_MADPCR0_SBS_MASK		((0x1 << MMDC_MADPCR0_SBS))
771*4882a593Smuzhiyun #define MMDC_MADPCR0_SBS_EN_MASK	((0x1 << MMDC_MADPCR0_SBS_EN))
772*4882a593Smuzhiyun 
773*4882a593Smuzhiyun /* MASBS1 */
774*4882a593Smuzhiyun #define MMDC_MASBS1_SBS_VLD_MASK	((0x1 << MMDC_MASBS1_SBS_VLD))
775*4882a593Smuzhiyun #define MMDC_MASBS1_SBS_TYPE_MASK	((0x1 << MMDC_MASBS1_SBS_TYPE))
776*4882a593Smuzhiyun 
777*4882a593Smuzhiyun /* MDREF */
778*4882a593Smuzhiyun #define MMDC_MDREF_REF_CNT_MASK		((0xffff << MMDC_MDREF_REF_CNT))
779*4882a593Smuzhiyun #define MMDC_MDREF_REF_SEL_MASK		((0x3    << MMDC_MDREF_REF_SEL))
780*4882a593Smuzhiyun #define MMDC_MDREF_REFR_MASK		((0x7    << MMDC_MDREF_REFR))
781*4882a593Smuzhiyun #define MMDC_MDREF_START_REF_MASK	((0x1    << MMDC_MDREF_START_REF))
782*4882a593Smuzhiyun 
783*4882a593Smuzhiyun /* MPWLGCR */
784*4882a593Smuzhiyun #define MMDC_MPWLGCR_HW_WL_EN_MASK	((0x1 << MMDC_MPWLGCR_HW_WL_EN))
785*4882a593Smuzhiyun 
786*4882a593Smuzhiyun /* MPBC */
787*4882a593Smuzhiyun #define MMDC_MPBC_BIST_DM_LP_EN_MASK	((0x1 << MMDC_MPBC_BIST_DM_LP_EN))
788*4882a593Smuzhiyun #define MMDC_MPBC_BIST_CA0_LP_EN_MASK	((0x1 << MMDC_MPBC_BIST_CA0_LP_EN))
789*4882a593Smuzhiyun #define MMDC_MPBC_BIST_DQ0_LP_EN_MASK	((0x1 << MMDC_MPBC_BIST_DQ0_LP_EN))
790*4882a593Smuzhiyun #define MMDC_MPBC_BIST_DQ1_LP_EN_MASK	((0x1 << MMDC_MPBC_BIST_DQ1_LP_EN))
791*4882a593Smuzhiyun #define MMDC_MPBC_BIST_DQ2_LP_EN_MASK	((0x1 << MMDC_MPBC_BIST_DQ2_LP_EN))
792*4882a593Smuzhiyun #define MMDC_MPBC_BIST_DQ3_LP_EN_MASK	((0x1 << MMDC_MPBC_BIST_DQ3_LP_EN))
793*4882a593Smuzhiyun #define MMDC_MPBC_BIST_DQ_LP_EN_MASK	((0xf << MMDC_MPBC_BIST_DQ0_LP_EN))
794*4882a593Smuzhiyun 
795*4882a593Smuzhiyun /* MPMUR */
796*4882a593Smuzhiyun #define MMDC_MPMUR_FRC_MSR_MASK		((0x1 << MMDC_MPMUR_FRC_MSR))
797*4882a593Smuzhiyun 
798*4882a593Smuzhiyun /* MPODTCTRL */
799*4882a593Smuzhiyun #define MMDC_MPODTCTRL_ODT_RD_ACT_EN_MASK	((0x1 << MMDC_MPODTCTRL_ODT_RD_ACT_EN))
800*4882a593Smuzhiyun #define MMDC_MPODTCTRL_ODT_RD_PAS_EN_MASK	((0x1 << MMDC_MPODTCTRL_ODT_RD_PAS_EN))
801*4882a593Smuzhiyun #define MMDC_MPODTCTRL_ODT_WR_ACT_EN_MASK	((0x1 << MMDC_MPODTCTRL_ODT_WR_ACT_EN))
802*4882a593Smuzhiyun #define MMDC_MPODTCTRL_ODT_WR_PAS_EN_MASK	((0x1 << MMDC_MPODTCTRL_ODT_WR_PAS_EN))
803*4882a593Smuzhiyun 
804*4882a593Smuzhiyun /* MAPSR */
805*4882a593Smuzhiyun #define MMDC_MAPSR_DVACK_MASK		((0x1 << MMDC_MAPSR_DVACK))
806*4882a593Smuzhiyun #define MMDC_MAPSR_LPACK_MASK		((0x1 << MMDC_MAPSR_LPACK))
807*4882a593Smuzhiyun #define MMDC_MAPSR_DVFS_MASK		((0x1 << MMDC_MAPSR_DVFS))
808*4882a593Smuzhiyun #define MMDC_MAPSR_LPMD_MASK		((0x1 << MMDC_MAPSR_LPMD))
809*4882a593Smuzhiyun 
810*4882a593Smuzhiyun /* MAARCR */
811*4882a593Smuzhiyun #define MMDC_MAARCR_ARCR_EXC_ERR_EN_MASK	((0x1 << MMDC_MAARCR_ARCR_EXC_ERR_EN))
812*4882a593Smuzhiyun 
813*4882a593Smuzhiyun /* MPZQLP2CTL */
814*4882a593Smuzhiyun #define MMDC_MPZQLP2CTL_ZQ_LP2_HW_ZQCS_MASK	((0x7f  << MMDC_MPZQLP2CTL_ZQ_LP2_HW_ZQCS))
815*4882a593Smuzhiyun #define MMDC_MPZQLP2CTL_ZQ_LP2_HW_ZQCL_MASK	((0xff  << MMDC_MPZQLP2CTL_ZQ_LP2_HW_ZQCL))
816*4882a593Smuzhiyun #define MMDC_MPZQLP2CTL_ZQ_LP2_HW_ZQINIT_MASK	((0x1ff << MMDC_MPZQLP2CTL_ZQ_LP2_HW_ZQINIT))
817*4882a593Smuzhiyun 
818*4882a593Smuzhiyun /* MDCFG3LP */
819*4882a593Smuzhiyun #define MMDC_MDCFG3LP_tRC_LP_MASK	((0x3f  << MMDC_MDCFG3LP_tRC_LP))
820*4882a593Smuzhiyun #define MMDC_MDCFG3LP_tRCD_LP_MASK	((0xf   << MMDC_MDCFG3LP_tRCD_LP))
821*4882a593Smuzhiyun #define MMDC_MDCFG3LP_tRPpb_LP_MASK	((0xf   << MMDC_MDCFG3LP_tRPpb_LP))
822*4882a593Smuzhiyun #define MMDC_MDCFG3LP_tRPab_LP_MASK	((0xf   << MMDC_MDCFG3LP_tRPab_LP))
823*4882a593Smuzhiyun 
824*4882a593Smuzhiyun /* MDOR */
825*4882a593Smuzhiyun #define MMDC_MDOR_tXPR_MASK		((0xff  << MMDC_MDOR_tXPR))
826*4882a593Smuzhiyun #define MMDC_MDOR_SDE_to_RST_MASK	((0x3f  << MMDC_MDOR_SDE_to_RST))
827*4882a593Smuzhiyun #define MMDC_MDOR_RST_to_CKE_MASK	((0x3f  << MMDC_MDOR_RST_to_CKE))
828*4882a593Smuzhiyun 
829*4882a593Smuzhiyun /* MDCFG0 */
830*4882a593Smuzhiyun #define MMDC_MDCFG0_tRFC_MASK		((0xff  << MMDC_MDCFG0_tRFC))
831*4882a593Smuzhiyun #define MMDC_MDCFG0_tXS_MASK		((0xff  << MMDC_MDCFG0_tXS))
832*4882a593Smuzhiyun #define MMDC_MDCFG0_tXP_MASK		((0x7   << MMDC_MDCFG0_tXP))
833*4882a593Smuzhiyun #define MMDC_MDCFG0_tXPDLL_MASK		((0xf   << MMDC_MDCFG0_tXPDLL))
834*4882a593Smuzhiyun #define MMDC_MDCFG0_tFAW_MASK		((0x1f  << MMDC_MDCFG0_tFAW))
835*4882a593Smuzhiyun #define MMDC_MDCFG0_tCL_MASK		((0xf   << MMDC_MDCFG0_tCL))
836*4882a593Smuzhiyun 
837*4882a593Smuzhiyun /* MDCFG1 */
838*4882a593Smuzhiyun #define MMDC_MDCFG1_tRCD_MASK		((0x7   << MMDC_MDCFG1_tRCD))
839*4882a593Smuzhiyun #define MMDC_MDCFG1_tRP_MASK		((0x7   << MMDC_MDCFG1_tRP))
840*4882a593Smuzhiyun #define MMDC_MDCFG1_tRC_MASK		((0x1f  << MMDC_MDCFG1_tRC))
841*4882a593Smuzhiyun #define MMDC_MDCFG1_tRAS_MASK		((0x1f  << MMDC_MDCFG1_tRAS))
842*4882a593Smuzhiyun #define MMDC_MDCFG1_tRPA_MASK		((0x1   << MMDC_MDCFG1_tRPA))
843*4882a593Smuzhiyun #define MMDC_MDCFG1_tWR_MASK		((0x7   << MMDC_MDCFG1_tWR))
844*4882a593Smuzhiyun #define MMDC_MDCFG1_tMRD_MASK		((0xf   << MMDC_MDCFG1_tMRD))
845*4882a593Smuzhiyun #define MMDC_MDCFG1_tCWL_MASK		((0x7   << MMDC_MDCFG1_tCWL))
846*4882a593Smuzhiyun 
847*4882a593Smuzhiyun /* MDCFG2 */
848*4882a593Smuzhiyun #define MMDC_MDCFG2_tDLLK_MASK		((0x1ff << MMDC_MDCFG2_tDLLK))
849*4882a593Smuzhiyun #define MMDC_MDCFG2_tRTP_MASK		((0x7   << MMDC_MDCFG2_tRTP))
850*4882a593Smuzhiyun #define MMDC_MDCFG2_tWTR_MASK		((0x7   << MMDC_MDCFG2_tWTR))
851*4882a593Smuzhiyun #define MMDC_MDCFG2_tRRD_MASK		((0x7   << MMDC_MDCFG2_tRRD))
852*4882a593Smuzhiyun 
853*4882a593Smuzhiyun /* MDRWD */
854*4882a593Smuzhiyun #define MMDC_MDRWD_tDAI_MASK		((0x1fff << MMDC_MDRWD_tDAI))
855*4882a593Smuzhiyun #define MMDC_MDRWD_RTW_SAME_MASK	((0x7    << MMDC_MDRWD_RTW_SAME))
856*4882a593Smuzhiyun #define MMDC_MDRWD_WTR_DIFF_MASK	((0x7    << MMDC_MDRWD_WTR_DIFF))
857*4882a593Smuzhiyun #define MMDC_MDRWD_WTW_DIFF_MASK	((0x7    << MMDC_MDRWD_WTW_DIFF))
858*4882a593Smuzhiyun #define MMDC_MDRWD_RTW_DIFF_MASK	((0x7    << MMDC_MDRWD_RTW_DIFF))
859*4882a593Smuzhiyun #define MMDC_MDRWD_RTR_DIFF_MASK	((0x7    << MMDC_MDRWD_RTR_DIFF))
860*4882a593Smuzhiyun 
861*4882a593Smuzhiyun /* MDPDC */
862*4882a593Smuzhiyun #define MMDC_MDPDC_PRCT_1_MASK		((0x7    << MMDC_MDPDC_PRCT_1))
863*4882a593Smuzhiyun #define MMDC_MDPDC_PRCT_0_MASK		((0x7    << MMDC_MDPDC_PRCT_0))
864*4882a593Smuzhiyun #define MMDC_MDPDC_tCKE_MASK		((0x7    << MMDC_MDPDC_tCKE))
865*4882a593Smuzhiyun #define MMDC_MDPDC_PWDT_1_MASK		((0xf    << MMDC_MDPDC_PWDT_1))
866*4882a593Smuzhiyun #define MMDC_MDPDC_PWDT_0_MASK		((0xf    << MMDC_MDPDC_PWDT_0))
867*4882a593Smuzhiyun #define MMDC_MDPDC_SLOW_PD_MASK		((0x1    << MMDC_MDPDC_SLOW_PD))
868*4882a593Smuzhiyun #define MMDC_MDPDC_BOTH_CS_PD_MASK	((0x1    << MMDC_MDPDC_BOTH_CS_PD))
869*4882a593Smuzhiyun #define MMDC_MDPDC_tCKSRX_MASK		((0x7    << MMDC_MDPDC_tCKSRX))
870*4882a593Smuzhiyun #define MMDC_MDPDC_tCKSRE_MASK		((0x7    << MMDC_MDPDC_tCKSRE))
871*4882a593Smuzhiyun 
872*4882a593Smuzhiyun /* MDASP */
873*4882a593Smuzhiyun #define MMDC_MDASP_CS0_END_MASK		((0x7f << MMDC_MDASP_CS0_END))
874*4882a593Smuzhiyun 
875*4882a593Smuzhiyun /* MAEXIDR0 */
876*4882a593Smuzhiyun #define MMDC_MAEXIDR0_EXC_ID_MONITOR1_MASK	((0xffff << MMDC_MAEXIDR0_EXC_ID_MONITOR1))
877*4882a593Smuzhiyun #define MMDC_MAEXIDR0_EXC_ID_MONITOR0_MASK	((0xffff << MMDC_MAEXIDR0_EXC_ID_MONITOR0))
878*4882a593Smuzhiyun 
879*4882a593Smuzhiyun /* MAEXIDR1 */
880*4882a593Smuzhiyun #define MMDC_MAEXIDR1_EXC_ID_MONITOR3_MASK	((0xffff << MMDC_MAEXIDR1_EXC_ID_MONITOR3))
881*4882a593Smuzhiyun #define MMDC_MAEXIDR1_EXC_ID_MONITOR2_MASK	((0xffff << MMDC_MAEXIDR1_EXC_ID_MONITOR2))
882*4882a593Smuzhiyun 
883*4882a593Smuzhiyun /* MPWRDLCTL */
884*4882a593Smuzhiyun #define MMDC_MPWRDLCTL_WR_DL_ABS_OFFSET3_MASK	((0x7f << MMDC_MPWRDLCTL_WR_DL_ABS_OFFSET3))
885*4882a593Smuzhiyun #define MMDC_MPWRDLCTL_WR_DL_ABS_OFFSET2_MASK	((0x7f << MMDC_MPWRDLCTL_WR_DL_ABS_OFFSET2))
886*4882a593Smuzhiyun #define MMDC_MPWRDLCTL_WR_DL_ABS_OFFSET1_MASK	((0x7f << MMDC_MPWRDLCTL_WR_DL_ABS_OFFSET1))
887*4882a593Smuzhiyun #define MMDC_MPWRDLCTL_WR_DL_ABS_OFFSET0_MASK	((0x7f << MMDC_MPWRDLCTL_WR_DL_ABS_OFFSET0))
888*4882a593Smuzhiyun 
889*4882a593Smuzhiyun /* MPRDDLCTL */
890*4882a593Smuzhiyun #define MMDC_MPRDDLCTL_RD_DL_ABS_OFFSET3_MASK	((0x7f << MMDC_MPRDDLCTL_RD_DL_ABS_OFFSET3))
891*4882a593Smuzhiyun #define MMDC_MPRDDLCTL_RD_DL_ABS_OFFSET2_MASK	((0x7f << MMDC_MPRDDLCTL_RD_DL_ABS_OFFSET2))
892*4882a593Smuzhiyun #define MMDC_MPRDDLCTL_RD_DL_ABS_OFFSET1_MASK	((0x7f << MMDC_MPRDDLCTL_RD_DL_ABS_OFFSET1))
893*4882a593Smuzhiyun #define MMDC_MPRDDLCTL_RD_DL_ABS_OFFSET0_MASK	((0x7f << MMDC_MPRDDLCTL_RD_DL_ABS_OFFSET0))
894*4882a593Smuzhiyun 
895*4882a593Smuzhiyun /* MPWRDQBY0DL */
896*4882a593Smuzhiyun #define MMDC_MPWRDQBY0DL_WR_DM0_DEL_MASK	((0x3f  << MMDC_MPWRDQBY0DL_WR_DM0_DEL))
897*4882a593Smuzhiyun #define MMDC_MPWRDQBY0DL_WR_DQ7_DEL_MASK	((0x3f  << MMDC_MPWRDQBY0DL_WR_DQ7_DEL))
898*4882a593Smuzhiyun #define MMDC_MPWRDQBY0DL_WR_DQ6_DEL_MASK	((0x3f  << MMDC_MPWRDQBY0DL_WR_DQ6_DEL))
899*4882a593Smuzhiyun #define MMDC_MPWRDQBY0DL_WR_DQ5_DEL_MASK	((0x3f  << MMDC_MPWRDQBY0DL_WR_DQ5_DEL))
900*4882a593Smuzhiyun #define MMDC_MPWRDQBY0DL_WR_DQ4_DEL_MASK	((0x3f  << MMDC_MPWRDQBY0DL_WR_DQ4_DEL))
901*4882a593Smuzhiyun #define MMDC_MPWRDQBY0DL_WR_DQ3_DEL_MASK	((0x3f  << MMDC_MPWRDQBY0DL_WR_DQ3_DEL))
902*4882a593Smuzhiyun #define MMDC_MPWRDQBY0DL_WR_DQ2_DEL_MASK	((0x3f  << MMDC_MPWRDQBY0DL_WR_DQ2_DEL))
903*4882a593Smuzhiyun #define MMDC_MPWRDQBY0DL_WR_DQ1_DEL_MASK	((0x3f  << MMDC_MPWRDQBY0DL_WR_DQ1_DEL))
904*4882a593Smuzhiyun #define MMDC_MPWRDQBY0DL_WR_DQ0_DEL_MASK	((0x3f  << MMDC_MPWRDQBY0DL_WR_DQ0_DEL))
905*4882a593Smuzhiyun 
906*4882a593Smuzhiyun /* MPWRDQBY1DL */
907*4882a593Smuzhiyun #define MMDC_MPWRDQBY1DL_WR_DM1_DEL_MASK	((0x3f  << MMDC_MPWRDQBY1DL_WR_DM1_DEL))
908*4882a593Smuzhiyun #define MMDC_MPWRDQBY1DL_WR_DQ15_DEL_MASK	((0x3f  << MMDC_MPWRDQBY1DL_WR_DQ15_DEL))
909*4882a593Smuzhiyun #define MMDC_MPWRDQBY1DL_WR_DQ14_DEL_MASK	((0x3f  << MMDC_MPWRDQBY1DL_WR_DQ14_DEL))
910*4882a593Smuzhiyun #define MMDC_MPWRDQBY1DL_WR_DQ13_DEL_MASK	((0x3f  << MMDC_MPWRDQBY1DL_WR_DQ13_DEL))
911*4882a593Smuzhiyun #define MMDC_MPWRDQBY1DL_WR_DQ12_DEL_MASK	((0x3f  << MMDC_MPWRDQBY1DL_WR_DQ12_DEL))
912*4882a593Smuzhiyun #define MMDC_MPWRDQBY1DL_WR_DQ11_DEL_MASK	((0x3f  << MMDC_MPWRDQBY1DL_WR_DQ11_DEL))
913*4882a593Smuzhiyun #define MMDC_MPWRDQBY1DL_WR_DQ10_DEL_MASK	((0x3f  << MMDC_MPWRDQBY1DL_WR_DQ10_DEL))
914*4882a593Smuzhiyun #define MMDC_MPWRDQBY1DL_WR_DQ9_DEL_MASK	((0x3f  << MMDC_MPWRDQBY1DL_WR_DQ9_DEL))
915*4882a593Smuzhiyun #define MMDC_MPWRDQBY1DL_WR_DQ8_DEL_MASK	((0x3f  << MMDC_MPWRDQBY1DL_WR_DQ8_DEL))
916*4882a593Smuzhiyun 
917*4882a593Smuzhiyun /* MPWRDQBY2DL */
918*4882a593Smuzhiyun #define MMDC_MPWRDQBY2DL_WR_DM2_DEL_MASK	((0x3f  << MMDC_MPWRDQBY2DL_WR_DM2_DEL))
919*4882a593Smuzhiyun #define MMDC_MPWRDQBY2DL_WR_DQ23_DEL_MASK	((0x3f  << MMDC_MPWRDQBY2DL_WR_DQ23_DEL))
920*4882a593Smuzhiyun #define MMDC_MPWRDQBY2DL_WR_DQ22_DEL_MASK	((0x3f  << MMDC_MPWRDQBY2DL_WR_DQ22_DEL))
921*4882a593Smuzhiyun #define MMDC_MPWRDQBY2DL_WR_DQ21_DEL_MASK	((0x3f  << MMDC_MPWRDQBY2DL_WR_DQ21_DEL))
922*4882a593Smuzhiyun #define MMDC_MPWRDQBY2DL_WR_DQ20_DEL_MASK	((0x3f  << MMDC_MPWRDQBY2DL_WR_DQ20_DEL))
923*4882a593Smuzhiyun #define MMDC_MPWRDQBY2DL_WR_DQ19_DEL_MASK	((0x3f  << MMDC_MPWRDQBY2DL_WR_DQ19_DEL))
924*4882a593Smuzhiyun #define MMDC_MPWRDQBY2DL_WR_DQ18_DEL_MASK	((0x3f  << MMDC_MPWRDQBY2DL_WR_DQ18_DEL))
925*4882a593Smuzhiyun #define MMDC_MPWRDQBY2DL_WR_DQ17_DEL_MASK	((0x3f  << MMDC_MPWRDQBY2DL_WR_DQ17_DEL))
926*4882a593Smuzhiyun #define MMDC_MPWRDQBY2DL_WR_DQ16_DEL_MASK	((0x3f  << MMDC_MPWRDQBY2DL_WR_DQ16_DEL))
927*4882a593Smuzhiyun 
928*4882a593Smuzhiyun /* MPWRDQBY3DL */
929*4882a593Smuzhiyun #define MMDC_MPWRDQBY3DL_WR_DM3_DEL_MASK	((0x3f  << MMDC_MPWRDQBY3DL_WR_DM3_DEL))
930*4882a593Smuzhiyun #define MMDC_MPWRDQBY3DL_WR_DQ31_DEL_MASK	((0x3f  << MMDC_MPWRDQBY3DL_WR_DQ31_DEL))
931*4882a593Smuzhiyun #define MMDC_MPWRDQBY3DL_WR_DQ30_DEL_MASK	((0x3f  << MMDC_MPWRDQBY3DL_WR_DQ30_DEL))
932*4882a593Smuzhiyun #define MMDC_MPWRDQBY3DL_WR_DQ29_DEL_MASK	((0x3f  << MMDC_MPWRDQBY3DL_WR_DQ29_DEL))
933*4882a593Smuzhiyun #define MMDC_MPWRDQBY3DL_WR_DQ28_DEL_MASK	((0x3f  << MMDC_MPWRDQBY3DL_WR_DQ28_DEL))
934*4882a593Smuzhiyun #define MMDC_MPWRDQBY3DL_WR_DQ27_DEL_MASK	((0x3f  << MMDC_MPWRDQBY3DL_WR_DQ27_DEL))
935*4882a593Smuzhiyun #define MMDC_MPWRDQBY3DL_WR_DQ26_DEL_MASK	((0x3f  << MMDC_MPWRDQBY3DL_WR_DQ26_DEL))
936*4882a593Smuzhiyun #define MMDC_MPWRDQBY3DL_WR_DQ25_DEL_MASK	((0x3f  << MMDC_MPWRDQBY3DL_WR_DQ25_DEL))
937*4882a593Smuzhiyun #define MMDC_MPWRDQBY3DL_WR_DQ24_DEL_MASK	((0x3f  << MMDC_MPWRDQBY3DL_WR_DQ24_DEL))
938*4882a593Smuzhiyun 
939*4882a593Smuzhiyun #if !(defined(__KERNEL_STRICT_NAMES) || defined(__ASSEMBLY__))
940*4882a593Smuzhiyun 
941*4882a593Smuzhiyun #include <asm/types.h>
942*4882a593Smuzhiyun 
943*4882a593Smuzhiyun struct fuse_word {
944*4882a593Smuzhiyun 	u32	fuse;
945*4882a593Smuzhiyun 	u32	rsvd[3];
946*4882a593Smuzhiyun };
947*4882a593Smuzhiyun 
948*4882a593Smuzhiyun struct ocotp_regs {
949*4882a593Smuzhiyun 	u32	ctrl;
950*4882a593Smuzhiyun 	u32	ctrl_set;
951*4882a593Smuzhiyun 	u32	ctrl_clr;
952*4882a593Smuzhiyun 	u32	ctrl_tog;
953*4882a593Smuzhiyun 	u32	pdn;
954*4882a593Smuzhiyun 	u32	rsvd0[3];
955*4882a593Smuzhiyun 	u32	data;
956*4882a593Smuzhiyun 	u32	rsvd1[3];
957*4882a593Smuzhiyun 	u32	read_ctrl;
958*4882a593Smuzhiyun 	u32	rsvd2[3];
959*4882a593Smuzhiyun 	u32	read_fuse_data;
960*4882a593Smuzhiyun 	u32	rsvd3[3];
961*4882a593Smuzhiyun 	u32	sw_sticky;
962*4882a593Smuzhiyun 	u32	rsvd4[3];
963*4882a593Smuzhiyun 	u32	scs;
964*4882a593Smuzhiyun 	u32	scs_set;
965*4882a593Smuzhiyun 	u32	scs_clr;
966*4882a593Smuzhiyun 	u32	scs_tog;
967*4882a593Smuzhiyun 	u32	out_status;
968*4882a593Smuzhiyun 	u32	out_status_set;
969*4882a593Smuzhiyun 	u32	out_status_clr;
970*4882a593Smuzhiyun 	u32	out_status_tog;
971*4882a593Smuzhiyun 	u32	startword;
972*4882a593Smuzhiyun 	u32	rsvd5[3];
973*4882a593Smuzhiyun 	u32	version;
974*4882a593Smuzhiyun 	u32	rsvd6[19];
975*4882a593Smuzhiyun 	struct	fuse_word mem_repair[8];
976*4882a593Smuzhiyun 	u32	rsvd7[0xa8];
977*4882a593Smuzhiyun 
978*4882a593Smuzhiyun 	/* fuse banks */
979*4882a593Smuzhiyun 	struct fuse_bank {
980*4882a593Smuzhiyun 		u32	fuse_regs[0x20];
981*4882a593Smuzhiyun 	} bank[0];
982*4882a593Smuzhiyun };
983*4882a593Smuzhiyun 
984*4882a593Smuzhiyun struct fuse_bank1_regs {
985*4882a593Smuzhiyun 	u32	lock0;
986*4882a593Smuzhiyun 	u32	rsvd0[3];
987*4882a593Smuzhiyun 	u32	lock1;
988*4882a593Smuzhiyun 	u32	rsvd1[3];
989*4882a593Smuzhiyun 	u32	lock2;
990*4882a593Smuzhiyun 	u32	rsvd2[3];
991*4882a593Smuzhiyun 	u32	cfg0;
992*4882a593Smuzhiyun 	u32	rsvd3[3];
993*4882a593Smuzhiyun 	u32	cfg1;
994*4882a593Smuzhiyun 	u32	rsvd4[3];
995*4882a593Smuzhiyun 	u32	cfg2;
996*4882a593Smuzhiyun 	u32	rsvd5[3];
997*4882a593Smuzhiyun 	u32	cfg3;
998*4882a593Smuzhiyun 	u32	rsvd6[3];
999*4882a593Smuzhiyun 	u32	cfg4;
1000*4882a593Smuzhiyun 	u32	rsvd7[3];
1001*4882a593Smuzhiyun };
1002*4882a593Smuzhiyun 
1003*4882a593Smuzhiyun struct fuse_bank2_regs {
1004*4882a593Smuzhiyun 	struct fuse_word boot[8];
1005*4882a593Smuzhiyun };
1006*4882a593Smuzhiyun 
1007*4882a593Smuzhiyun struct fuse_bank3_regs {
1008*4882a593Smuzhiyun 	u32	mem0;
1009*4882a593Smuzhiyun 	u32	rsvd0[3];
1010*4882a593Smuzhiyun 	u32	mem1;
1011*4882a593Smuzhiyun 	u32	rsvd1[3];
1012*4882a593Smuzhiyun 	u32	mem2;
1013*4882a593Smuzhiyun 	u32	rsvd2[3];
1014*4882a593Smuzhiyun 	u32	mem3;
1015*4882a593Smuzhiyun 	u32	rsvd3[3];
1016*4882a593Smuzhiyun 	u32	ana0;
1017*4882a593Smuzhiyun 	u32	rsvd4[3];
1018*4882a593Smuzhiyun 	u32	ana1;
1019*4882a593Smuzhiyun 	u32	rsvd5[3];
1020*4882a593Smuzhiyun 	u32	ana2;
1021*4882a593Smuzhiyun 	u32	rsvd6[3];
1022*4882a593Smuzhiyun 	u32	ana3;
1023*4882a593Smuzhiyun 	u32	rsvd7[3];
1024*4882a593Smuzhiyun };
1025*4882a593Smuzhiyun 
1026*4882a593Smuzhiyun struct fuse_bank7_regs {
1027*4882a593Smuzhiyun 	u32	sjc_resp0;
1028*4882a593Smuzhiyun 	u32	rsvd0[3];
1029*4882a593Smuzhiyun 	u32	sjc_resp1;
1030*4882a593Smuzhiyun 	u32	rsvd1[3];
1031*4882a593Smuzhiyun 	u32	gp0;
1032*4882a593Smuzhiyun 	u32	rsvd2[3];
1033*4882a593Smuzhiyun 	u32	gp1;
1034*4882a593Smuzhiyun 	u32	rsvd3[3];
1035*4882a593Smuzhiyun 	u32	gp2;
1036*4882a593Smuzhiyun 	u32	rsvd4[3];
1037*4882a593Smuzhiyun 	u32	gp3;
1038*4882a593Smuzhiyun 	u32	rsvd5[3];
1039*4882a593Smuzhiyun 	u32	gp4;
1040*4882a593Smuzhiyun 	u32	rsvd6[3];
1041*4882a593Smuzhiyun 	u32	gp5;
1042*4882a593Smuzhiyun 	u32	rsvd7[3];
1043*4882a593Smuzhiyun };
1044*4882a593Smuzhiyun 
1045*4882a593Smuzhiyun struct usbphy_regs {
1046*4882a593Smuzhiyun 	u32	usbphy_pwd;			/* 0x000 */
1047*4882a593Smuzhiyun 	u32	usbphy_pwd_set;			/* 0x004 */
1048*4882a593Smuzhiyun 	u32	usbphy_pwd_clr;			/* 0x008 */
1049*4882a593Smuzhiyun 	u32	usbphy_pwd_tog;			/* 0x00c */
1050*4882a593Smuzhiyun 	u32	usbphy_tx;			/* 0x010 */
1051*4882a593Smuzhiyun 	u32	usbphy_tx_set;			/* 0x014 */
1052*4882a593Smuzhiyun 	u32	usbphy_tx_clr;			/* 0x018 */
1053*4882a593Smuzhiyun 	u32	usbphy_tx_tog;			/* 0x01c */
1054*4882a593Smuzhiyun 	u32	usbphy_rx;			/* 0x020 */
1055*4882a593Smuzhiyun 	u32	usbphy_rx_set;			/* 0x024 */
1056*4882a593Smuzhiyun 	u32	usbphy_rx_clr;			/* 0x028 */
1057*4882a593Smuzhiyun 	u32	usbphy_rx_tog;			/* 0x02c */
1058*4882a593Smuzhiyun 	u32	usbphy_ctrl;			/* 0x030 */
1059*4882a593Smuzhiyun 	u32	usbphy_ctrl_set;		/* 0x034 */
1060*4882a593Smuzhiyun 	u32	usbphy_ctrl_clr;		/* 0x038 */
1061*4882a593Smuzhiyun 	u32	usbphy_ctrl_tog;		/* 0x03c */
1062*4882a593Smuzhiyun 	u32	usbphy_status;			/* 0x040 */
1063*4882a593Smuzhiyun 	u32	reserved0[3];
1064*4882a593Smuzhiyun 	u32	usbphy_debug0;			/* 0x050 */
1065*4882a593Smuzhiyun 	u32	usbphy_debug0_set;		/* 0x054 */
1066*4882a593Smuzhiyun 	u32	usbphy_debug0_clr;		/* 0x058 */
1067*4882a593Smuzhiyun 	u32	usbphy_debug0_tog;		/* 0x05c */
1068*4882a593Smuzhiyun 	u32	reserved1[4];
1069*4882a593Smuzhiyun 	u32	usbphy_debug1;			/* 0x070 */
1070*4882a593Smuzhiyun 	u32	usbphy_debug1_set;		/* 0x074 */
1071*4882a593Smuzhiyun 	u32	usbphy_debug1_clr;		/* 0x078 */
1072*4882a593Smuzhiyun 	u32	usbphy_debug1_tog;		/* 0x07c */
1073*4882a593Smuzhiyun 	u32	usbphy_version;			/* 0x080 */
1074*4882a593Smuzhiyun 	u32	reserved2[7];
1075*4882a593Smuzhiyun 	u32	usb1_pll_480_ctrl;		/* 0x0a0 */
1076*4882a593Smuzhiyun 	u32	usb1_pll_480_ctrl_set;		/* 0x0a4 */
1077*4882a593Smuzhiyun 	u32	usb1_pll_480_ctrl_clr;		/* 0x0a8 */
1078*4882a593Smuzhiyun 	u32	usb1_pll_480_ctrl_tog;		/* 0x0ac */
1079*4882a593Smuzhiyun 	u32	reserved3[4];
1080*4882a593Smuzhiyun 	u32	usb1_vbus_detect;		/* 0xc0 */
1081*4882a593Smuzhiyun 	u32	usb1_vbus_detect_set;		/* 0xc4 */
1082*4882a593Smuzhiyun 	u32	usb1_vbus_detect_clr;		/* 0xc8 */
1083*4882a593Smuzhiyun 	u32	usb1_vbus_detect_tog;		/* 0xcc */
1084*4882a593Smuzhiyun 	u32	usb1_vbus_det_stat;		/* 0xd0 */
1085*4882a593Smuzhiyun 	u32	reserved4[3];
1086*4882a593Smuzhiyun 	u32	usb1_chrg_detect;		/* 0xe0 */
1087*4882a593Smuzhiyun 	u32	usb1_chrg_detect_set;		/* 0xe4 */
1088*4882a593Smuzhiyun 	u32	usb1_chrg_detect_clr;		/* 0xe8 */
1089*4882a593Smuzhiyun 	u32	usb1_chrg_detect_tog;		/* 0xec */
1090*4882a593Smuzhiyun 	u32	usb1_chrg_det_stat;		/* 0xf0 */
1091*4882a593Smuzhiyun 	u32	reserved5[3];
1092*4882a593Smuzhiyun 	u32	usbphy_anactrl;			/* 0x100 */
1093*4882a593Smuzhiyun 	u32	usbphy_anactrl_set;		/* 0x104 */
1094*4882a593Smuzhiyun 	u32	usbphy_anactrl_clr;		/* 0x108 */
1095*4882a593Smuzhiyun 	u32	usbphy_anactrl_tog;		/* 0x10c */
1096*4882a593Smuzhiyun 	u32	usb1_loopback;			/* 0x110 */
1097*4882a593Smuzhiyun 	u32	usb1_loopback_set;		/* 0x114 */
1098*4882a593Smuzhiyun 	u32	usb1_loopback_clr;		/* 0x118 */
1099*4882a593Smuzhiyun 	u32	usb1_loopback_tog;		/* 0x11c */
1100*4882a593Smuzhiyun 	u32	usb1_loopback_hsfscnt;		/* 0x120 */
1101*4882a593Smuzhiyun 	u32	usb1_loopback_hsfscnt_set;	/* 0x124 */
1102*4882a593Smuzhiyun 	u32	usb1_loopback_hsfscnt_clr;	/* 0x128 */
1103*4882a593Smuzhiyun 	u32	usb1_loopback_hsfscnt_tog;	/* 0x12c */
1104*4882a593Smuzhiyun 	u32	usphy_trim_override_en;		/* 0x130 */
1105*4882a593Smuzhiyun 	u32	usphy_trim_override_en_set;	/* 0x134 */
1106*4882a593Smuzhiyun 	u32	usphy_trim_override_en_clr;	/* 0x138 */
1107*4882a593Smuzhiyun 	u32	usphy_trim_override_en_tog;	/* 0x13c */
1108*4882a593Smuzhiyun 	u32	usb1_pfda_ctrl1;		/* 0x140 */
1109*4882a593Smuzhiyun 	u32	usb1_pfda_ctrl1_set;		/* 0x144 */
1110*4882a593Smuzhiyun 	u32	usb1_pfda_ctrl1_clr;		/* 0x148 */
1111*4882a593Smuzhiyun 	u32	usb1_pfda_ctrl1_tog;		/* 0x14c */
1112*4882a593Smuzhiyun };
1113*4882a593Smuzhiyun 
1114*4882a593Smuzhiyun 
1115*4882a593Smuzhiyun #define	is_boot_from_usb(void)		(!(readl(USB_PHY0_BASE_ADDR) & (1<<20)))
1116*4882a593Smuzhiyun #define	disconnect_from_pc(void)	writel(0x0, USBOTG0_RBASE + 0x140)
1117*4882a593Smuzhiyun 
1118*4882a593Smuzhiyun #endif
1119*4882a593Smuzhiyun 
1120*4882a593Smuzhiyun #endif /* _MX7ULP_REGS_H_*/
1121