1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Copyright (C) 2011 Freescale Semiconductor, Inc. All Rights Reserved. 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 5*4882a593Smuzhiyun */ 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun #ifndef __ASM_ARCH_MX6_IMX_REGS_H__ 8*4882a593Smuzhiyun #define __ASM_ARCH_MX6_IMX_REGS_H__ 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun #define ARCH_MXC 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun #define ROMCP_ARB_BASE_ADDR 0x00000000 13*4882a593Smuzhiyun #define ROMCP_ARB_END_ADDR 0x000FFFFF 14*4882a593Smuzhiyun 15*4882a593Smuzhiyun #ifdef CONFIG_MX6SL 16*4882a593Smuzhiyun #define GPU_2D_ARB_BASE_ADDR 0x02200000 17*4882a593Smuzhiyun #define GPU_2D_ARB_END_ADDR 0x02203FFF 18*4882a593Smuzhiyun #define OPENVG_ARB_BASE_ADDR 0x02204000 19*4882a593Smuzhiyun #define OPENVG_ARB_END_ADDR 0x02207FFF 20*4882a593Smuzhiyun #elif (defined(CONFIG_MX6SX) || defined(CONFIG_MX6UL)) 21*4882a593Smuzhiyun #define CAAM_ARB_BASE_ADDR 0x00100000 22*4882a593Smuzhiyun #define CAAM_ARB_END_ADDR 0x00107FFF 23*4882a593Smuzhiyun #define GPU_ARB_BASE_ADDR 0x01800000 24*4882a593Smuzhiyun #define GPU_ARB_END_ADDR 0x01803FFF 25*4882a593Smuzhiyun #define APBH_DMA_ARB_BASE_ADDR 0x01804000 26*4882a593Smuzhiyun #define APBH_DMA_ARB_END_ADDR 0x0180BFFF 27*4882a593Smuzhiyun #define M4_BOOTROM_BASE_ADDR 0x007F8000 28*4882a593Smuzhiyun 29*4882a593Smuzhiyun #elif !defined(CONFIG_MX6SLL) 30*4882a593Smuzhiyun #define CAAM_ARB_BASE_ADDR 0x00100000 31*4882a593Smuzhiyun #define CAAM_ARB_END_ADDR 0x00103FFF 32*4882a593Smuzhiyun #define APBH_DMA_ARB_BASE_ADDR 0x00110000 33*4882a593Smuzhiyun #define APBH_DMA_ARB_END_ADDR 0x00117FFF 34*4882a593Smuzhiyun #define HDMI_ARB_BASE_ADDR 0x00120000 35*4882a593Smuzhiyun #define HDMI_ARB_END_ADDR 0x00128FFF 36*4882a593Smuzhiyun #define GPU_3D_ARB_BASE_ADDR 0x00130000 37*4882a593Smuzhiyun #define GPU_3D_ARB_END_ADDR 0x00133FFF 38*4882a593Smuzhiyun #define GPU_2D_ARB_BASE_ADDR 0x00134000 39*4882a593Smuzhiyun #define GPU_2D_ARB_END_ADDR 0x00137FFF 40*4882a593Smuzhiyun #define DTCP_ARB_BASE_ADDR 0x00138000 41*4882a593Smuzhiyun #define DTCP_ARB_END_ADDR 0x0013BFFF 42*4882a593Smuzhiyun #endif /* CONFIG_MX6SL */ 43*4882a593Smuzhiyun 44*4882a593Smuzhiyun #define MXS_APBH_BASE APBH_DMA_ARB_BASE_ADDR 45*4882a593Smuzhiyun #define MXS_GPMI_BASE (APBH_DMA_ARB_BASE_ADDR + 0x02000) 46*4882a593Smuzhiyun #define MXS_BCH_BASE (APBH_DMA_ARB_BASE_ADDR + 0x04000) 47*4882a593Smuzhiyun 48*4882a593Smuzhiyun /* GPV - PL301 configuration ports */ 49*4882a593Smuzhiyun #if (defined(CONFIG_MX6SX) || defined(CONFIG_MX6UL) || \ 50*4882a593Smuzhiyun defined(CONFIG_MX6SL) || defined(CONFIG_MX6SLL)) 51*4882a593Smuzhiyun #define GPV2_BASE_ADDR 0x00D00000 52*4882a593Smuzhiyun #define GPV3_BASE_ADDR 0x00E00000 53*4882a593Smuzhiyun #define GPV4_BASE_ADDR 0x00F00000 54*4882a593Smuzhiyun #define GPV5_BASE_ADDR 0x01000000 55*4882a593Smuzhiyun #define GPV6_BASE_ADDR 0x01100000 56*4882a593Smuzhiyun #define PCIE_ARB_BASE_ADDR 0x08000000 57*4882a593Smuzhiyun #define PCIE_ARB_END_ADDR 0x08FFFFFF 58*4882a593Smuzhiyun 59*4882a593Smuzhiyun #else 60*4882a593Smuzhiyun #define GPV2_BASE_ADDR 0x00200000 61*4882a593Smuzhiyun #define GPV3_BASE_ADDR 0x00300000 62*4882a593Smuzhiyun #define GPV4_BASE_ADDR 0x00800000 63*4882a593Smuzhiyun #define PCIE_ARB_BASE_ADDR 0x01000000 64*4882a593Smuzhiyun #define PCIE_ARB_END_ADDR 0x01FFFFFF 65*4882a593Smuzhiyun #endif 66*4882a593Smuzhiyun 67*4882a593Smuzhiyun #define IRAM_BASE_ADDR 0x00900000 68*4882a593Smuzhiyun #define SCU_BASE_ADDR 0x00A00000 69*4882a593Smuzhiyun #define IC_INTERFACES_BASE_ADDR 0x00A00100 70*4882a593Smuzhiyun #define GLOBAL_TIMER_BASE_ADDR 0x00A00200 71*4882a593Smuzhiyun #define PRIVATE_TIMERS_WD_BASE_ADDR 0x00A00600 72*4882a593Smuzhiyun #define IC_DISTRIBUTOR_BASE_ADDR 0x00A01000 73*4882a593Smuzhiyun #define L2_PL310_BASE 0x00A02000 74*4882a593Smuzhiyun #define GPV0_BASE_ADDR 0x00B00000 75*4882a593Smuzhiyun #define GPV1_BASE_ADDR 0x00C00000 76*4882a593Smuzhiyun 77*4882a593Smuzhiyun #define AIPS1_ARB_BASE_ADDR 0x02000000 78*4882a593Smuzhiyun #define AIPS1_ARB_END_ADDR 0x020FFFFF 79*4882a593Smuzhiyun #define AIPS2_ARB_BASE_ADDR 0x02100000 80*4882a593Smuzhiyun #define AIPS2_ARB_END_ADDR 0x021FFFFF 81*4882a593Smuzhiyun /* AIPS3 only on i.MX6SX */ 82*4882a593Smuzhiyun #define AIPS3_ARB_BASE_ADDR 0x02200000 83*4882a593Smuzhiyun #define AIPS3_ARB_END_ADDR 0x022FFFFF 84*4882a593Smuzhiyun #ifdef CONFIG_MX6SX 85*4882a593Smuzhiyun #define WEIM_ARB_BASE_ADDR 0x50000000 86*4882a593Smuzhiyun #define WEIM_ARB_END_ADDR 0x57FFFFFF 87*4882a593Smuzhiyun #define QSPI0_AMBA_BASE 0x60000000 88*4882a593Smuzhiyun #define QSPI0_AMBA_END 0x6FFFFFFF 89*4882a593Smuzhiyun #define QSPI1_AMBA_BASE 0x70000000 90*4882a593Smuzhiyun #define QSPI1_AMBA_END 0x7FFFFFFF 91*4882a593Smuzhiyun #elif defined(CONFIG_MX6UL) 92*4882a593Smuzhiyun #define WEIM_ARB_BASE_ADDR 0x50000000 93*4882a593Smuzhiyun #define WEIM_ARB_END_ADDR 0x57FFFFFF 94*4882a593Smuzhiyun #define QSPI0_AMBA_BASE 0x60000000 95*4882a593Smuzhiyun #define QSPI0_AMBA_END 0x6FFFFFFF 96*4882a593Smuzhiyun #elif !defined(CONFIG_MX6SLL) 97*4882a593Smuzhiyun #define SATA_ARB_BASE_ADDR 0x02200000 98*4882a593Smuzhiyun #define SATA_ARB_END_ADDR 0x02203FFF 99*4882a593Smuzhiyun #define OPENVG_ARB_BASE_ADDR 0x02204000 100*4882a593Smuzhiyun #define OPENVG_ARB_END_ADDR 0x02207FFF 101*4882a593Smuzhiyun #define HSI_ARB_BASE_ADDR 0x02208000 102*4882a593Smuzhiyun #define HSI_ARB_END_ADDR 0x0220BFFF 103*4882a593Smuzhiyun #define IPU1_ARB_BASE_ADDR 0x02400000 104*4882a593Smuzhiyun #define IPU1_ARB_END_ADDR 0x027FFFFF 105*4882a593Smuzhiyun #define IPU2_ARB_BASE_ADDR 0x02800000 106*4882a593Smuzhiyun #define IPU2_ARB_END_ADDR 0x02BFFFFF 107*4882a593Smuzhiyun #define WEIM_ARB_BASE_ADDR 0x08000000 108*4882a593Smuzhiyun #define WEIM_ARB_END_ADDR 0x0FFFFFFF 109*4882a593Smuzhiyun #endif 110*4882a593Smuzhiyun 111*4882a593Smuzhiyun #if (defined(CONFIG_MX6SLL) || defined(CONFIG_MX6SL) || \ 112*4882a593Smuzhiyun defined(CONFIG_MX6SX) || defined(CONFIG_MX6UL)) 113*4882a593Smuzhiyun #define MMDC0_ARB_BASE_ADDR 0x80000000 114*4882a593Smuzhiyun #define MMDC0_ARB_END_ADDR 0xFFFFFFFF 115*4882a593Smuzhiyun #define MMDC1_ARB_BASE_ADDR 0xC0000000 116*4882a593Smuzhiyun #define MMDC1_ARB_END_ADDR 0xFFFFFFFF 117*4882a593Smuzhiyun #else 118*4882a593Smuzhiyun #define MMDC0_ARB_BASE_ADDR 0x10000000 119*4882a593Smuzhiyun #define MMDC0_ARB_END_ADDR 0x7FFFFFFF 120*4882a593Smuzhiyun #define MMDC1_ARB_BASE_ADDR 0x80000000 121*4882a593Smuzhiyun #define MMDC1_ARB_END_ADDR 0xFFFFFFFF 122*4882a593Smuzhiyun #endif 123*4882a593Smuzhiyun 124*4882a593Smuzhiyun #ifndef CONFIG_MX6SX 125*4882a593Smuzhiyun #define IPU_SOC_BASE_ADDR IPU1_ARB_BASE_ADDR 126*4882a593Smuzhiyun #define IPU_SOC_OFFSET 0x00200000 127*4882a593Smuzhiyun #endif 128*4882a593Smuzhiyun 129*4882a593Smuzhiyun /* Defines for Blocks connected via AIPS (SkyBlue) */ 130*4882a593Smuzhiyun #define ATZ1_BASE_ADDR AIPS1_ARB_BASE_ADDR 131*4882a593Smuzhiyun #define ATZ2_BASE_ADDR AIPS2_ARB_BASE_ADDR 132*4882a593Smuzhiyun #define ATZ3_BASE_ADDR AIPS3_ARB_BASE_ADDR 133*4882a593Smuzhiyun #define AIPS1_BASE_ADDR AIPS1_ON_BASE_ADDR 134*4882a593Smuzhiyun #define AIPS2_BASE_ADDR AIPS2_ON_BASE_ADDR 135*4882a593Smuzhiyun #define AIPS3_BASE_ADDR AIPS3_ON_BASE_ADDR 136*4882a593Smuzhiyun 137*4882a593Smuzhiyun #define SPDIF_BASE_ADDR (ATZ1_BASE_ADDR + 0x04000) 138*4882a593Smuzhiyun #define ECSPI1_BASE_ADDR (ATZ1_BASE_ADDR + 0x08000) 139*4882a593Smuzhiyun #define ECSPI2_BASE_ADDR (ATZ1_BASE_ADDR + 0x0C000) 140*4882a593Smuzhiyun #define ECSPI3_BASE_ADDR (ATZ1_BASE_ADDR + 0x10000) 141*4882a593Smuzhiyun #define ECSPI4_BASE_ADDR (ATZ1_BASE_ADDR + 0x14000) 142*4882a593Smuzhiyun 143*4882a593Smuzhiyun #define MX6SL_UART5_BASE_ADDR (ATZ1_BASE_ADDR + 0x18000) 144*4882a593Smuzhiyun #define MX6SLL_UART4_BASE_ADDR (ATZ1_BASE_ADDR + 0x18000) 145*4882a593Smuzhiyun #define MX6UL_UART7_BASE_ADDR (ATZ1_BASE_ADDR + 0x18000) 146*4882a593Smuzhiyun #define MX6SL_UART2_BASE_ADDR (ATZ1_BASE_ADDR + 0x24000) 147*4882a593Smuzhiyun #define MX6SLL_UART2_BASE_ADDR (ATZ1_BASE_ADDR + 0x24000) 148*4882a593Smuzhiyun #define MX6UL_UART8_BASE_ADDR (ATZ1_BASE_ADDR + 0x24000) 149*4882a593Smuzhiyun #define MX6SL_UART3_BASE_ADDR (ATZ1_BASE_ADDR + 0x34000) 150*4882a593Smuzhiyun #define MX6SLL_UART3_BASE_ADDR (ATZ1_BASE_ADDR + 0x34000) 151*4882a593Smuzhiyun #define MX6SL_UART4_BASE_ADDR (ATZ1_BASE_ADDR + 0x38000) 152*4882a593Smuzhiyun 153*4882a593Smuzhiyun #ifndef CONFIG_MX6SX 154*4882a593Smuzhiyun #define ECSPI5_BASE_ADDR (ATZ1_BASE_ADDR + 0x18000) 155*4882a593Smuzhiyun #endif 156*4882a593Smuzhiyun #define UART1_IPS_BASE_ADDR (ATZ1_BASE_ADDR + 0x20000) 157*4882a593Smuzhiyun #define UART1_BASE (ATZ1_BASE_ADDR + 0x20000) 158*4882a593Smuzhiyun #define ESAI1_BASE_ADDR (ATZ1_BASE_ADDR + 0x24000) 159*4882a593Smuzhiyun #define UART8_BASE (ATZ1_BASE_ADDR + 0x24000) 160*4882a593Smuzhiyun #define SSI1_BASE_ADDR (ATZ1_BASE_ADDR + 0x28000) 161*4882a593Smuzhiyun #define SSI2_BASE_ADDR (ATZ1_BASE_ADDR + 0x2C000) 162*4882a593Smuzhiyun #define SSI3_BASE_ADDR (ATZ1_BASE_ADDR + 0x30000) 163*4882a593Smuzhiyun #define ASRC_BASE_ADDR (ATZ1_BASE_ADDR + 0x34000) 164*4882a593Smuzhiyun 165*4882a593Smuzhiyun #ifndef CONFIG_MX6SX 166*4882a593Smuzhiyun #define SPBA_BASE_ADDR (ATZ1_BASE_ADDR + 0x3C000) 167*4882a593Smuzhiyun #define VPU_BASE_ADDR (ATZ1_BASE_ADDR + 0x40000) 168*4882a593Smuzhiyun #endif 169*4882a593Smuzhiyun #define AIPS1_ON_BASE_ADDR (ATZ1_BASE_ADDR + 0x7C000) 170*4882a593Smuzhiyun 171*4882a593Smuzhiyun #define AIPS1_OFF_BASE_ADDR (ATZ1_BASE_ADDR + 0x80000) 172*4882a593Smuzhiyun #define PWM1_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x0000) 173*4882a593Smuzhiyun #define PWM2_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x4000) 174*4882a593Smuzhiyun #define PWM3_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x8000) 175*4882a593Smuzhiyun #define PWM4_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0xC000) 176*4882a593Smuzhiyun #define CAN1_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x10000) 177*4882a593Smuzhiyun #define CAN2_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x14000) 178*4882a593Smuzhiyun /* QOSC on i.MX6SLL */ 179*4882a593Smuzhiyun #define QOSC_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x14000) 180*4882a593Smuzhiyun #define GPT1_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x18000) 181*4882a593Smuzhiyun #define GPIO1_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x1C000) 182*4882a593Smuzhiyun #define GPIO2_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x20000) 183*4882a593Smuzhiyun #define GPIO3_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x24000) 184*4882a593Smuzhiyun #define GPIO4_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x28000) 185*4882a593Smuzhiyun #define GPIO5_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x2C000) 186*4882a593Smuzhiyun #define MX6UL_SNVS_LP_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x30000) 187*4882a593Smuzhiyun #define GPIO6_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x30000) 188*4882a593Smuzhiyun #define GPIO7_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x34000) 189*4882a593Smuzhiyun #define KPP_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x38000) 190*4882a593Smuzhiyun #define WDOG1_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x3C000) 191*4882a593Smuzhiyun #define WDOG2_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x40000) 192*4882a593Smuzhiyun #define ANATOP_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x48000) 193*4882a593Smuzhiyun #define USB_PHY0_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x49000) 194*4882a593Smuzhiyun #define USB_PHY1_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x4a000) 195*4882a593Smuzhiyun #define CCM_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x44000) 196*4882a593Smuzhiyun #define SNVS_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x4C000) 197*4882a593Smuzhiyun #define EPIT1_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x50000) 198*4882a593Smuzhiyun #define EPIT2_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x54000) 199*4882a593Smuzhiyun #define SRC_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x58000) 200*4882a593Smuzhiyun #define GPC_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x5C000) 201*4882a593Smuzhiyun #define IOMUXC_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x60000) 202*4882a593Smuzhiyun #define IOMUXC_GPR_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x64000) 203*4882a593Smuzhiyun #ifdef CONFIG_MX6SLL 204*4882a593Smuzhiyun #define CSI_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x68000) 205*4882a593Smuzhiyun #define SDMA_PORT_HOST_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x6C000) 206*4882a593Smuzhiyun #define PXP_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x70000) 207*4882a593Smuzhiyun #define EPDC_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x74000) 208*4882a593Smuzhiyun #define DCP_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x7C000) 209*4882a593Smuzhiyun #elif defined(CONFIG_MX6SL) 210*4882a593Smuzhiyun #define CSI_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x64000) 211*4882a593Smuzhiyun #define SIPIX_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x68000) 212*4882a593Smuzhiyun #define SDMA_PORT_HOST_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x6C000) 213*4882a593Smuzhiyun #elif defined(CONFIG_MX6SX) 214*4882a593Smuzhiyun #define CANFD1_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x68000) 215*4882a593Smuzhiyun #define SDMA_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x6C000) 216*4882a593Smuzhiyun #define CANFD2_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x70000) 217*4882a593Smuzhiyun #define SEMAPHORE1_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x74000) 218*4882a593Smuzhiyun #define SEMAPHORE2_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x78000) 219*4882a593Smuzhiyun #define RDC_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x7C000) 220*4882a593Smuzhiyun #else 221*4882a593Smuzhiyun #define DCIC1_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x64000) 222*4882a593Smuzhiyun #define DCIC2_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x68000) 223*4882a593Smuzhiyun #define DMA_REQ_PORT_HOST_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x6C000) 224*4882a593Smuzhiyun #endif 225*4882a593Smuzhiyun 226*4882a593Smuzhiyun #define MX6SL_LCDIF_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x78000) 227*4882a593Smuzhiyun #define MX6SLL_LCDIF_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x78000) 228*4882a593Smuzhiyun 229*4882a593Smuzhiyun #define AIPS2_ON_BASE_ADDR (ATZ2_BASE_ADDR + 0x7C000) 230*4882a593Smuzhiyun #define AIPS2_OFF_BASE_ADDR (ATZ2_BASE_ADDR + 0x80000) 231*4882a593Smuzhiyun #define AIPS3_ON_BASE_ADDR (ATZ3_BASE_ADDR + 0x7C000) 232*4882a593Smuzhiyun #define AIPS3_OFF_BASE_ADDR (ATZ3_BASE_ADDR + 0x80000) 233*4882a593Smuzhiyun #define CAAM_BASE_ADDR (ATZ2_BASE_ADDR) 234*4882a593Smuzhiyun #define ARM_BASE_ADDR (ATZ2_BASE_ADDR + 0x40000) 235*4882a593Smuzhiyun 236*4882a593Smuzhiyun #define CONFIG_SYS_FSL_SEC_OFFSET 0 237*4882a593Smuzhiyun #define CONFIG_SYS_FSL_SEC_ADDR (CAAM_BASE_ADDR + \ 238*4882a593Smuzhiyun CONFIG_SYS_FSL_SEC_OFFSET) 239*4882a593Smuzhiyun #define CONFIG_SYS_FSL_JR0_OFFSET 0x1000 240*4882a593Smuzhiyun #define CONFIG_SYS_FSL_JR0_ADDR (CAAM_BASE_ADDR + \ 241*4882a593Smuzhiyun CONFIG_SYS_FSL_JR0_OFFSET) 242*4882a593Smuzhiyun #define CONFIG_SYS_FSL_MAX_NUM_OF_SEC 1 243*4882a593Smuzhiyun 244*4882a593Smuzhiyun #define USB_PL301_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x0000) 245*4882a593Smuzhiyun #define USB_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x4000) 246*4882a593Smuzhiyun 247*4882a593Smuzhiyun #define ENET_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x8000) 248*4882a593Smuzhiyun #ifdef CONFIG_MX6SL 249*4882a593Smuzhiyun #define MSHC_IPS_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0xC000) 250*4882a593Smuzhiyun #else 251*4882a593Smuzhiyun #define MLB_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0xC000) 252*4882a593Smuzhiyun #endif 253*4882a593Smuzhiyun 254*4882a593Smuzhiyun #define USDHC1_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x10000) 255*4882a593Smuzhiyun #define USDHC2_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x14000) 256*4882a593Smuzhiyun #define USDHC3_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x18000) 257*4882a593Smuzhiyun #define USDHC4_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x1C000) 258*4882a593Smuzhiyun #define I2C1_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x20000) 259*4882a593Smuzhiyun #define I2C2_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x24000) 260*4882a593Smuzhiyun #define I2C3_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x28000) 261*4882a593Smuzhiyun #define ROMCP_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x2C000) 262*4882a593Smuzhiyun #define MMDC_P0_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x30000) 263*4882a593Smuzhiyun /* i.MX6SL/SLL */ 264*4882a593Smuzhiyun #define RNGB_IPS_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x34000) 265*4882a593Smuzhiyun #ifdef CONFIG_MX6UL 266*4882a593Smuzhiyun #define ENET2_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x34000) 267*4882a593Smuzhiyun #else 268*4882a593Smuzhiyun /* i.MX6SX */ 269*4882a593Smuzhiyun #define ENET2_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x34000) 270*4882a593Smuzhiyun #endif 271*4882a593Smuzhiyun /* i.MX6DQ/SDL */ 272*4882a593Smuzhiyun #define MMDC_P1_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x34000) 273*4882a593Smuzhiyun 274*4882a593Smuzhiyun #define WEIM_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x38000) 275*4882a593Smuzhiyun #define OCOTP_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x3C000) 276*4882a593Smuzhiyun #define CSU_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x40000) 277*4882a593Smuzhiyun #ifdef CONFIG_MX6SLL 278*4882a593Smuzhiyun #define IOMUXC_GPR_SNVS_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x44000) 279*4882a593Smuzhiyun #define IOMUXC_SNVS_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x48000) 280*4882a593Smuzhiyun #endif 281*4882a593Smuzhiyun #define IP2APB_PERFMON1_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x44000) 282*4882a593Smuzhiyun #define IP2APB_PERFMON2_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x48000) 283*4882a593Smuzhiyun #define MX6UL_LCDIF1_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x48000) 284*4882a593Smuzhiyun #define MX6ULL_LCDIF1_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x48000) 285*4882a593Smuzhiyun #ifdef CONFIG_MX6SX 286*4882a593Smuzhiyun #define DEBUG_MONITOR_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x4C000) 287*4882a593Smuzhiyun #else 288*4882a593Smuzhiyun #define IP2APB_PERFMON3_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x4C000) 289*4882a593Smuzhiyun #endif 290*4882a593Smuzhiyun #define IP2APB_TZASC1_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x50000) 291*4882a593Smuzhiyun #ifdef CONFIG_MX6UL 292*4882a593Smuzhiyun #define QSPI0_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x60000) 293*4882a593Smuzhiyun #define UART6_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x7C000) 294*4882a593Smuzhiyun #elif defined(CONFIG_MX6SX) 295*4882a593Smuzhiyun #define SAI1_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x54000) 296*4882a593Smuzhiyun #define AUDMUX_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x58000) 297*4882a593Smuzhiyun #define SAI2_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x5C000) 298*4882a593Smuzhiyun #define QSPI0_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x60000) 299*4882a593Smuzhiyun #define QSPI1_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x64000) 300*4882a593Smuzhiyun #else 301*4882a593Smuzhiyun #define IP2APB_TZASC2_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x54000) 302*4882a593Smuzhiyun #define MIPI_CSI2_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x5C000) 303*4882a593Smuzhiyun #define MIPI_DSI_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x60000) 304*4882a593Smuzhiyun #define VDOA_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x64000) 305*4882a593Smuzhiyun #endif 306*4882a593Smuzhiyun #define MX6UL_WDOG3_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x64000) 307*4882a593Smuzhiyun #define UART2_BASE (AIPS2_OFF_BASE_ADDR + 0x68000) 308*4882a593Smuzhiyun #define UART3_BASE (AIPS2_OFF_BASE_ADDR + 0x6C000) 309*4882a593Smuzhiyun #define UART4_BASE (AIPS2_OFF_BASE_ADDR + 0x70000) 310*4882a593Smuzhiyun #define UART5_BASE (AIPS2_OFF_BASE_ADDR + 0x74000) 311*4882a593Smuzhiyun #define I2C4_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x78000) 312*4882a593Smuzhiyun #define IP2APB_USBPHY1_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x78000) 313*4882a593Smuzhiyun #define IP2APB_USBPHY2_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x7C000) 314*4882a593Smuzhiyun /* i.MX6SLL */ 315*4882a593Smuzhiyun #define MTR_MASTER_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x7C000) 316*4882a593Smuzhiyun 317*4882a593Smuzhiyun #ifdef CONFIG_MX6SX 318*4882a593Smuzhiyun #define GIS_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x04000) 319*4882a593Smuzhiyun #define DCIC1_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x0C000) 320*4882a593Smuzhiyun #define DCIC2_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x10000) 321*4882a593Smuzhiyun #define CSI1_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x14000) 322*4882a593Smuzhiyun #define PXP_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x18000) 323*4882a593Smuzhiyun #define CSI2_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x1C000) 324*4882a593Smuzhiyun #define VADC_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x28000) 325*4882a593Smuzhiyun #define VDEC_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x2C000) 326*4882a593Smuzhiyun #define SPBA_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x3C000) 327*4882a593Smuzhiyun #define AIPS3_CONFIG_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x7C000) 328*4882a593Smuzhiyun #define ADC1_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x80000) 329*4882a593Smuzhiyun #define ADC2_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x84000) 330*4882a593Smuzhiyun #define ECSPI5_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x8C000) 331*4882a593Smuzhiyun #define HS_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x90000) 332*4882a593Smuzhiyun #define MU_MCU_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x94000) 333*4882a593Smuzhiyun #define CANFD_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x98000) 334*4882a593Smuzhiyun #define MU_DSP_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x9C000) 335*4882a593Smuzhiyun #define UART6_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0xA0000) 336*4882a593Smuzhiyun #define PWM5_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0xA4000) 337*4882a593Smuzhiyun #define PWM6_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0xA8000) 338*4882a593Smuzhiyun #define PWM7_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0xAC000) 339*4882a593Smuzhiyun #define PWM8_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0xB0000) 340*4882a593Smuzhiyun #elif defined(CONFIG_MX6ULL) 341*4882a593Smuzhiyun #define AIPS3_CONFIG_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x7C000) 342*4882a593Smuzhiyun #define DCP_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x80000) 343*4882a593Smuzhiyun #define RNGB_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x84000) 344*4882a593Smuzhiyun #define UART8_IPS_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x88000) 345*4882a593Smuzhiyun #define EPDC_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x8C000) 346*4882a593Smuzhiyun #define IOMUXC_SNVS_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x90000) 347*4882a593Smuzhiyun #define SNVS_GPR_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x94000) 348*4882a593Smuzhiyun #endif 349*4882a593Smuzhiyun /* Only for i.MX6SX */ 350*4882a593Smuzhiyun #define LCDIF2_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x24000) 351*4882a593Smuzhiyun #define MX6SX_LCDIF1_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x20000) 352*4882a593Smuzhiyun #define MX6SX_WDOG3_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x88000) 353*4882a593Smuzhiyun 354*4882a593Smuzhiyun #if !(defined(CONFIG_MX6SX) || defined(CONFIG_MX6UL) || \ 355*4882a593Smuzhiyun defined(CONFIG_MX6SLL) || defined(CONFIG_MX6SL)) 356*4882a593Smuzhiyun #define IRAM_SIZE 0x00040000 357*4882a593Smuzhiyun #else 358*4882a593Smuzhiyun #define IRAM_SIZE 0x00020000 359*4882a593Smuzhiyun #endif 360*4882a593Smuzhiyun #define FEC_QUIRK_ENET_MAC 361*4882a593Smuzhiyun 362*4882a593Smuzhiyun #include <asm/mach-imx/regs-lcdif.h> 363*4882a593Smuzhiyun #if !(defined(__KERNEL_STRICT_NAMES) || defined(__ASSEMBLY__)) 364*4882a593Smuzhiyun #include <asm/types.h> 365*4882a593Smuzhiyun 366*4882a593Smuzhiyun /* only for i.MX6SX/UL */ 367*4882a593Smuzhiyun #define WDOG3_BASE_ADDR ((is_mx6ul() ? \ 368*4882a593Smuzhiyun MX6UL_WDOG3_BASE_ADDR : MX6SX_WDOG3_BASE_ADDR)) 369*4882a593Smuzhiyun #define LCDIF1_BASE_ADDR ((is_cpu_type(MXC_CPU_MX6SLL)) ? \ 370*4882a593Smuzhiyun MX6SLL_LCDIF_BASE_ADDR : \ 371*4882a593Smuzhiyun (is_cpu_type(MXC_CPU_MX6SL)) ? \ 372*4882a593Smuzhiyun MX6SL_LCDIF_BASE_ADDR : \ 373*4882a593Smuzhiyun ((is_cpu_type(MXC_CPU_MX6UL)) ? \ 374*4882a593Smuzhiyun MX6UL_LCDIF1_BASE_ADDR : \ 375*4882a593Smuzhiyun ((is_mx6ull()) ? \ 376*4882a593Smuzhiyun MX6ULL_LCDIF1_BASE_ADDR : MX6SX_LCDIF1_BASE_ADDR))) 377*4882a593Smuzhiyun 378*4882a593Smuzhiyun 379*4882a593Smuzhiyun extern void imx_get_mac_from_fuse(int dev_id, unsigned char *mac); 380*4882a593Smuzhiyun 381*4882a593Smuzhiyun #define SRC_SCR_CORE_1_RESET_OFFSET 14 382*4882a593Smuzhiyun #define SRC_SCR_CORE_1_RESET_MASK (1<<SRC_SCR_CORE_1_RESET_OFFSET) 383*4882a593Smuzhiyun #define SRC_SCR_CORE_2_RESET_OFFSET 15 384*4882a593Smuzhiyun #define SRC_SCR_CORE_2_RESET_MASK (1<<SRC_SCR_CORE_2_RESET_OFFSET) 385*4882a593Smuzhiyun #define SRC_SCR_CORE_3_RESET_OFFSET 16 386*4882a593Smuzhiyun #define SRC_SCR_CORE_3_RESET_MASK (1<<SRC_SCR_CORE_3_RESET_OFFSET) 387*4882a593Smuzhiyun #define SRC_SCR_CORE_1_ENABLE_OFFSET 22 388*4882a593Smuzhiyun #define SRC_SCR_CORE_1_ENABLE_MASK (1<<SRC_SCR_CORE_1_ENABLE_OFFSET) 389*4882a593Smuzhiyun #define SRC_SCR_CORE_2_ENABLE_OFFSET 23 390*4882a593Smuzhiyun #define SRC_SCR_CORE_2_ENABLE_MASK (1<<SRC_SCR_CORE_2_ENABLE_OFFSET) 391*4882a593Smuzhiyun #define SRC_SCR_CORE_3_ENABLE_OFFSET 24 392*4882a593Smuzhiyun #define SRC_SCR_CORE_3_ENABLE_MASK (1<<SRC_SCR_CORE_3_ENABLE_OFFSET) 393*4882a593Smuzhiyun 394*4882a593Smuzhiyun struct rdc_regs { 395*4882a593Smuzhiyun u32 vir; /* Version information */ 396*4882a593Smuzhiyun u32 reserved1[8]; 397*4882a593Smuzhiyun u32 stat; /* Status */ 398*4882a593Smuzhiyun u32 intctrl; /* Interrupt and Control */ 399*4882a593Smuzhiyun u32 intstat; /* Interrupt Status */ 400*4882a593Smuzhiyun u32 reserved2[116]; 401*4882a593Smuzhiyun u32 mda[32]; /* Master Domain Assignment */ 402*4882a593Smuzhiyun u32 reserved3[96]; 403*4882a593Smuzhiyun u32 pdap[104]; /* Peripheral Domain Access Permissions */ 404*4882a593Smuzhiyun u32 reserved4[88]; 405*4882a593Smuzhiyun struct { 406*4882a593Smuzhiyun u32 mrsa; /* Memory Region Start Address */ 407*4882a593Smuzhiyun u32 mrea; /* Memory Region End Address */ 408*4882a593Smuzhiyun u32 mrc; /* Memory Region Control */ 409*4882a593Smuzhiyun u32 mrvs; /* Memory Region Violation Status */ 410*4882a593Smuzhiyun } mem_region[55]; 411*4882a593Smuzhiyun }; 412*4882a593Smuzhiyun 413*4882a593Smuzhiyun struct rdc_sema_regs { 414*4882a593Smuzhiyun u8 gate[64]; /* Gate */ 415*4882a593Smuzhiyun u16 rstgt; /* Reset Gate */ 416*4882a593Smuzhiyun }; 417*4882a593Smuzhiyun 418*4882a593Smuzhiyun /* WEIM registers */ 419*4882a593Smuzhiyun struct weim { 420*4882a593Smuzhiyun u32 cs0gcr1; 421*4882a593Smuzhiyun u32 cs0gcr2; 422*4882a593Smuzhiyun u32 cs0rcr1; 423*4882a593Smuzhiyun u32 cs0rcr2; 424*4882a593Smuzhiyun u32 cs0wcr1; 425*4882a593Smuzhiyun u32 cs0wcr2; 426*4882a593Smuzhiyun 427*4882a593Smuzhiyun u32 cs1gcr1; 428*4882a593Smuzhiyun u32 cs1gcr2; 429*4882a593Smuzhiyun u32 cs1rcr1; 430*4882a593Smuzhiyun u32 cs1rcr2; 431*4882a593Smuzhiyun u32 cs1wcr1; 432*4882a593Smuzhiyun u32 cs1wcr2; 433*4882a593Smuzhiyun 434*4882a593Smuzhiyun u32 cs2gcr1; 435*4882a593Smuzhiyun u32 cs2gcr2; 436*4882a593Smuzhiyun u32 cs2rcr1; 437*4882a593Smuzhiyun u32 cs2rcr2; 438*4882a593Smuzhiyun u32 cs2wcr1; 439*4882a593Smuzhiyun u32 cs2wcr2; 440*4882a593Smuzhiyun 441*4882a593Smuzhiyun u32 cs3gcr1; 442*4882a593Smuzhiyun u32 cs3gcr2; 443*4882a593Smuzhiyun u32 cs3rcr1; 444*4882a593Smuzhiyun u32 cs3rcr2; 445*4882a593Smuzhiyun u32 cs3wcr1; 446*4882a593Smuzhiyun u32 cs3wcr2; 447*4882a593Smuzhiyun 448*4882a593Smuzhiyun u32 unused[12]; 449*4882a593Smuzhiyun 450*4882a593Smuzhiyun u32 wcr; 451*4882a593Smuzhiyun u32 wiar; 452*4882a593Smuzhiyun u32 ear; 453*4882a593Smuzhiyun }; 454*4882a593Smuzhiyun 455*4882a593Smuzhiyun /* System Reset Controller (SRC) */ 456*4882a593Smuzhiyun struct src { 457*4882a593Smuzhiyun u32 scr; 458*4882a593Smuzhiyun u32 sbmr1; 459*4882a593Smuzhiyun u32 srsr; 460*4882a593Smuzhiyun u32 reserved1[2]; 461*4882a593Smuzhiyun u32 sisr; 462*4882a593Smuzhiyun u32 simr; 463*4882a593Smuzhiyun u32 sbmr2; 464*4882a593Smuzhiyun u32 gpr1; 465*4882a593Smuzhiyun u32 gpr2; 466*4882a593Smuzhiyun u32 gpr3; 467*4882a593Smuzhiyun u32 gpr4; 468*4882a593Smuzhiyun u32 gpr5; 469*4882a593Smuzhiyun u32 gpr6; 470*4882a593Smuzhiyun u32 gpr7; 471*4882a593Smuzhiyun u32 gpr8; 472*4882a593Smuzhiyun u32 gpr9; 473*4882a593Smuzhiyun u32 gpr10; 474*4882a593Smuzhiyun }; 475*4882a593Smuzhiyun 476*4882a593Smuzhiyun #define src_base ((struct src *)SRC_BASE_ADDR) 477*4882a593Smuzhiyun 478*4882a593Smuzhiyun #define SRC_SCR_M4_ENABLE_OFFSET 22 479*4882a593Smuzhiyun #define SRC_SCR_M4_ENABLE_MASK (1 << 22) 480*4882a593Smuzhiyun #define SRC_SCR_M4C_NON_SCLR_RST_OFFSET 4 481*4882a593Smuzhiyun #define SRC_SCR_M4C_NON_SCLR_RST_MASK (1 << 4) 482*4882a593Smuzhiyun 483*4882a593Smuzhiyun /* GPR1 bitfields */ 484*4882a593Smuzhiyun #define IOMUXC_GPR1_APP_CLK_REQ_N BIT(30) 485*4882a593Smuzhiyun #define IOMUXC_GPR1_PCIE_EXIT_L1 BIT(28) 486*4882a593Smuzhiyun #define IOMUXC_GPR1_PCIE_RDY_L23 BIT(27) 487*4882a593Smuzhiyun #define IOMUXC_GPR1_PCIE_ENTER_L1 BIT(26) 488*4882a593Smuzhiyun #define IOMUXC_GPR1_MIPI_COLOR_SW BIT(25) 489*4882a593Smuzhiyun #define IOMUXC_GPR1_DPI_OFF BIT(24) 490*4882a593Smuzhiyun #define IOMUXC_GPR1_EXC_MON_SLVE BIT(22) 491*4882a593Smuzhiyun #define IOMUXC_GPR1_ENET_CLK_SEL_OFFSET 21 492*4882a593Smuzhiyun #define IOMUXC_GPR1_ENET_CLK_SEL_MASK (1 << IOMUXC_GPR1_ENET_CLK_SEL_OFFSET) 493*4882a593Smuzhiyun #define IOMUXC_GPR1_MIPI_IPU2_MUX_IOMUX BIT(20) 494*4882a593Smuzhiyun #define IOMUXC_GPR1_MIPI_IPU1_MUX_IOMUX BIT(19) 495*4882a593Smuzhiyun #define IOMUXC_GPR1_PCIE_TEST_PD BIT(18) 496*4882a593Smuzhiyun #define IOMUXC_GPR1_IPU_VPU_MUX_IPU2 BIT(17) 497*4882a593Smuzhiyun #define IOMUXC_GPR1_PCIE_REF_CLK_EN BIT(16) 498*4882a593Smuzhiyun #define IOMUXC_GPR1_USB_EXP_MODE BIT(15) 499*4882a593Smuzhiyun #define IOMUXC_GPR1_PCIE_INT BIT(14) 500*4882a593Smuzhiyun #define IOMUXC_GPR1_USB_OTG_ID_OFFSET 13 501*4882a593Smuzhiyun #define IOMUXC_GPR1_USB_OTG_ID_SEL_MASK (1 << IOMUXC_GPR1_USB_OTG_ID_OFFSET) 502*4882a593Smuzhiyun #define IOMUXC_GPR1_GINT BIT(12) 503*4882a593Smuzhiyun #define IOMUXC_GPR1_ADDRS3_MASK (0x3 << 10) 504*4882a593Smuzhiyun #define IOMUXC_GPR1_ADDRS3_32MB (0x0 << 10) 505*4882a593Smuzhiyun #define IOMUXC_GPR1_ADDRS3_64MB (0x1 << 10) 506*4882a593Smuzhiyun #define IOMUXC_GPR1_ADDRS3_128MB (0x2 << 10) 507*4882a593Smuzhiyun #define IOMUXC_GPR1_ACT_CS3 BIT(9) 508*4882a593Smuzhiyun #define IOMUXC_GPR1_ADDRS2_MASK (0x3 << 7) 509*4882a593Smuzhiyun #define IOMUXC_GPR1_ACT_CS2 BIT(6) 510*4882a593Smuzhiyun #define IOMUXC_GPR1_ADDRS1_MASK (0x3 << 4) 511*4882a593Smuzhiyun #define IOMUXC_GPR1_ACT_CS1 BIT(3) 512*4882a593Smuzhiyun #define IOMUXC_GPR1_ADDRS0_OFFSET (1) 513*4882a593Smuzhiyun #define IOMUXC_GPR1_ADDRS0_MASK (0x3 << 1) 514*4882a593Smuzhiyun #define IOMUXC_GPR1_ACT_CS0 BIT(0) 515*4882a593Smuzhiyun 516*4882a593Smuzhiyun /* GPR3 bitfields */ 517*4882a593Smuzhiyun #define IOMUXC_GPR3_GPU_DBG_OFFSET 29 518*4882a593Smuzhiyun #define IOMUXC_GPR3_GPU_DBG_MASK (3<<IOMUXC_GPR3_GPU_DBG_OFFSET) 519*4882a593Smuzhiyun #define IOMUXC_GPR3_BCH_WR_CACHE_CTL_OFFSET 28 520*4882a593Smuzhiyun #define IOMUXC_GPR3_BCH_WR_CACHE_CTL_MASK (1<<IOMUXC_GPR3_BCH_WR_CACHE_CTL_OFFSET) 521*4882a593Smuzhiyun #define IOMUXC_GPR3_BCH_RD_CACHE_CTL_OFFSET 27 522*4882a593Smuzhiyun #define IOMUXC_GPR3_BCH_RD_CACHE_CTL_MASK (1<<IOMUXC_GPR3_BCH_RD_CACHE_CTL_OFFSET) 523*4882a593Smuzhiyun #define IOMUXC_GPR3_uSDHCx_WR_CACHE_CTL_OFFSET 26 524*4882a593Smuzhiyun #define IOMUXC_GPR3_uSDHCx_WR_CACHE_CTL_MASK (1<<IOMUXC_GPR3_uSDHCx_WR_CACHE_CTL_OFFSET) 525*4882a593Smuzhiyun #define IOMUXC_GPR3_uSDHCx_RD_CACHE_CTL_OFFSET 25 526*4882a593Smuzhiyun #define IOMUXC_GPR3_uSDHCx_RD_CACHE_CTL_MASK (1<<IOMUXC_GPR3_uSDHCx_RD_CACHE_CTL_OFFSET) 527*4882a593Smuzhiyun #define IOMUXC_GPR3_OCRAM_CTL_OFFSET 21 528*4882a593Smuzhiyun #define IOMUXC_GPR3_OCRAM_CTL_MASK (0xf<<IOMUXC_GPR3_OCRAM_CTL_OFFSET) 529*4882a593Smuzhiyun #define IOMUXC_GPR3_OCRAM_STATUS_OFFSET 17 530*4882a593Smuzhiyun #define IOMUXC_GPR3_OCRAM_STATUS_MASK (0xf<<IOMUXC_GPR3_OCRAM_STATUS_OFFSET) 531*4882a593Smuzhiyun #define IOMUXC_GPR3_CORE3_DBG_ACK_EN_OFFSET 16 532*4882a593Smuzhiyun #define IOMUXC_GPR3_CORE3_DBG_ACK_EN_MASK (1<<IOMUXC_GPR3_CORE3_DBG_ACK_EN_OFFSET) 533*4882a593Smuzhiyun #define IOMUXC_GPR3_CORE2_DBG_ACK_EN_OFFSET 15 534*4882a593Smuzhiyun #define IOMUXC_GPR3_CORE2_DBG_ACK_EN_MASK (1<<IOMUXC_GPR3_CORE2_DBG_ACK_EN_OFFSET) 535*4882a593Smuzhiyun #define IOMUXC_GPR3_CORE1_DBG_ACK_EN_OFFSET 14 536*4882a593Smuzhiyun #define IOMUXC_GPR3_CORE1_DBG_ACK_EN_MASK (1<<IOMUXC_GPR3_CORE1_DBG_ACK_EN_OFFSET) 537*4882a593Smuzhiyun #define IOMUXC_GPR3_CORE0_DBG_ACK_EN_OFFSET 13 538*4882a593Smuzhiyun #define IOMUXC_GPR3_CORE0_DBG_ACK_EN_MASK (1<<IOMUXC_GPR3_CORE0_DBG_ACK_EN_OFFSET) 539*4882a593Smuzhiyun #define IOMUXC_GPR3_TZASC2_BOOT_LOCK_OFFSET 12 540*4882a593Smuzhiyun #define IOMUXC_GPR3_TZASC2_BOOT_LOCK_MASK (1<<IOMUXC_GPR3_TZASC2_BOOT_LOCK_OFFSET) 541*4882a593Smuzhiyun #define IOMUXC_GPR3_TZASC1_BOOT_LOCK_OFFSET 11 542*4882a593Smuzhiyun #define IOMUXC_GPR3_TZASC1_BOOT_LOCK_MASK (1<<IOMUXC_GPR3_TZASC1_BOOT_LOCK_OFFSET) 543*4882a593Smuzhiyun #define IOMUXC_GPR3_IPU_DIAG_OFFSET 10 544*4882a593Smuzhiyun #define IOMUXC_GPR3_IPU_DIAG_MASK (1<<IOMUXC_GPR3_IPU_DIAG_OFFSET) 545*4882a593Smuzhiyun 546*4882a593Smuzhiyun #define IOMUXC_GPR3_MUX_SRC_IPU1_DI0 0 547*4882a593Smuzhiyun #define IOMUXC_GPR3_MUX_SRC_IPU1_DI1 1 548*4882a593Smuzhiyun #define IOMUXC_GPR3_MUX_SRC_IPU2_DI0 2 549*4882a593Smuzhiyun #define IOMUXC_GPR3_MUX_SRC_IPU2_DI1 3 550*4882a593Smuzhiyun 551*4882a593Smuzhiyun #define IOMUXC_GPR3_LVDS1_MUX_CTL_OFFSET 8 552*4882a593Smuzhiyun #define IOMUXC_GPR3_LVDS1_MUX_CTL_MASK (3<<IOMUXC_GPR3_LVDS1_MUX_CTL_OFFSET) 553*4882a593Smuzhiyun 554*4882a593Smuzhiyun #define IOMUXC_GPR3_LVDS0_MUX_CTL_OFFSET 6 555*4882a593Smuzhiyun #define IOMUXC_GPR3_LVDS0_MUX_CTL_MASK (3<<IOMUXC_GPR3_LVDS0_MUX_CTL_OFFSET) 556*4882a593Smuzhiyun 557*4882a593Smuzhiyun #define IOMUXC_GPR3_MIPI_MUX_CTL_OFFSET 4 558*4882a593Smuzhiyun #define IOMUXC_GPR3_MIPI_MUX_CTL_MASK (3<<IOMUXC_GPR3_MIPI_MUX_CTL_OFFSET) 559*4882a593Smuzhiyun 560*4882a593Smuzhiyun #define IOMUXC_GPR3_HDMI_MUX_CTL_OFFSET 2 561*4882a593Smuzhiyun #define IOMUXC_GPR3_HDMI_MUX_CTL_MASK (3<<IOMUXC_GPR3_HDMI_MUX_CTL_OFFSET) 562*4882a593Smuzhiyun 563*4882a593Smuzhiyun /* gpr12 bitfields */ 564*4882a593Smuzhiyun #define IOMUXC_GPR12_ARMP_IPG_CLK_EN BIT(27) 565*4882a593Smuzhiyun #define IOMUXC_GPR12_ARMP_AHB_CLK_EN BIT(26) 566*4882a593Smuzhiyun #define IOMUXC_GPR12_ARMP_ATB_CLK_EN BIT(25) 567*4882a593Smuzhiyun #define IOMUXC_GPR12_ARMP_APB_CLK_EN BIT(24) 568*4882a593Smuzhiyun #define IOMUXC_GPR12_DEVICE_TYPE (0xf << 12) 569*4882a593Smuzhiyun #define IOMUXC_GPR12_PCIE_CTL_2 BIT(10) 570*4882a593Smuzhiyun #define IOMUXC_GPR12_LOS_LEVEL (0x1f << 4) 571*4882a593Smuzhiyun 572*4882a593Smuzhiyun struct iomuxc { 573*4882a593Smuzhiyun #if (defined(CONFIG_MX6SX) || defined(CONFIG_MX6UL)) 574*4882a593Smuzhiyun u8 reserved[0x4000]; 575*4882a593Smuzhiyun #endif 576*4882a593Smuzhiyun u32 gpr[14]; 577*4882a593Smuzhiyun }; 578*4882a593Smuzhiyun 579*4882a593Smuzhiyun struct gpc { 580*4882a593Smuzhiyun u32 cntr; 581*4882a593Smuzhiyun u32 pgr; 582*4882a593Smuzhiyun u32 imr1; 583*4882a593Smuzhiyun u32 imr2; 584*4882a593Smuzhiyun u32 imr3; 585*4882a593Smuzhiyun u32 imr4; 586*4882a593Smuzhiyun u32 isr1; 587*4882a593Smuzhiyun u32 isr2; 588*4882a593Smuzhiyun u32 isr3; 589*4882a593Smuzhiyun u32 isr4; 590*4882a593Smuzhiyun }; 591*4882a593Smuzhiyun 592*4882a593Smuzhiyun #define IOMUXC_GPR2_COUNTER_RESET_VAL_OFFSET 20 593*4882a593Smuzhiyun #define IOMUXC_GPR2_COUNTER_RESET_VAL_MASK (3<<IOMUXC_GPR2_COUNTER_RESET_VAL_OFFSET) 594*4882a593Smuzhiyun #define IOMUXC_GPR2_LVDS_CLK_SHIFT_OFFSET 16 595*4882a593Smuzhiyun #define IOMUXC_GPR2_LVDS_CLK_SHIFT_MASK (7<<IOMUXC_GPR2_LVDS_CLK_SHIFT_OFFSET) 596*4882a593Smuzhiyun 597*4882a593Smuzhiyun #define IOMUXC_GPR2_BGREF_RRMODE_OFFSET 15 598*4882a593Smuzhiyun #define IOMUXC_GPR2_BGREF_RRMODE_MASK (1<<IOMUXC_GPR2_BGREF_RRMODE_OFFSET) 599*4882a593Smuzhiyun #define IOMUXC_GPR2_BGREF_RRMODE_INTERNAL_RES (1<<IOMUXC_GPR2_BGREF_RRMODE_OFFSET) 600*4882a593Smuzhiyun #define IOMUXC_GPR2_BGREF_RRMODE_EXTERNAL_RES (0<<IOMUXC_GPR2_BGREF_RRMODE_OFFSET) 601*4882a593Smuzhiyun #define IOMUXC_GPR2_VSYNC_ACTIVE_HIGH 0 602*4882a593Smuzhiyun #define IOMUXC_GPR2_VSYNC_ACTIVE_LOW 1 603*4882a593Smuzhiyun 604*4882a593Smuzhiyun #define IOMUXC_GPR2_DI1_VS_POLARITY_OFFSET 10 605*4882a593Smuzhiyun #define IOMUXC_GPR2_DI1_VS_POLARITY_MASK (1<<IOMUXC_GPR2_DI1_VS_POLARITY_OFFSET) 606*4882a593Smuzhiyun #define IOMUXC_GPR2_DI1_VS_POLARITY_ACTIVE_HIGH (IOMUXC_GPR2_VSYNC_ACTIVE_HIGH<<IOMUXC_GPR2_DI1_VS_POLARITY_OFFSET) 607*4882a593Smuzhiyun #define IOMUXC_GPR2_DI1_VS_POLARITY_ACTIVE_LOW (IOMUXC_GPR2_VSYNC_ACTIVE_LOW<<IOMUXC_GPR2_DI1_VS_POLARITY_OFFSET) 608*4882a593Smuzhiyun 609*4882a593Smuzhiyun #define IOMUXC_GPR2_DI0_VS_POLARITY_OFFSET 9 610*4882a593Smuzhiyun #define IOMUXC_GPR2_DI0_VS_POLARITY_MASK (1<<IOMUXC_GPR2_DI0_VS_POLARITY_OFFSET) 611*4882a593Smuzhiyun #define IOMUXC_GPR2_DI0_VS_POLARITY_ACTIVE_HIGH (IOMUXC_GPR2_VSYNC_ACTIVE_HIGH<<IOMUXC_GPR2_DI0_VS_POLARITY_OFFSET) 612*4882a593Smuzhiyun #define IOMUXC_GPR2_DI0_VS_POLARITY_ACTIVE_LOW (IOMUXC_GPR2_VSYNC_ACTIVE_LOW<<IOMUXC_GPR2_DI0_VS_POLARITY_OFFSET) 613*4882a593Smuzhiyun 614*4882a593Smuzhiyun #define IOMUXC_GPR2_BITMAP_SPWG 0 615*4882a593Smuzhiyun #define IOMUXC_GPR2_BITMAP_JEIDA 1 616*4882a593Smuzhiyun 617*4882a593Smuzhiyun #define IOMUXC_GPR2_BIT_MAPPING_CH1_OFFSET 8 618*4882a593Smuzhiyun #define IOMUXC_GPR2_BIT_MAPPING_CH1_MASK (1<<IOMUXC_GPR2_BIT_MAPPING_CH1_OFFSET) 619*4882a593Smuzhiyun #define IOMUXC_GPR2_BIT_MAPPING_CH1_JEIDA (IOMUXC_GPR2_BITMAP_JEIDA<<IOMUXC_GPR2_BIT_MAPPING_CH1_OFFSET) 620*4882a593Smuzhiyun #define IOMUXC_GPR2_BIT_MAPPING_CH1_SPWG (IOMUXC_GPR2_BITMAP_SPWG<<IOMUXC_GPR2_BIT_MAPPING_CH1_OFFSET) 621*4882a593Smuzhiyun 622*4882a593Smuzhiyun #define IOMUXC_GPR2_DATA_WIDTH_18 0 623*4882a593Smuzhiyun #define IOMUXC_GPR2_DATA_WIDTH_24 1 624*4882a593Smuzhiyun 625*4882a593Smuzhiyun #define IOMUXC_GPR2_DATA_WIDTH_CH1_OFFSET 7 626*4882a593Smuzhiyun #define IOMUXC_GPR2_DATA_WIDTH_CH1_MASK (1<<IOMUXC_GPR2_DATA_WIDTH_CH1_OFFSET) 627*4882a593Smuzhiyun #define IOMUXC_GPR2_DATA_WIDTH_CH1_18BIT (IOMUXC_GPR2_DATA_WIDTH_18<<IOMUXC_GPR2_DATA_WIDTH_CH1_OFFSET) 628*4882a593Smuzhiyun #define IOMUXC_GPR2_DATA_WIDTH_CH1_24BIT (IOMUXC_GPR2_DATA_WIDTH_24<<IOMUXC_GPR2_DATA_WIDTH_CH1_OFFSET) 629*4882a593Smuzhiyun 630*4882a593Smuzhiyun #define IOMUXC_GPR2_BIT_MAPPING_CH0_OFFSET 6 631*4882a593Smuzhiyun #define IOMUXC_GPR2_BIT_MAPPING_CH0_MASK (1<<IOMUXC_GPR2_BIT_MAPPING_CH0_OFFSET) 632*4882a593Smuzhiyun #define IOMUXC_GPR2_BIT_MAPPING_CH0_JEIDA (IOMUXC_GPR2_BITMAP_JEIDA<<IOMUXC_GPR2_BIT_MAPPING_CH0_OFFSET) 633*4882a593Smuzhiyun #define IOMUXC_GPR2_BIT_MAPPING_CH0_SPWG (IOMUXC_GPR2_BITMAP_SPWG<<IOMUXC_GPR2_BIT_MAPPING_CH0_OFFSET) 634*4882a593Smuzhiyun 635*4882a593Smuzhiyun #define IOMUXC_GPR2_DATA_WIDTH_CH0_OFFSET 5 636*4882a593Smuzhiyun #define IOMUXC_GPR2_DATA_WIDTH_CH0_MASK (1<<IOMUXC_GPR2_DATA_WIDTH_CH0_OFFSET) 637*4882a593Smuzhiyun #define IOMUXC_GPR2_DATA_WIDTH_CH0_18BIT (IOMUXC_GPR2_DATA_WIDTH_18<<IOMUXC_GPR2_DATA_WIDTH_CH0_OFFSET) 638*4882a593Smuzhiyun #define IOMUXC_GPR2_DATA_WIDTH_CH0_24BIT (IOMUXC_GPR2_DATA_WIDTH_24<<IOMUXC_GPR2_DATA_WIDTH_CH0_OFFSET) 639*4882a593Smuzhiyun 640*4882a593Smuzhiyun #define IOMUXC_GPR2_SPLIT_MODE_EN_OFFSET 4 641*4882a593Smuzhiyun #define IOMUXC_GPR2_SPLIT_MODE_EN_MASK (1<<IOMUXC_GPR2_SPLIT_MODE_EN_OFFSET) 642*4882a593Smuzhiyun 643*4882a593Smuzhiyun #define IOMUXC_GPR2_MODE_DISABLED 0 644*4882a593Smuzhiyun #define IOMUXC_GPR2_MODE_ENABLED_DI0 1 645*4882a593Smuzhiyun #define IOMUXC_GPR2_MODE_ENABLED_DI1 3 646*4882a593Smuzhiyun 647*4882a593Smuzhiyun #define IOMUXC_GPR2_LVDS_CH1_MODE_OFFSET 2 648*4882a593Smuzhiyun #define IOMUXC_GPR2_LVDS_CH1_MODE_MASK (3<<IOMUXC_GPR2_LVDS_CH1_MODE_OFFSET) 649*4882a593Smuzhiyun #define IOMUXC_GPR2_LVDS_CH1_MODE_DISABLED (IOMUXC_GPR2_MODE_DISABLED<<IOMUXC_GPR2_LVDS_CH1_MODE_OFFSET) 650*4882a593Smuzhiyun #define IOMUXC_GPR2_LVDS_CH1_MODE_ENABLED_DI0 (IOMUXC_GPR2_MODE_ENABLED_DI0<<IOMUXC_GPR2_LVDS_CH1_MODE_OFFSET) 651*4882a593Smuzhiyun #define IOMUXC_GPR2_LVDS_CH1_MODE_ENABLED_DI1 (IOMUXC_GPR2_MODE_ENABLED_DI1<<IOMUXC_GPR2_LVDS_CH1_MODE_OFFSET) 652*4882a593Smuzhiyun 653*4882a593Smuzhiyun #define IOMUXC_GPR2_LVDS_CH0_MODE_OFFSET 0 654*4882a593Smuzhiyun #define IOMUXC_GPR2_LVDS_CH0_MODE_MASK (3<<IOMUXC_GPR2_LVDS_CH0_MODE_OFFSET) 655*4882a593Smuzhiyun #define IOMUXC_GPR2_LVDS_CH0_MODE_DISABLED (IOMUXC_GPR2_MODE_DISABLED<<IOMUXC_GPR2_LVDS_CH0_MODE_OFFSET) 656*4882a593Smuzhiyun #define IOMUXC_GPR2_LVDS_CH0_MODE_ENABLED_DI0 (IOMUXC_GPR2_MODE_ENABLED_DI0<<IOMUXC_GPR2_LVDS_CH0_MODE_OFFSET) 657*4882a593Smuzhiyun #define IOMUXC_GPR2_LVDS_CH0_MODE_ENABLED_DI1 (IOMUXC_GPR2_MODE_ENABLED_DI1<<IOMUXC_GPR2_LVDS_CH0_MODE_OFFSET) 658*4882a593Smuzhiyun 659*4882a593Smuzhiyun /* ECSPI registers */ 660*4882a593Smuzhiyun struct cspi_regs { 661*4882a593Smuzhiyun u32 rxdata; 662*4882a593Smuzhiyun u32 txdata; 663*4882a593Smuzhiyun u32 ctrl; 664*4882a593Smuzhiyun u32 cfg; 665*4882a593Smuzhiyun u32 intr; 666*4882a593Smuzhiyun u32 dma; 667*4882a593Smuzhiyun u32 stat; 668*4882a593Smuzhiyun u32 period; 669*4882a593Smuzhiyun }; 670*4882a593Smuzhiyun 671*4882a593Smuzhiyun /* 672*4882a593Smuzhiyun * CSPI register definitions 673*4882a593Smuzhiyun */ 674*4882a593Smuzhiyun #define MXC_ECSPI 675*4882a593Smuzhiyun #define MXC_CSPICTRL_EN (1 << 0) 676*4882a593Smuzhiyun #define MXC_CSPICTRL_MODE (1 << 1) 677*4882a593Smuzhiyun #define MXC_CSPICTRL_XCH (1 << 2) 678*4882a593Smuzhiyun #define MXC_CSPICTRL_MODE_MASK (0xf << 4) 679*4882a593Smuzhiyun #define MXC_CSPICTRL_CHIPSELECT(x) (((x) & 0x3) << 12) 680*4882a593Smuzhiyun #define MXC_CSPICTRL_BITCOUNT(x) (((x) & 0xfff) << 20) 681*4882a593Smuzhiyun #define MXC_CSPICTRL_PREDIV(x) (((x) & 0xF) << 12) 682*4882a593Smuzhiyun #define MXC_CSPICTRL_POSTDIV(x) (((x) & 0xF) << 8) 683*4882a593Smuzhiyun #define MXC_CSPICTRL_SELCHAN(x) (((x) & 0x3) << 18) 684*4882a593Smuzhiyun #define MXC_CSPICTRL_MAXBITS 0xfff 685*4882a593Smuzhiyun #define MXC_CSPICTRL_TC (1 << 7) 686*4882a593Smuzhiyun #define MXC_CSPICTRL_RXOVF (1 << 6) 687*4882a593Smuzhiyun #define MXC_CSPIPERIOD_32KHZ (1 << 15) 688*4882a593Smuzhiyun #define MAX_SPI_BYTES 32 689*4882a593Smuzhiyun #define SPI_MAX_NUM 4 690*4882a593Smuzhiyun 691*4882a593Smuzhiyun /* Bit position inside CTRL register to be associated with SS */ 692*4882a593Smuzhiyun #define MXC_CSPICTRL_CHAN 18 693*4882a593Smuzhiyun 694*4882a593Smuzhiyun /* Bit position inside CON register to be associated with SS */ 695*4882a593Smuzhiyun #define MXC_CSPICON_PHA 0 /* SCLK phase control */ 696*4882a593Smuzhiyun #define MXC_CSPICON_POL 4 /* SCLK polarity */ 697*4882a593Smuzhiyun #define MXC_CSPICON_SSPOL 12 /* SS polarity */ 698*4882a593Smuzhiyun #define MXC_CSPICON_CTL 20 /* inactive state of SCLK */ 699*4882a593Smuzhiyun #if defined(CONFIG_MX6SLL) || defined(CONFIG_MX6SL) || \ 700*4882a593Smuzhiyun defined(CONFIG_MX6DL) || defined(CONFIG_MX6UL) 701*4882a593Smuzhiyun #define MXC_SPI_BASE_ADDRESSES \ 702*4882a593Smuzhiyun ECSPI1_BASE_ADDR, \ 703*4882a593Smuzhiyun ECSPI2_BASE_ADDR, \ 704*4882a593Smuzhiyun ECSPI3_BASE_ADDR, \ 705*4882a593Smuzhiyun ECSPI4_BASE_ADDR 706*4882a593Smuzhiyun #else 707*4882a593Smuzhiyun #define MXC_SPI_BASE_ADDRESSES \ 708*4882a593Smuzhiyun ECSPI1_BASE_ADDR, \ 709*4882a593Smuzhiyun ECSPI2_BASE_ADDR, \ 710*4882a593Smuzhiyun ECSPI3_BASE_ADDR, \ 711*4882a593Smuzhiyun ECSPI4_BASE_ADDR, \ 712*4882a593Smuzhiyun ECSPI5_BASE_ADDR 713*4882a593Smuzhiyun #endif 714*4882a593Smuzhiyun 715*4882a593Smuzhiyun struct ocotp_regs { 716*4882a593Smuzhiyun u32 ctrl; 717*4882a593Smuzhiyun u32 ctrl_set; 718*4882a593Smuzhiyun u32 ctrl_clr; 719*4882a593Smuzhiyun u32 ctrl_tog; 720*4882a593Smuzhiyun u32 timing; 721*4882a593Smuzhiyun u32 rsvd0[3]; 722*4882a593Smuzhiyun u32 data; 723*4882a593Smuzhiyun u32 rsvd1[3]; 724*4882a593Smuzhiyun u32 read_ctrl; 725*4882a593Smuzhiyun u32 rsvd2[3]; 726*4882a593Smuzhiyun u32 read_fuse_data; 727*4882a593Smuzhiyun u32 rsvd3[3]; 728*4882a593Smuzhiyun u32 sw_sticky; 729*4882a593Smuzhiyun u32 rsvd4[3]; 730*4882a593Smuzhiyun u32 scs; 731*4882a593Smuzhiyun u32 scs_set; 732*4882a593Smuzhiyun u32 scs_clr; 733*4882a593Smuzhiyun u32 scs_tog; 734*4882a593Smuzhiyun u32 crc_addr; 735*4882a593Smuzhiyun u32 rsvd5[3]; 736*4882a593Smuzhiyun u32 crc_value; 737*4882a593Smuzhiyun u32 rsvd6[3]; 738*4882a593Smuzhiyun u32 version; 739*4882a593Smuzhiyun u32 rsvd7[0xdb]; 740*4882a593Smuzhiyun 741*4882a593Smuzhiyun /* fuse banks */ 742*4882a593Smuzhiyun struct fuse_bank { 743*4882a593Smuzhiyun u32 fuse_regs[0x20]; 744*4882a593Smuzhiyun } bank[0]; 745*4882a593Smuzhiyun }; 746*4882a593Smuzhiyun 747*4882a593Smuzhiyun struct fuse_bank0_regs { 748*4882a593Smuzhiyun u32 lock; 749*4882a593Smuzhiyun u32 rsvd0[3]; 750*4882a593Smuzhiyun u32 uid_low; 751*4882a593Smuzhiyun u32 rsvd1[3]; 752*4882a593Smuzhiyun u32 uid_high; 753*4882a593Smuzhiyun u32 rsvd2[3]; 754*4882a593Smuzhiyun u32 cfg2; 755*4882a593Smuzhiyun u32 rsvd3[3]; 756*4882a593Smuzhiyun u32 cfg3; 757*4882a593Smuzhiyun u32 rsvd4[3]; 758*4882a593Smuzhiyun u32 cfg4; 759*4882a593Smuzhiyun u32 rsvd5[3]; 760*4882a593Smuzhiyun u32 cfg5; 761*4882a593Smuzhiyun u32 rsvd6[3]; 762*4882a593Smuzhiyun u32 cfg6; 763*4882a593Smuzhiyun u32 rsvd7[3]; 764*4882a593Smuzhiyun }; 765*4882a593Smuzhiyun 766*4882a593Smuzhiyun struct fuse_bank1_regs { 767*4882a593Smuzhiyun u32 mem0; 768*4882a593Smuzhiyun u32 rsvd0[3]; 769*4882a593Smuzhiyun u32 mem1; 770*4882a593Smuzhiyun u32 rsvd1[3]; 771*4882a593Smuzhiyun u32 mem2; 772*4882a593Smuzhiyun u32 rsvd2[3]; 773*4882a593Smuzhiyun u32 mem3; 774*4882a593Smuzhiyun u32 rsvd3[3]; 775*4882a593Smuzhiyun u32 mem4; 776*4882a593Smuzhiyun u32 rsvd4[3]; 777*4882a593Smuzhiyun u32 ana0; 778*4882a593Smuzhiyun u32 rsvd5[3]; 779*4882a593Smuzhiyun u32 ana1; 780*4882a593Smuzhiyun u32 rsvd6[3]; 781*4882a593Smuzhiyun u32 ana2; 782*4882a593Smuzhiyun u32 rsvd7[3]; 783*4882a593Smuzhiyun }; 784*4882a593Smuzhiyun 785*4882a593Smuzhiyun struct fuse_bank4_regs { 786*4882a593Smuzhiyun u32 sjc_resp_low; 787*4882a593Smuzhiyun u32 rsvd0[3]; 788*4882a593Smuzhiyun u32 sjc_resp_high; 789*4882a593Smuzhiyun u32 rsvd1[3]; 790*4882a593Smuzhiyun u32 mac_addr0; 791*4882a593Smuzhiyun u32 rsvd2[3]; 792*4882a593Smuzhiyun u32 mac_addr1; 793*4882a593Smuzhiyun u32 rsvd3[3]; 794*4882a593Smuzhiyun u32 mac_addr2; /*For i.MX6SX and i.MX6UL*/ 795*4882a593Smuzhiyun u32 rsvd4[7]; 796*4882a593Smuzhiyun u32 gp1; 797*4882a593Smuzhiyun u32 rsvd5[3]; 798*4882a593Smuzhiyun u32 gp2; 799*4882a593Smuzhiyun u32 rsvd6[3]; 800*4882a593Smuzhiyun }; 801*4882a593Smuzhiyun 802*4882a593Smuzhiyun struct aipstz_regs { 803*4882a593Smuzhiyun u32 mprot0; 804*4882a593Smuzhiyun u32 mprot1; 805*4882a593Smuzhiyun u32 rsvd[0xe]; 806*4882a593Smuzhiyun u32 opacr0; 807*4882a593Smuzhiyun u32 opacr1; 808*4882a593Smuzhiyun u32 opacr2; 809*4882a593Smuzhiyun u32 opacr3; 810*4882a593Smuzhiyun u32 opacr4; 811*4882a593Smuzhiyun }; 812*4882a593Smuzhiyun 813*4882a593Smuzhiyun struct anatop_regs { 814*4882a593Smuzhiyun u32 pll_sys; /* 0x000 */ 815*4882a593Smuzhiyun u32 pll_sys_set; /* 0x004 */ 816*4882a593Smuzhiyun u32 pll_sys_clr; /* 0x008 */ 817*4882a593Smuzhiyun u32 pll_sys_tog; /* 0x00c */ 818*4882a593Smuzhiyun u32 usb1_pll_480_ctrl; /* 0x010 */ 819*4882a593Smuzhiyun u32 usb1_pll_480_ctrl_set; /* 0x014 */ 820*4882a593Smuzhiyun u32 usb1_pll_480_ctrl_clr; /* 0x018 */ 821*4882a593Smuzhiyun u32 usb1_pll_480_ctrl_tog; /* 0x01c */ 822*4882a593Smuzhiyun u32 usb2_pll_480_ctrl; /* 0x020 */ 823*4882a593Smuzhiyun u32 usb2_pll_480_ctrl_set; /* 0x024 */ 824*4882a593Smuzhiyun u32 usb2_pll_480_ctrl_clr; /* 0x028 */ 825*4882a593Smuzhiyun u32 usb2_pll_480_ctrl_tog; /* 0x02c */ 826*4882a593Smuzhiyun u32 pll_528; /* 0x030 */ 827*4882a593Smuzhiyun u32 pll_528_set; /* 0x034 */ 828*4882a593Smuzhiyun u32 pll_528_clr; /* 0x038 */ 829*4882a593Smuzhiyun u32 pll_528_tog; /* 0x03c */ 830*4882a593Smuzhiyun u32 pll_528_ss; /* 0x040 */ 831*4882a593Smuzhiyun u32 rsvd0[3]; 832*4882a593Smuzhiyun u32 pll_528_num; /* 0x050 */ 833*4882a593Smuzhiyun u32 rsvd1[3]; 834*4882a593Smuzhiyun u32 pll_528_denom; /* 0x060 */ 835*4882a593Smuzhiyun u32 rsvd2[3]; 836*4882a593Smuzhiyun u32 pll_audio; /* 0x070 */ 837*4882a593Smuzhiyun u32 pll_audio_set; /* 0x074 */ 838*4882a593Smuzhiyun u32 pll_audio_clr; /* 0x078 */ 839*4882a593Smuzhiyun u32 pll_audio_tog; /* 0x07c */ 840*4882a593Smuzhiyun u32 pll_audio_num; /* 0x080 */ 841*4882a593Smuzhiyun u32 rsvd3[3]; 842*4882a593Smuzhiyun u32 pll_audio_denom; /* 0x090 */ 843*4882a593Smuzhiyun u32 rsvd4[3]; 844*4882a593Smuzhiyun u32 pll_video; /* 0x0a0 */ 845*4882a593Smuzhiyun u32 pll_video_set; /* 0x0a4 */ 846*4882a593Smuzhiyun u32 pll_video_clr; /* 0x0a8 */ 847*4882a593Smuzhiyun u32 pll_video_tog; /* 0x0ac */ 848*4882a593Smuzhiyun u32 pll_video_num; /* 0x0b0 */ 849*4882a593Smuzhiyun u32 rsvd5[3]; 850*4882a593Smuzhiyun u32 pll_video_denom; /* 0x0c0 */ 851*4882a593Smuzhiyun u32 rsvd6[3]; 852*4882a593Smuzhiyun u32 pll_mlb; /* 0x0d0 */ 853*4882a593Smuzhiyun u32 pll_mlb_set; /* 0x0d4 */ 854*4882a593Smuzhiyun u32 pll_mlb_clr; /* 0x0d8 */ 855*4882a593Smuzhiyun u32 pll_mlb_tog; /* 0x0dc */ 856*4882a593Smuzhiyun u32 pll_enet; /* 0x0e0 */ 857*4882a593Smuzhiyun u32 pll_enet_set; /* 0x0e4 */ 858*4882a593Smuzhiyun u32 pll_enet_clr; /* 0x0e8 */ 859*4882a593Smuzhiyun u32 pll_enet_tog; /* 0x0ec */ 860*4882a593Smuzhiyun u32 pfd_480; /* 0x0f0 */ 861*4882a593Smuzhiyun u32 pfd_480_set; /* 0x0f4 */ 862*4882a593Smuzhiyun u32 pfd_480_clr; /* 0x0f8 */ 863*4882a593Smuzhiyun u32 pfd_480_tog; /* 0x0fc */ 864*4882a593Smuzhiyun u32 pfd_528; /* 0x100 */ 865*4882a593Smuzhiyun u32 pfd_528_set; /* 0x104 */ 866*4882a593Smuzhiyun u32 pfd_528_clr; /* 0x108 */ 867*4882a593Smuzhiyun u32 pfd_528_tog; /* 0x10c */ 868*4882a593Smuzhiyun u32 reg_1p1; /* 0x110 */ 869*4882a593Smuzhiyun u32 reg_1p1_set; /* 0x114 */ 870*4882a593Smuzhiyun u32 reg_1p1_clr; /* 0x118 */ 871*4882a593Smuzhiyun u32 reg_1p1_tog; /* 0x11c */ 872*4882a593Smuzhiyun u32 reg_3p0; /* 0x120 */ 873*4882a593Smuzhiyun u32 reg_3p0_set; /* 0x124 */ 874*4882a593Smuzhiyun u32 reg_3p0_clr; /* 0x128 */ 875*4882a593Smuzhiyun u32 reg_3p0_tog; /* 0x12c */ 876*4882a593Smuzhiyun u32 reg_2p5; /* 0x130 */ 877*4882a593Smuzhiyun u32 reg_2p5_set; /* 0x134 */ 878*4882a593Smuzhiyun u32 reg_2p5_clr; /* 0x138 */ 879*4882a593Smuzhiyun u32 reg_2p5_tog; /* 0x13c */ 880*4882a593Smuzhiyun u32 reg_core; /* 0x140 */ 881*4882a593Smuzhiyun u32 reg_core_set; /* 0x144 */ 882*4882a593Smuzhiyun u32 reg_core_clr; /* 0x148 */ 883*4882a593Smuzhiyun u32 reg_core_tog; /* 0x14c */ 884*4882a593Smuzhiyun u32 ana_misc0; /* 0x150 */ 885*4882a593Smuzhiyun u32 ana_misc0_set; /* 0x154 */ 886*4882a593Smuzhiyun u32 ana_misc0_clr; /* 0x158 */ 887*4882a593Smuzhiyun u32 ana_misc0_tog; /* 0x15c */ 888*4882a593Smuzhiyun u32 ana_misc1; /* 0x160 */ 889*4882a593Smuzhiyun u32 ana_misc1_set; /* 0x164 */ 890*4882a593Smuzhiyun u32 ana_misc1_clr; /* 0x168 */ 891*4882a593Smuzhiyun u32 ana_misc1_tog; /* 0x16c */ 892*4882a593Smuzhiyun u32 ana_misc2; /* 0x170 */ 893*4882a593Smuzhiyun u32 ana_misc2_set; /* 0x174 */ 894*4882a593Smuzhiyun u32 ana_misc2_clr; /* 0x178 */ 895*4882a593Smuzhiyun u32 ana_misc2_tog; /* 0x17c */ 896*4882a593Smuzhiyun u32 tempsense0; /* 0x180 */ 897*4882a593Smuzhiyun u32 tempsense0_set; /* 0x184 */ 898*4882a593Smuzhiyun u32 tempsense0_clr; /* 0x188 */ 899*4882a593Smuzhiyun u32 tempsense0_tog; /* 0x18c */ 900*4882a593Smuzhiyun u32 tempsense1; /* 0x190 */ 901*4882a593Smuzhiyun u32 tempsense1_set; /* 0x194 */ 902*4882a593Smuzhiyun u32 tempsense1_clr; /* 0x198 */ 903*4882a593Smuzhiyun u32 tempsense1_tog; /* 0x19c */ 904*4882a593Smuzhiyun u32 usb1_vbus_detect; /* 0x1a0 */ 905*4882a593Smuzhiyun u32 usb1_vbus_detect_set; /* 0x1a4 */ 906*4882a593Smuzhiyun u32 usb1_vbus_detect_clr; /* 0x1a8 */ 907*4882a593Smuzhiyun u32 usb1_vbus_detect_tog; /* 0x1ac */ 908*4882a593Smuzhiyun u32 usb1_chrg_detect; /* 0x1b0 */ 909*4882a593Smuzhiyun u32 usb1_chrg_detect_set; /* 0x1b4 */ 910*4882a593Smuzhiyun u32 usb1_chrg_detect_clr; /* 0x1b8 */ 911*4882a593Smuzhiyun u32 usb1_chrg_detect_tog; /* 0x1bc */ 912*4882a593Smuzhiyun u32 usb1_vbus_det_stat; /* 0x1c0 */ 913*4882a593Smuzhiyun u32 usb1_vbus_det_stat_set; /* 0x1c4 */ 914*4882a593Smuzhiyun u32 usb1_vbus_det_stat_clr; /* 0x1c8 */ 915*4882a593Smuzhiyun u32 usb1_vbus_det_stat_tog; /* 0x1cc */ 916*4882a593Smuzhiyun u32 usb1_chrg_det_stat; /* 0x1d0 */ 917*4882a593Smuzhiyun u32 usb1_chrg_det_stat_set; /* 0x1d4 */ 918*4882a593Smuzhiyun u32 usb1_chrg_det_stat_clr; /* 0x1d8 */ 919*4882a593Smuzhiyun u32 usb1_chrg_det_stat_tog; /* 0x1dc */ 920*4882a593Smuzhiyun u32 usb1_loopback; /* 0x1e0 */ 921*4882a593Smuzhiyun u32 usb1_loopback_set; /* 0x1e4 */ 922*4882a593Smuzhiyun u32 usb1_loopback_clr; /* 0x1e8 */ 923*4882a593Smuzhiyun u32 usb1_loopback_tog; /* 0x1ec */ 924*4882a593Smuzhiyun u32 usb1_misc; /* 0x1f0 */ 925*4882a593Smuzhiyun u32 usb1_misc_set; /* 0x1f4 */ 926*4882a593Smuzhiyun u32 usb1_misc_clr; /* 0x1f8 */ 927*4882a593Smuzhiyun u32 usb1_misc_tog; /* 0x1fc */ 928*4882a593Smuzhiyun u32 usb2_vbus_detect; /* 0x200 */ 929*4882a593Smuzhiyun u32 usb2_vbus_detect_set; /* 0x204 */ 930*4882a593Smuzhiyun u32 usb2_vbus_detect_clr; /* 0x208 */ 931*4882a593Smuzhiyun u32 usb2_vbus_detect_tog; /* 0x20c */ 932*4882a593Smuzhiyun u32 usb2_chrg_detect; /* 0x210 */ 933*4882a593Smuzhiyun u32 usb2_chrg_detect_set; /* 0x214 */ 934*4882a593Smuzhiyun u32 usb2_chrg_detect_clr; /* 0x218 */ 935*4882a593Smuzhiyun u32 usb2_chrg_detect_tog; /* 0x21c */ 936*4882a593Smuzhiyun u32 usb2_vbus_det_stat; /* 0x220 */ 937*4882a593Smuzhiyun u32 usb2_vbus_det_stat_set; /* 0x224 */ 938*4882a593Smuzhiyun u32 usb2_vbus_det_stat_clr; /* 0x228 */ 939*4882a593Smuzhiyun u32 usb2_vbus_det_stat_tog; /* 0x22c */ 940*4882a593Smuzhiyun u32 usb2_chrg_det_stat; /* 0x230 */ 941*4882a593Smuzhiyun u32 usb2_chrg_det_stat_set; /* 0x234 */ 942*4882a593Smuzhiyun u32 usb2_chrg_det_stat_clr; /* 0x238 */ 943*4882a593Smuzhiyun u32 usb2_chrg_det_stat_tog; /* 0x23c */ 944*4882a593Smuzhiyun u32 usb2_loopback; /* 0x240 */ 945*4882a593Smuzhiyun u32 usb2_loopback_set; /* 0x244 */ 946*4882a593Smuzhiyun u32 usb2_loopback_clr; /* 0x248 */ 947*4882a593Smuzhiyun u32 usb2_loopback_tog; /* 0x24c */ 948*4882a593Smuzhiyun u32 usb2_misc; /* 0x250 */ 949*4882a593Smuzhiyun u32 usb2_misc_set; /* 0x254 */ 950*4882a593Smuzhiyun u32 usb2_misc_clr; /* 0x258 */ 951*4882a593Smuzhiyun u32 usb2_misc_tog; /* 0x25c */ 952*4882a593Smuzhiyun u32 digprog; /* 0x260 */ 953*4882a593Smuzhiyun u32 reserved1[7]; 954*4882a593Smuzhiyun u32 digprog_sololite; /* 0x280 */ 955*4882a593Smuzhiyun }; 956*4882a593Smuzhiyun 957*4882a593Smuzhiyun #define ANATOP_PFD_FRAC_SHIFT(n) ((n)*8) 958*4882a593Smuzhiyun #define ANATOP_PFD_FRAC_MASK(n) (0x3f<<ANATOP_PFD_FRAC_SHIFT(n)) 959*4882a593Smuzhiyun #define ANATOP_PFD_STABLE_SHIFT(n) (6+((n)*8)) 960*4882a593Smuzhiyun #define ANATOP_PFD_STABLE_MASK(n) (1<<ANATOP_PFD_STABLE_SHIFT(n)) 961*4882a593Smuzhiyun #define ANATOP_PFD_CLKGATE_SHIFT(n) (7+((n)*8)) 962*4882a593Smuzhiyun #define ANATOP_PFD_CLKGATE_MASK(n) (1<<ANATOP_PFD_CLKGATE_SHIFT(n)) 963*4882a593Smuzhiyun 964*4882a593Smuzhiyun struct wdog_regs { 965*4882a593Smuzhiyun u16 wcr; /* Control */ 966*4882a593Smuzhiyun u16 wsr; /* Service */ 967*4882a593Smuzhiyun u16 wrsr; /* Reset Status */ 968*4882a593Smuzhiyun u16 wicr; /* Interrupt Control */ 969*4882a593Smuzhiyun u16 wmcr; /* Miscellaneous Control */ 970*4882a593Smuzhiyun }; 971*4882a593Smuzhiyun 972*4882a593Smuzhiyun #define PWMCR_PRESCALER(x) (((x - 1) & 0xFFF) << 4) 973*4882a593Smuzhiyun #define PWMCR_DOZEEN (1 << 24) 974*4882a593Smuzhiyun #define PWMCR_WAITEN (1 << 23) 975*4882a593Smuzhiyun #define PWMCR_DBGEN (1 << 22) 976*4882a593Smuzhiyun #define PWMCR_CLKSRC_IPG_HIGH (2 << 16) 977*4882a593Smuzhiyun #define PWMCR_CLKSRC_IPG (1 << 16) 978*4882a593Smuzhiyun #define PWMCR_EN (1 << 0) 979*4882a593Smuzhiyun 980*4882a593Smuzhiyun struct pwm_regs { 981*4882a593Smuzhiyun u32 cr; 982*4882a593Smuzhiyun u32 sr; 983*4882a593Smuzhiyun u32 ir; 984*4882a593Smuzhiyun u32 sar; 985*4882a593Smuzhiyun u32 pr; 986*4882a593Smuzhiyun u32 cnr; 987*4882a593Smuzhiyun }; 988*4882a593Smuzhiyun #endif /* __ASSEMBLER__*/ 989*4882a593Smuzhiyun #endif /* __ASM_ARCH_MX6_IMX_REGS_H__ */ 990