xref: /OK3568_Linux_fs/u-boot/arch/arm/include/asm/arch-mx5/imx-regs.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * (C) Copyright 2009 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #ifndef __ASM_ARCH_MX5_IMX_REGS_H__
8*4882a593Smuzhiyun #define __ASM_ARCH_MX5_IMX_REGS_H__
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #define ARCH_MXC
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #if defined(CONFIG_MX51)
13*4882a593Smuzhiyun #define IRAM_BASE_ADDR		0x1FFE0000	/* internal ram */
14*4882a593Smuzhiyun #define IPU_SOC_BASE_ADDR	0x40000000
15*4882a593Smuzhiyun #define IPU_SOC_OFFSET		0x1E000000
16*4882a593Smuzhiyun #define SPBA0_BASE_ADDR         0x70000000
17*4882a593Smuzhiyun #define AIPS1_BASE_ADDR         0x73F00000
18*4882a593Smuzhiyun #define AIPS2_BASE_ADDR         0x83F00000
19*4882a593Smuzhiyun #define CSD0_BASE_ADDR          0x90000000
20*4882a593Smuzhiyun #define CSD1_BASE_ADDR          0xA0000000
21*4882a593Smuzhiyun #define NFC_BASE_ADDR_AXI       0xCFFF0000
22*4882a593Smuzhiyun #define CS1_BASE_ADDR           0xB8000000
23*4882a593Smuzhiyun #elif defined(CONFIG_MX53)
24*4882a593Smuzhiyun #define IPU_SOC_BASE_ADDR	0x18000000
25*4882a593Smuzhiyun #define IPU_SOC_OFFSET		0x06000000
26*4882a593Smuzhiyun #define SPBA0_BASE_ADDR         0x50000000
27*4882a593Smuzhiyun #define AIPS1_BASE_ADDR         0x53F00000
28*4882a593Smuzhiyun #define AIPS2_BASE_ADDR         0x63F00000
29*4882a593Smuzhiyun #define CSD0_BASE_ADDR          0x70000000
30*4882a593Smuzhiyun #define CSD1_BASE_ADDR          0xB0000000
31*4882a593Smuzhiyun #define NFC_BASE_ADDR_AXI       0xF7FF0000
32*4882a593Smuzhiyun #define IRAM_BASE_ADDR          0xF8000000
33*4882a593Smuzhiyun #define CS1_BASE_ADDR           0xF4000000
34*4882a593Smuzhiyun #define SATA_BASE_ADDR		0x10000000
35*4882a593Smuzhiyun #else
36*4882a593Smuzhiyun #error "CPU_TYPE not defined"
37*4882a593Smuzhiyun #endif
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun #define IRAM_SIZE		0x00020000	/* 128 KB */
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun /*
42*4882a593Smuzhiyun  * SPBA global module enabled #0
43*4882a593Smuzhiyun  */
44*4882a593Smuzhiyun #define MMC_SDHC1_BASE_ADDR	(SPBA0_BASE_ADDR + 0x00004000)
45*4882a593Smuzhiyun #define MMC_SDHC2_BASE_ADDR	(SPBA0_BASE_ADDR + 0x00008000)
46*4882a593Smuzhiyun #define UART3_BASE		(SPBA0_BASE_ADDR + 0x0000C000)
47*4882a593Smuzhiyun #define CSPI1_BASE_ADDR 	(SPBA0_BASE_ADDR + 0x00010000)
48*4882a593Smuzhiyun #define SSI2_BASE_ADDR		(SPBA0_BASE_ADDR + 0x00014000)
49*4882a593Smuzhiyun #define MMC_SDHC3_BASE_ADDR	(SPBA0_BASE_ADDR + 0x00020000)
50*4882a593Smuzhiyun #define MMC_SDHC4_BASE_ADDR	(SPBA0_BASE_ADDR + 0x00024000)
51*4882a593Smuzhiyun #define SPDIF_BASE_ADDR		(SPBA0_BASE_ADDR + 0x00028000)
52*4882a593Smuzhiyun #define ATA_DMA_BASE_ADDR	(SPBA0_BASE_ADDR + 0x00030000)
53*4882a593Smuzhiyun #define SLIM_DMA_BASE_ADDR	(SPBA0_BASE_ADDR + 0x00034000)
54*4882a593Smuzhiyun #define HSI2C_DMA_BASE_ADDR	(SPBA0_BASE_ADDR + 0x00038000)
55*4882a593Smuzhiyun #define SPBA_CTRL_BASE_ADDR	(SPBA0_BASE_ADDR + 0x0003C000)
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun /*
58*4882a593Smuzhiyun  * AIPS 1
59*4882a593Smuzhiyun  */
60*4882a593Smuzhiyun #define OTG_BASE_ADDR		(AIPS1_BASE_ADDR + 0x00080000)
61*4882a593Smuzhiyun #define GPIO1_BASE_ADDR		(AIPS1_BASE_ADDR + 0x00084000)
62*4882a593Smuzhiyun #define GPIO2_BASE_ADDR		(AIPS1_BASE_ADDR + 0x00088000)
63*4882a593Smuzhiyun #define GPIO3_BASE_ADDR		(AIPS1_BASE_ADDR + 0x0008C000)
64*4882a593Smuzhiyun #define GPIO4_BASE_ADDR		(AIPS1_BASE_ADDR + 0x00090000)
65*4882a593Smuzhiyun #define KPP_BASE_ADDR		(AIPS1_BASE_ADDR + 0x00094000)
66*4882a593Smuzhiyun #define WDOG1_BASE_ADDR		(AIPS1_BASE_ADDR + 0x00098000)
67*4882a593Smuzhiyun #define WDOG2_BASE_ADDR		(AIPS1_BASE_ADDR + 0x0009C000)
68*4882a593Smuzhiyun #define GPT1_BASE_ADDR		(AIPS1_BASE_ADDR + 0x000A0000)
69*4882a593Smuzhiyun #define SRTC_BASE_ADDR		(AIPS1_BASE_ADDR + 0x000A4000)
70*4882a593Smuzhiyun #define IOMUXC_BASE_ADDR	(AIPS1_BASE_ADDR + 0x000A8000)
71*4882a593Smuzhiyun #define EPIT1_BASE_ADDR		(AIPS1_BASE_ADDR + 0x000AC000)
72*4882a593Smuzhiyun #define EPIT2_BASE_ADDR		(AIPS1_BASE_ADDR + 0x000B0000)
73*4882a593Smuzhiyun #define PWM1_BASE_ADDR		(AIPS1_BASE_ADDR + 0x000B4000)
74*4882a593Smuzhiyun #define PWM2_BASE_ADDR		(AIPS1_BASE_ADDR + 0x000B8000)
75*4882a593Smuzhiyun #define UART1_BASE		(AIPS1_BASE_ADDR + 0x000BC000)
76*4882a593Smuzhiyun #define UART2_BASE		(AIPS1_BASE_ADDR + 0x000C0000)
77*4882a593Smuzhiyun #define SRC_BASE_ADDR		(AIPS1_BASE_ADDR + 0x000D0000)
78*4882a593Smuzhiyun #define CCM_BASE_ADDR		(AIPS1_BASE_ADDR + 0x000D4000)
79*4882a593Smuzhiyun #define GPC_BASE_ADDR		(AIPS1_BASE_ADDR + 0x000D8000)
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun #if defined(CONFIG_MX53)
82*4882a593Smuzhiyun #define GPIO5_BASE_ADDR         (AIPS1_BASE_ADDR + 0x000DC000)
83*4882a593Smuzhiyun #define GPIO6_BASE_ADDR         (AIPS1_BASE_ADDR + 0x000E0000)
84*4882a593Smuzhiyun #define GPIO7_BASE_ADDR         (AIPS1_BASE_ADDR + 0x000E4000)
85*4882a593Smuzhiyun #define I2C3_BASE_ADDR		(AIPS1_BASE_ADDR + 0x000EC000)
86*4882a593Smuzhiyun #define UART4_BASE_ADDR         (AIPS1_BASE_ADDR + 0x000F0000)
87*4882a593Smuzhiyun #endif
88*4882a593Smuzhiyun /*
89*4882a593Smuzhiyun  * AIPS 2
90*4882a593Smuzhiyun  */
91*4882a593Smuzhiyun #define PLL1_BASE_ADDR		(AIPS2_BASE_ADDR + 0x00080000)
92*4882a593Smuzhiyun #define PLL2_BASE_ADDR		(AIPS2_BASE_ADDR + 0x00084000)
93*4882a593Smuzhiyun #define PLL3_BASE_ADDR		(AIPS2_BASE_ADDR + 0x00088000)
94*4882a593Smuzhiyun #ifdef	CONFIG_MX53
95*4882a593Smuzhiyun #define PLL4_BASE_ADDR		(AIPS2_BASE_ADDR + 0x0008c000)
96*4882a593Smuzhiyun #endif
97*4882a593Smuzhiyun #define AHBMAX_BASE_ADDR	(AIPS2_BASE_ADDR + 0x00094000)
98*4882a593Smuzhiyun #define IIM_BASE_ADDR		(AIPS2_BASE_ADDR + 0x00098000)
99*4882a593Smuzhiyun #define CSU_BASE_ADDR		(AIPS2_BASE_ADDR + 0x0009C000)
100*4882a593Smuzhiyun #define ARM_BASE_ADDR		(AIPS2_BASE_ADDR + 0x000A0000)
101*4882a593Smuzhiyun #define OWIRE_BASE_ADDR 	(AIPS2_BASE_ADDR + 0x000A4000)
102*4882a593Smuzhiyun #define FIRI_BASE_ADDR		(AIPS2_BASE_ADDR + 0x000A8000)
103*4882a593Smuzhiyun #define CSPI2_BASE_ADDR		(AIPS2_BASE_ADDR + 0x000AC000)
104*4882a593Smuzhiyun #define SDMA_BASE_ADDR		(AIPS2_BASE_ADDR + 0x000B0000)
105*4882a593Smuzhiyun #define SCC_BASE_ADDR		(AIPS2_BASE_ADDR + 0x000B4000)
106*4882a593Smuzhiyun #define ROMCP_BASE_ADDR		(AIPS2_BASE_ADDR + 0x000B8000)
107*4882a593Smuzhiyun #define RTIC_BASE_ADDR		(AIPS2_BASE_ADDR + 0x000BC000)
108*4882a593Smuzhiyun #define CSPI3_BASE_ADDR		(AIPS2_BASE_ADDR + 0x000C0000)
109*4882a593Smuzhiyun #define I2C2_BASE_ADDR		(AIPS2_BASE_ADDR + 0x000C4000)
110*4882a593Smuzhiyun #define I2C1_BASE_ADDR		(AIPS2_BASE_ADDR + 0x000C8000)
111*4882a593Smuzhiyun #define SSI1_BASE_ADDR		(AIPS2_BASE_ADDR + 0x000CC000)
112*4882a593Smuzhiyun #define AUDMUX_BASE_ADDR	(AIPS2_BASE_ADDR + 0x000D0000)
113*4882a593Smuzhiyun #define M4IF_BASE_ADDR		(AIPS2_BASE_ADDR + 0x000D8000)
114*4882a593Smuzhiyun #define ESDCTL_BASE_ADDR	(AIPS2_BASE_ADDR + 0x000D9000)
115*4882a593Smuzhiyun #define WEIM_BASE_ADDR		(AIPS2_BASE_ADDR + 0x000DA000)
116*4882a593Smuzhiyun #define NFC_BASE_ADDR		(AIPS2_BASE_ADDR + 0x000DB000)
117*4882a593Smuzhiyun #define EMI_BASE_ADDR		(AIPS2_BASE_ADDR + 0x000DBF00)
118*4882a593Smuzhiyun #define MIPI_HSC_BASE_ADDR	(AIPS2_BASE_ADDR + 0x000DC000)
119*4882a593Smuzhiyun #define ATA_BASE_ADDR		(AIPS2_BASE_ADDR + 0x000E0000)
120*4882a593Smuzhiyun #define SIM_BASE_ADDR		(AIPS2_BASE_ADDR + 0x000E4000)
121*4882a593Smuzhiyun #define SSI3BASE_ADDR		(AIPS2_BASE_ADDR + 0x000E8000)
122*4882a593Smuzhiyun #define FEC_BASE_ADDR		(AIPS2_BASE_ADDR + 0x000EC000)
123*4882a593Smuzhiyun #define TVE_BASE_ADDR		(AIPS2_BASE_ADDR + 0x000F0000)
124*4882a593Smuzhiyun #define VPU_BASE_ADDR		(AIPS2_BASE_ADDR + 0x000F4000)
125*4882a593Smuzhiyun #define SAHARA_BASE_ADDR	(AIPS2_BASE_ADDR + 0x000F8000)
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun #if defined(CONFIG_MX53)
128*4882a593Smuzhiyun #define UART5_BASE_ADDR         (AIPS2_BASE_ADDR + 0x00090000)
129*4882a593Smuzhiyun #endif
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun /*
132*4882a593Smuzhiyun  * WEIM CSnGCR1
133*4882a593Smuzhiyun  */
134*4882a593Smuzhiyun #define CSEN		1
135*4882a593Smuzhiyun #define SWR		(1 << 1)
136*4882a593Smuzhiyun #define SRD		(1 << 2)
137*4882a593Smuzhiyun #define MUM		(1 << 3)
138*4882a593Smuzhiyun #define WFL		(1 << 4)
139*4882a593Smuzhiyun #define RFL		(1 << 5)
140*4882a593Smuzhiyun #define CRE		(1 << 6)
141*4882a593Smuzhiyun #define CREP		(1 << 7)
142*4882a593Smuzhiyun #define BL(x)		(((x) & 0x7) << 8)
143*4882a593Smuzhiyun #define WC		(1 << 11)
144*4882a593Smuzhiyun #define BCD(x)		(((x) & 0x3) << 12)
145*4882a593Smuzhiyun #define BCS(x)		(((x) & 0x3) << 14)
146*4882a593Smuzhiyun #define DSZ(x)		(((x) & 0x7) << 16)
147*4882a593Smuzhiyun #define SP		(1 << 19)
148*4882a593Smuzhiyun #define CSREC(x)	(((x) & 0x7) << 20)
149*4882a593Smuzhiyun #define AUS		(1 << 23)
150*4882a593Smuzhiyun #define GBC(x)		(((x) & 0x7) << 24)
151*4882a593Smuzhiyun #define WP		(1 << 27)
152*4882a593Smuzhiyun #define PSZ(x)		(((x) & 0x0f << 28)
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun /*
155*4882a593Smuzhiyun  * WEIM CSnGCR2
156*4882a593Smuzhiyun  */
157*4882a593Smuzhiyun #define ADH(x)		(((x) & 0x3))
158*4882a593Smuzhiyun #define DAPS(x)		(((x) & 0x0f << 4)
159*4882a593Smuzhiyun #define DAE		(1 << 8)
160*4882a593Smuzhiyun #define DAP		(1 << 9)
161*4882a593Smuzhiyun #define MUX16_BYP	(1 << 12)
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun /*
164*4882a593Smuzhiyun  * WEIM CSnRCR1
165*4882a593Smuzhiyun  */
166*4882a593Smuzhiyun #define RCSN(x)		(((x) & 0x7))
167*4882a593Smuzhiyun #define RCSA(x)		(((x) & 0x7) << 4)
168*4882a593Smuzhiyun #define OEN(x)		(((x) & 0x7) << 8)
169*4882a593Smuzhiyun #define OEA(x)		(((x) & 0x7) << 12)
170*4882a593Smuzhiyun #define RADVN(x)	(((x) & 0x7) << 16)
171*4882a593Smuzhiyun #define RAL		(1 << 19)
172*4882a593Smuzhiyun #define RADVA(x)	(((x) & 0x7) << 20)
173*4882a593Smuzhiyun #define RWSC(x)		(((x) & 0x3f) << 24)
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun /*
176*4882a593Smuzhiyun  * WEIM CSnRCR2
177*4882a593Smuzhiyun  */
178*4882a593Smuzhiyun #define RBEN(x)		(((x) & 0x7))
179*4882a593Smuzhiyun #define RBE		(1 << 3)
180*4882a593Smuzhiyun #define RBEA(x)		(((x) & 0x7) << 4)
181*4882a593Smuzhiyun #define RL(x)		(((x) & 0x3) << 8)
182*4882a593Smuzhiyun #define PAT(x)		(((x) & 0x7) << 12)
183*4882a593Smuzhiyun #define APR		(1 << 15)
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun /*
186*4882a593Smuzhiyun  * WEIM CSnWCR1
187*4882a593Smuzhiyun  */
188*4882a593Smuzhiyun #define WCSN(x)		(((x) & 0x7))
189*4882a593Smuzhiyun #define WCSA(x)		(((x) & 0x7) << 3)
190*4882a593Smuzhiyun #define WEN(x)		(((x) & 0x7) << 6)
191*4882a593Smuzhiyun #define WEA(x)		(((x) & 0x7) << 9)
192*4882a593Smuzhiyun #define WBEN(x)		(((x) & 0x7) << 12)
193*4882a593Smuzhiyun #define WBEA(x)		(((x) & 0x7) << 15)
194*4882a593Smuzhiyun #define WADVN(x)	(((x) & 0x7) << 18)
195*4882a593Smuzhiyun #define WADVA(x)	(((x) & 0x7) << 21)
196*4882a593Smuzhiyun #define WWSC(x)		(((x) & 0x3f) << 24)
197*4882a593Smuzhiyun #define WBED1		(1 << 30)
198*4882a593Smuzhiyun #define WAL		(1 << 31)
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun /*
201*4882a593Smuzhiyun  * WEIM CSnWCR2
202*4882a593Smuzhiyun  */
203*4882a593Smuzhiyun #define WBED		1
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun /*
206*4882a593Smuzhiyun  * CSPI register definitions
207*4882a593Smuzhiyun  */
208*4882a593Smuzhiyun #define MXC_ECSPI
209*4882a593Smuzhiyun #define MXC_CSPICTRL_EN		(1 << 0)
210*4882a593Smuzhiyun #define MXC_CSPICTRL_MODE	(1 << 1)
211*4882a593Smuzhiyun #define MXC_CSPICTRL_XCH	(1 << 2)
212*4882a593Smuzhiyun #define MXC_CSPICTRL_MODE_MASK	(0xf << 4)
213*4882a593Smuzhiyun #define MXC_CSPICTRL_CHIPSELECT(x)	(((x) & 0x3) << 12)
214*4882a593Smuzhiyun #define MXC_CSPICTRL_BITCOUNT(x)	(((x) & 0xfff) << 20)
215*4882a593Smuzhiyun #define MXC_CSPICTRL_PREDIV(x)	(((x) & 0xF) << 12)
216*4882a593Smuzhiyun #define MXC_CSPICTRL_POSTDIV(x)	(((x) & 0xF) << 8)
217*4882a593Smuzhiyun #define MXC_CSPICTRL_SELCHAN(x)	(((x) & 0x3) << 18)
218*4882a593Smuzhiyun #define MXC_CSPICTRL_MAXBITS	0xfff
219*4882a593Smuzhiyun #define MXC_CSPICTRL_TC		(1 << 7)
220*4882a593Smuzhiyun #define MXC_CSPICTRL_RXOVF	(1 << 6)
221*4882a593Smuzhiyun #define MXC_CSPIPERIOD_32KHZ	(1 << 15)
222*4882a593Smuzhiyun #define MAX_SPI_BYTES	32
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun /* Bit position inside CTRL register to be associated with SS */
225*4882a593Smuzhiyun #define MXC_CSPICTRL_CHAN	18
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun /* Bit position inside CON register to be associated with SS */
228*4882a593Smuzhiyun #define MXC_CSPICON_PHA		0  /* SCLK phase control */
229*4882a593Smuzhiyun #define MXC_CSPICON_POL		4  /* SCLK polarity */
230*4882a593Smuzhiyun #define MXC_CSPICON_SSPOL	12 /* SS polarity */
231*4882a593Smuzhiyun #define MXC_CSPICON_CTL		20 /* inactive state of SCLK */
232*4882a593Smuzhiyun #define MXC_SPI_BASE_ADDRESSES \
233*4882a593Smuzhiyun 	CSPI1_BASE_ADDR, \
234*4882a593Smuzhiyun 	CSPI2_BASE_ADDR, \
235*4882a593Smuzhiyun 	CSPI3_BASE_ADDR,
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun /*
238*4882a593Smuzhiyun  * Number of GPIO pins per port
239*4882a593Smuzhiyun  */
240*4882a593Smuzhiyun #define GPIO_NUM_PIN            32
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun #define IIM_SREV	0x24
243*4882a593Smuzhiyun #define ROM_SI_REV	0x48
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun #define NFC_BUF_SIZE	0x1000
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun /* M4IF */
248*4882a593Smuzhiyun #define M4IF_FBPM0	0x40
249*4882a593Smuzhiyun #define M4IF_FIDBP	0x48
250*4882a593Smuzhiyun #define M4IF_GENP_WEIM_MM_MASK		0x00000001
251*4882a593Smuzhiyun #define WEIM_GCR2_MUX16_BYP_GRANT_MASK	0x00001000
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun /* Assuming 24MHz input clock with doubler ON */
254*4882a593Smuzhiyun /*                            MFI         PDF */
255*4882a593Smuzhiyun #define DP_OP_864	((8 << 4) + ((1 - 1)  << 0))
256*4882a593Smuzhiyun #define DP_MFD_864	(180 - 1) /* PL Dither mode */
257*4882a593Smuzhiyun #define DP_MFN_864	180
258*4882a593Smuzhiyun #define DP_MFN_800_DIT	60 /* PL Dither mode */
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun #define DP_OP_850	((8 << 4) + ((1 - 1)  << 0))
261*4882a593Smuzhiyun #define DP_MFD_850	(48 - 1)
262*4882a593Smuzhiyun #define DP_MFN_850	41
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun #define DP_OP_800	((8 << 4) + ((1 - 1)  << 0))
265*4882a593Smuzhiyun #define DP_MFD_800	(3 - 1)
266*4882a593Smuzhiyun #define DP_MFN_800	1
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun #define DP_OP_700	((7 << 4) + ((1 - 1)  << 0))
269*4882a593Smuzhiyun #define DP_MFD_700	(24 - 1)
270*4882a593Smuzhiyun #define DP_MFN_700	7
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun #define DP_OP_665	((6 << 4) + ((1 - 1)  << 0))
273*4882a593Smuzhiyun #define DP_MFD_665	(96 - 1)
274*4882a593Smuzhiyun #define DP_MFN_665	89
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun #define DP_OP_532	((5 << 4) + ((1 - 1)  << 0))
277*4882a593Smuzhiyun #define DP_MFD_532	(24 - 1)
278*4882a593Smuzhiyun #define DP_MFN_532	13
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun #define DP_OP_400	((8 << 4) + ((2 - 1)  << 0))
281*4882a593Smuzhiyun #define DP_MFD_400	(3 - 1)
282*4882a593Smuzhiyun #define DP_MFN_400	1
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun #define DP_OP_455	((9 << 4) + ((2 - 1)  << 0))
285*4882a593Smuzhiyun #define DP_MFD_455	(48 - 1)
286*4882a593Smuzhiyun #define DP_MFN_455	23
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun #define DP_OP_216	((6 << 4) + ((3 - 1)  << 0))
289*4882a593Smuzhiyun #define DP_MFD_216	(4 - 1)
290*4882a593Smuzhiyun #define DP_MFN_216	3
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun #define IMX_IIM_BASE            (IIM_BASE_ADDR)
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun #if !(defined(__KERNEL_STRICT_NAMES) || defined(__ASSEMBLY__))
295*4882a593Smuzhiyun #include <asm/types.h>
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun #define __REG(x)	(*((volatile u32 *)(x)))
298*4882a593Smuzhiyun #define __REG16(x)	(*((volatile u16 *)(x)))
299*4882a593Smuzhiyun #define __REG8(x)	(*((volatile u8 *)(x)))
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun struct clkctl {
302*4882a593Smuzhiyun 	u32	ccr;
303*4882a593Smuzhiyun 	u32	ccdr;
304*4882a593Smuzhiyun 	u32	csr;
305*4882a593Smuzhiyun 	u32	ccsr;
306*4882a593Smuzhiyun 	u32	cacrr;
307*4882a593Smuzhiyun 	u32	cbcdr;
308*4882a593Smuzhiyun 	u32	cbcmr;
309*4882a593Smuzhiyun 	u32	cscmr1;
310*4882a593Smuzhiyun 	u32	cscmr2;
311*4882a593Smuzhiyun 	u32	cscdr1;
312*4882a593Smuzhiyun 	u32	cs1cdr;
313*4882a593Smuzhiyun 	u32	cs2cdr;
314*4882a593Smuzhiyun 	u32	cdcdr;
315*4882a593Smuzhiyun 	u32	chsccdr;
316*4882a593Smuzhiyun 	u32	cscdr2;
317*4882a593Smuzhiyun 	u32	cscdr3;
318*4882a593Smuzhiyun 	u32	cscdr4;
319*4882a593Smuzhiyun 	u32	cwdr;
320*4882a593Smuzhiyun 	u32	cdhipr;
321*4882a593Smuzhiyun 	u32	cdcr;
322*4882a593Smuzhiyun 	u32	ctor;
323*4882a593Smuzhiyun 	u32	clpcr;
324*4882a593Smuzhiyun 	u32	cisr;
325*4882a593Smuzhiyun 	u32	cimr;
326*4882a593Smuzhiyun 	u32	ccosr;
327*4882a593Smuzhiyun 	u32	cgpr;
328*4882a593Smuzhiyun 	u32	ccgr0;
329*4882a593Smuzhiyun 	u32	ccgr1;
330*4882a593Smuzhiyun 	u32	ccgr2;
331*4882a593Smuzhiyun 	u32	ccgr3;
332*4882a593Smuzhiyun 	u32	ccgr4;
333*4882a593Smuzhiyun 	u32	ccgr5;
334*4882a593Smuzhiyun 	u32	ccgr6;
335*4882a593Smuzhiyun #if defined(CONFIG_MX53)
336*4882a593Smuzhiyun 	u32	ccgr7;
337*4882a593Smuzhiyun #endif
338*4882a593Smuzhiyun 	u32	cmeor;
339*4882a593Smuzhiyun };
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun /* DPLL registers */
342*4882a593Smuzhiyun struct dpll {
343*4882a593Smuzhiyun 	u32	dp_ctl;
344*4882a593Smuzhiyun 	u32	dp_config;
345*4882a593Smuzhiyun 	u32	dp_op;
346*4882a593Smuzhiyun 	u32	dp_mfd;
347*4882a593Smuzhiyun 	u32	dp_mfn;
348*4882a593Smuzhiyun 	u32	dp_mfn_minus;
349*4882a593Smuzhiyun 	u32	dp_mfn_plus;
350*4882a593Smuzhiyun 	u32	dp_hfs_op;
351*4882a593Smuzhiyun 	u32	dp_hfs_mfd;
352*4882a593Smuzhiyun 	u32	dp_hfs_mfn;
353*4882a593Smuzhiyun 	u32	dp_mfn_togc;
354*4882a593Smuzhiyun 	u32	dp_destat;
355*4882a593Smuzhiyun };
356*4882a593Smuzhiyun /* WEIM registers */
357*4882a593Smuzhiyun struct weim {
358*4882a593Smuzhiyun 	u32	cs0gcr1;
359*4882a593Smuzhiyun 	u32	cs0gcr2;
360*4882a593Smuzhiyun 	u32	cs0rcr1;
361*4882a593Smuzhiyun 	u32	cs0rcr2;
362*4882a593Smuzhiyun 	u32	cs0wcr1;
363*4882a593Smuzhiyun 	u32	cs0wcr2;
364*4882a593Smuzhiyun 	u32	cs1gcr1;
365*4882a593Smuzhiyun 	u32	cs1gcr2;
366*4882a593Smuzhiyun 	u32	cs1rcr1;
367*4882a593Smuzhiyun 	u32	cs1rcr2;
368*4882a593Smuzhiyun 	u32	cs1wcr1;
369*4882a593Smuzhiyun 	u32	cs1wcr2;
370*4882a593Smuzhiyun 	u32	cs2gcr1;
371*4882a593Smuzhiyun 	u32	cs2gcr2;
372*4882a593Smuzhiyun 	u32	cs2rcr1;
373*4882a593Smuzhiyun 	u32	cs2rcr2;
374*4882a593Smuzhiyun 	u32	cs2wcr1;
375*4882a593Smuzhiyun 	u32	cs2wcr2;
376*4882a593Smuzhiyun 	u32	cs3gcr1;
377*4882a593Smuzhiyun 	u32	cs3gcr2;
378*4882a593Smuzhiyun 	u32	cs3rcr1;
379*4882a593Smuzhiyun 	u32	cs3rcr2;
380*4882a593Smuzhiyun 	u32	cs3wcr1;
381*4882a593Smuzhiyun 	u32	cs3wcr2;
382*4882a593Smuzhiyun 	u32	cs4gcr1;
383*4882a593Smuzhiyun 	u32	cs4gcr2;
384*4882a593Smuzhiyun 	u32	cs4rcr1;
385*4882a593Smuzhiyun 	u32	cs4rcr2;
386*4882a593Smuzhiyun 	u32	cs4wcr1;
387*4882a593Smuzhiyun 	u32	cs4wcr2;
388*4882a593Smuzhiyun 	u32	cs5gcr1;
389*4882a593Smuzhiyun 	u32	cs5gcr2;
390*4882a593Smuzhiyun 	u32	cs5rcr1;
391*4882a593Smuzhiyun 	u32	cs5rcr2;
392*4882a593Smuzhiyun 	u32	cs5wcr1;
393*4882a593Smuzhiyun 	u32	cs5wcr2;
394*4882a593Smuzhiyun 	u32	wcr;
395*4882a593Smuzhiyun 	u32	wiar;
396*4882a593Smuzhiyun 	u32	ear;
397*4882a593Smuzhiyun };
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun #if defined(CONFIG_MX51)
400*4882a593Smuzhiyun struct iomuxc {
401*4882a593Smuzhiyun 	u32	gpr[2];
402*4882a593Smuzhiyun 	u32	omux0;
403*4882a593Smuzhiyun 	u32	omux1;
404*4882a593Smuzhiyun 	u32	omux2;
405*4882a593Smuzhiyun 	u32	omux3;
406*4882a593Smuzhiyun 	u32	omux4;
407*4882a593Smuzhiyun };
408*4882a593Smuzhiyun #elif defined(CONFIG_MX53)
409*4882a593Smuzhiyun struct iomuxc {
410*4882a593Smuzhiyun 	u32	gpr[3];
411*4882a593Smuzhiyun 	u32	omux0;
412*4882a593Smuzhiyun 	u32	omux1;
413*4882a593Smuzhiyun 	u32	omux2;
414*4882a593Smuzhiyun 	u32	omux3;
415*4882a593Smuzhiyun 	u32	omux4;
416*4882a593Smuzhiyun };
417*4882a593Smuzhiyun #endif
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun /* System Reset Controller (SRC) */
420*4882a593Smuzhiyun struct src {
421*4882a593Smuzhiyun 	u32	scr;
422*4882a593Smuzhiyun 	u32	sbmr;
423*4882a593Smuzhiyun 	u32	srsr;
424*4882a593Smuzhiyun 	u32	reserved1[2];
425*4882a593Smuzhiyun 	u32	sisr;
426*4882a593Smuzhiyun 	u32	simr;
427*4882a593Smuzhiyun };
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun struct srtc_regs {
430*4882a593Smuzhiyun 	u32	lpscmr;		/* 0x00 */
431*4882a593Smuzhiyun 	u32	lpsclr;		/* 0x04 */
432*4882a593Smuzhiyun 	u32	lpsar;		/* 0x08 */
433*4882a593Smuzhiyun 	u32	lpsmcr;		/* 0x0c */
434*4882a593Smuzhiyun 	u32	lpcr;		/* 0x10 */
435*4882a593Smuzhiyun 	u32	lpsr;		/* 0x14 */
436*4882a593Smuzhiyun 	u32	lppdr;		/* 0x18 */
437*4882a593Smuzhiyun 	u32	lpgr;		/* 0x1c */
438*4882a593Smuzhiyun 	u32	hpcmr;		/* 0x20 */
439*4882a593Smuzhiyun 	u32	hpclr;		/* 0x24 */
440*4882a593Smuzhiyun 	u32	hpamr;		/* 0x28 */
441*4882a593Smuzhiyun 	u32	hpalr;		/* 0x2c */
442*4882a593Smuzhiyun 	u32	hpcr;		/* 0x30 */
443*4882a593Smuzhiyun 	u32	hpisr;		/* 0x34 */
444*4882a593Smuzhiyun 	u32	hpienr;		/* 0x38 */
445*4882a593Smuzhiyun };
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun /* CSPI registers */
448*4882a593Smuzhiyun struct cspi_regs {
449*4882a593Smuzhiyun 	u32 rxdata;
450*4882a593Smuzhiyun 	u32 txdata;
451*4882a593Smuzhiyun 	u32 ctrl;
452*4882a593Smuzhiyun 	u32 cfg;
453*4882a593Smuzhiyun 	u32 intr;
454*4882a593Smuzhiyun 	u32 dma;
455*4882a593Smuzhiyun 	u32 stat;
456*4882a593Smuzhiyun 	u32 period;
457*4882a593Smuzhiyun };
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun struct iim_regs {
460*4882a593Smuzhiyun 	u32	stat;
461*4882a593Smuzhiyun 	u32	statm;
462*4882a593Smuzhiyun 	u32     err;
463*4882a593Smuzhiyun 	u32	emask;
464*4882a593Smuzhiyun 	u32	fctl;
465*4882a593Smuzhiyun 	u32	ua;
466*4882a593Smuzhiyun 	u32	la;
467*4882a593Smuzhiyun 	u32	sdat;
468*4882a593Smuzhiyun 	u32	prev;
469*4882a593Smuzhiyun 	u32	srev;
470*4882a593Smuzhiyun 	u32	prg_p;
471*4882a593Smuzhiyun 	u32	scs0;
472*4882a593Smuzhiyun 	u32	scs1;
473*4882a593Smuzhiyun 	u32	scs2;
474*4882a593Smuzhiyun 	u32	scs3;
475*4882a593Smuzhiyun 	u32	res0[0x1f1];
476*4882a593Smuzhiyun 	struct fuse_bank {
477*4882a593Smuzhiyun 		u32	fuse_regs[0x20];
478*4882a593Smuzhiyun 		u32	fuse_rsvd[0xe0];
479*4882a593Smuzhiyun #if defined(CONFIG_MX51)
480*4882a593Smuzhiyun 	} bank[4];
481*4882a593Smuzhiyun #elif defined(CONFIG_MX53)
482*4882a593Smuzhiyun 	} bank[5];
483*4882a593Smuzhiyun #endif
484*4882a593Smuzhiyun };
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun struct fuse_bank0_regs {
487*4882a593Smuzhiyun 	u32	fuse0_7[8];
488*4882a593Smuzhiyun 	u32	uid[8];
489*4882a593Smuzhiyun 	u32	fuse16_23[8];
490*4882a593Smuzhiyun #if defined(CONFIG_MX51)
491*4882a593Smuzhiyun 	u32	imei[8];
492*4882a593Smuzhiyun #elif defined(CONFIG_MX53)
493*4882a593Smuzhiyun 	u32	gp[8];
494*4882a593Smuzhiyun #endif
495*4882a593Smuzhiyun };
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun struct fuse_bank1_regs {
498*4882a593Smuzhiyun 	u32	fuse0_8[9];
499*4882a593Smuzhiyun 	u32	mac_addr[6];
500*4882a593Smuzhiyun 	u32	fuse15_31[0x11];
501*4882a593Smuzhiyun };
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun #if defined(CONFIG_MX53)
504*4882a593Smuzhiyun struct fuse_bank4_regs {
505*4882a593Smuzhiyun 	u32	fuse0_4[5];
506*4882a593Smuzhiyun 	u32	gp[3];
507*4882a593Smuzhiyun 	u32	fuse8_31[0x18];
508*4882a593Smuzhiyun };
509*4882a593Smuzhiyun #endif
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun #endif /* __ASSEMBLER__*/
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun #endif				/* __ASM_ARCH_MX5_IMX_REGS_H__ */
514