1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * (c) 2007 Pengutronix, Sascha Hauer <s.hauer@pengutronix.de> 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 5*4882a593Smuzhiyun */ 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun #ifndef __ASM_ARCH_MX31_IMX_REGS_H 8*4882a593Smuzhiyun #define __ASM_ARCH_MX31_IMX_REGS_H 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun #if !(defined(__KERNEL_STRICT_NAMES) || defined(__ASSEMBLY__)) 11*4882a593Smuzhiyun #include <asm/types.h> 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun /* Clock control module registers */ 14*4882a593Smuzhiyun struct clock_control_regs { 15*4882a593Smuzhiyun u32 ccmr; 16*4882a593Smuzhiyun u32 pdr0; 17*4882a593Smuzhiyun u32 pdr1; 18*4882a593Smuzhiyun u32 rcsr; 19*4882a593Smuzhiyun u32 mpctl; 20*4882a593Smuzhiyun u32 upctl; 21*4882a593Smuzhiyun u32 spctl; 22*4882a593Smuzhiyun u32 cosr; 23*4882a593Smuzhiyun u32 cgr0; 24*4882a593Smuzhiyun u32 cgr1; 25*4882a593Smuzhiyun u32 cgr2; 26*4882a593Smuzhiyun u32 wimr0; 27*4882a593Smuzhiyun u32 ldc; 28*4882a593Smuzhiyun u32 dcvr0; 29*4882a593Smuzhiyun u32 dcvr1; 30*4882a593Smuzhiyun u32 dcvr2; 31*4882a593Smuzhiyun u32 dcvr3; 32*4882a593Smuzhiyun u32 ltr0; 33*4882a593Smuzhiyun u32 ltr1; 34*4882a593Smuzhiyun u32 ltr2; 35*4882a593Smuzhiyun u32 ltr3; 36*4882a593Smuzhiyun u32 ltbr0; 37*4882a593Smuzhiyun u32 ltbr1; 38*4882a593Smuzhiyun u32 pmcr0; 39*4882a593Smuzhiyun u32 pmcr1; 40*4882a593Smuzhiyun u32 pdr2; 41*4882a593Smuzhiyun }; 42*4882a593Smuzhiyun 43*4882a593Smuzhiyun struct cspi_regs { 44*4882a593Smuzhiyun u32 rxdata; 45*4882a593Smuzhiyun u32 txdata; 46*4882a593Smuzhiyun u32 ctrl; 47*4882a593Smuzhiyun u32 intr; 48*4882a593Smuzhiyun u32 dma; 49*4882a593Smuzhiyun u32 stat; 50*4882a593Smuzhiyun u32 period; 51*4882a593Smuzhiyun u32 test; 52*4882a593Smuzhiyun }; 53*4882a593Smuzhiyun 54*4882a593Smuzhiyun /* IIM control registers */ 55*4882a593Smuzhiyun struct iim_regs { 56*4882a593Smuzhiyun u32 iim_stat; 57*4882a593Smuzhiyun u32 iim_statm; 58*4882a593Smuzhiyun u32 iim_err; 59*4882a593Smuzhiyun u32 iim_emask; 60*4882a593Smuzhiyun u32 iim_fctl; 61*4882a593Smuzhiyun u32 iim_ua; 62*4882a593Smuzhiyun u32 iim_la; 63*4882a593Smuzhiyun u32 iim_sdat; 64*4882a593Smuzhiyun u32 iim_prev; 65*4882a593Smuzhiyun u32 iim_srev; 66*4882a593Smuzhiyun u32 iim_prg_p; 67*4882a593Smuzhiyun u32 iim_scs0; 68*4882a593Smuzhiyun u32 iim_scs1; 69*4882a593Smuzhiyun u32 iim_scs2; 70*4882a593Smuzhiyun u32 iim_scs3; 71*4882a593Smuzhiyun u32 res[0x1f1]; 72*4882a593Smuzhiyun struct fuse_bank { 73*4882a593Smuzhiyun u32 fuse_regs[0x20]; 74*4882a593Smuzhiyun u32 fuse_rsvd[0xe0]; 75*4882a593Smuzhiyun } bank[3]; 76*4882a593Smuzhiyun }; 77*4882a593Smuzhiyun 78*4882a593Smuzhiyun struct fuse_bank0_regs { 79*4882a593Smuzhiyun u32 fuse0_5[6]; 80*4882a593Smuzhiyun u32 usr; 81*4882a593Smuzhiyun u32 fuse7_15[9]; 82*4882a593Smuzhiyun }; 83*4882a593Smuzhiyun 84*4882a593Smuzhiyun struct fuse_bank2_regs { 85*4882a593Smuzhiyun u32 fuse0; 86*4882a593Smuzhiyun u32 uid[8]; 87*4882a593Smuzhiyun u32 fuse9_15[7]; 88*4882a593Smuzhiyun }; 89*4882a593Smuzhiyun 90*4882a593Smuzhiyun struct iomuxc_regs { 91*4882a593Smuzhiyun u32 unused1; 92*4882a593Smuzhiyun u32 unused2; 93*4882a593Smuzhiyun u32 gpr; 94*4882a593Smuzhiyun }; 95*4882a593Smuzhiyun 96*4882a593Smuzhiyun struct mx3_cpu_type { 97*4882a593Smuzhiyun u8 srev; 98*4882a593Smuzhiyun u32 v; 99*4882a593Smuzhiyun }; 100*4882a593Smuzhiyun 101*4882a593Smuzhiyun #define IOMUX_PADNUM_MASK 0x1ff 102*4882a593Smuzhiyun #define IOMUX_PIN(gpionum, padnum) ((padnum) & IOMUX_PADNUM_MASK) 103*4882a593Smuzhiyun 104*4882a593Smuzhiyun /* 105*4882a593Smuzhiyun * various IOMUX pad functions 106*4882a593Smuzhiyun */ 107*4882a593Smuzhiyun enum iomux_pad_config { 108*4882a593Smuzhiyun PAD_CTL_NOLOOPBACK = 0x0 << 9, 109*4882a593Smuzhiyun PAD_CTL_LOOPBACK = 0x1 << 9, 110*4882a593Smuzhiyun PAD_CTL_PKE_NONE = 0x0 << 8, 111*4882a593Smuzhiyun PAD_CTL_PKE_ENABLE = 0x1 << 8, 112*4882a593Smuzhiyun PAD_CTL_PUE_KEEPER = 0x0 << 7, 113*4882a593Smuzhiyun PAD_CTL_PUE_PUD = 0x1 << 7, 114*4882a593Smuzhiyun PAD_CTL_100K_PD = 0x0 << 5, 115*4882a593Smuzhiyun PAD_CTL_100K_PU = 0x1 << 5, 116*4882a593Smuzhiyun PAD_CTL_47K_PU = 0x2 << 5, 117*4882a593Smuzhiyun PAD_CTL_22K_PU = 0x3 << 5, 118*4882a593Smuzhiyun PAD_CTL_HYS_CMOS = 0x0 << 4, 119*4882a593Smuzhiyun PAD_CTL_HYS_SCHMITZ = 0x1 << 4, 120*4882a593Smuzhiyun PAD_CTL_ODE_CMOS = 0x0 << 3, 121*4882a593Smuzhiyun PAD_CTL_ODE_OpenDrain = 0x1 << 3, 122*4882a593Smuzhiyun PAD_CTL_DRV_NORMAL = 0x0 << 1, 123*4882a593Smuzhiyun PAD_CTL_DRV_HIGH = 0x1 << 1, 124*4882a593Smuzhiyun PAD_CTL_DRV_MAX = 0x2 << 1, 125*4882a593Smuzhiyun PAD_CTL_SRE_SLOW = 0x0 << 0, 126*4882a593Smuzhiyun PAD_CTL_SRE_FAST = 0x1 << 0 127*4882a593Smuzhiyun }; 128*4882a593Smuzhiyun 129*4882a593Smuzhiyun /* 130*4882a593Smuzhiyun * This enumeration is constructed based on the Section 131*4882a593Smuzhiyun * "sw_pad_ctl & sw_mux_ctl details" of the MX31 IC Spec. Each enumerated 132*4882a593Smuzhiyun * value is constructed based on the rules described above. 133*4882a593Smuzhiyun */ 134*4882a593Smuzhiyun 135*4882a593Smuzhiyun enum iomux_pins { 136*4882a593Smuzhiyun MX31_PIN_TTM_PAD = IOMUX_PIN(0xff, 0), 137*4882a593Smuzhiyun MX31_PIN_CSPI3_SPI_RDY = IOMUX_PIN(0xff, 1), 138*4882a593Smuzhiyun MX31_PIN_CSPI3_SCLK = IOMUX_PIN(0xff, 2), 139*4882a593Smuzhiyun MX31_PIN_CSPI3_MISO = IOMUX_PIN(0xff, 3), 140*4882a593Smuzhiyun MX31_PIN_CSPI3_MOSI = IOMUX_PIN(0xff, 4), 141*4882a593Smuzhiyun MX31_PIN_CLKSS = IOMUX_PIN(0xff, 5), 142*4882a593Smuzhiyun MX31_PIN_CE_CONTROL = IOMUX_PIN(0xff, 6), 143*4882a593Smuzhiyun MX31_PIN_ATA_RESET_B = IOMUX_PIN(95, 7), 144*4882a593Smuzhiyun MX31_PIN_ATA_DMACK = IOMUX_PIN(94, 8), 145*4882a593Smuzhiyun MX31_PIN_ATA_DIOW = IOMUX_PIN(93, 9), 146*4882a593Smuzhiyun MX31_PIN_ATA_DIOR = IOMUX_PIN(92, 10), 147*4882a593Smuzhiyun MX31_PIN_ATA_CS1 = IOMUX_PIN(91, 11), 148*4882a593Smuzhiyun MX31_PIN_ATA_CS0 = IOMUX_PIN(90, 12), 149*4882a593Smuzhiyun MX31_PIN_SD1_DATA3 = IOMUX_PIN(63, 13), 150*4882a593Smuzhiyun MX31_PIN_SD1_DATA2 = IOMUX_PIN(62, 14), 151*4882a593Smuzhiyun MX31_PIN_SD1_DATA1 = IOMUX_PIN(61, 15), 152*4882a593Smuzhiyun MX31_PIN_SD1_DATA0 = IOMUX_PIN(60, 16), 153*4882a593Smuzhiyun MX31_PIN_SD1_CLK = IOMUX_PIN(59, 17), 154*4882a593Smuzhiyun MX31_PIN_SD1_CMD = IOMUX_PIN(58, 18), 155*4882a593Smuzhiyun MX31_PIN_D3_SPL = IOMUX_PIN(0xff, 19), 156*4882a593Smuzhiyun MX31_PIN_D3_CLS = IOMUX_PIN(0xff, 20), 157*4882a593Smuzhiyun MX31_PIN_D3_REV = IOMUX_PIN(0xff, 21), 158*4882a593Smuzhiyun MX31_PIN_CONTRAST = IOMUX_PIN(0xff, 22), 159*4882a593Smuzhiyun MX31_PIN_VSYNC3 = IOMUX_PIN(0xff, 23), 160*4882a593Smuzhiyun MX31_PIN_READ = IOMUX_PIN(0xff, 24), 161*4882a593Smuzhiyun MX31_PIN_WRITE = IOMUX_PIN(0xff, 25), 162*4882a593Smuzhiyun MX31_PIN_PAR_RS = IOMUX_PIN(0xff, 26), 163*4882a593Smuzhiyun MX31_PIN_SER_RS = IOMUX_PIN(89, 27), 164*4882a593Smuzhiyun MX31_PIN_LCS1 = IOMUX_PIN(88, 28), 165*4882a593Smuzhiyun MX31_PIN_LCS0 = IOMUX_PIN(87, 29), 166*4882a593Smuzhiyun MX31_PIN_SD_D_CLK = IOMUX_PIN(86, 30), 167*4882a593Smuzhiyun MX31_PIN_SD_D_IO = IOMUX_PIN(85, 31), 168*4882a593Smuzhiyun MX31_PIN_SD_D_I = IOMUX_PIN(84, 32), 169*4882a593Smuzhiyun MX31_PIN_DRDY0 = IOMUX_PIN(0xff, 33), 170*4882a593Smuzhiyun MX31_PIN_FPSHIFT = IOMUX_PIN(0xff, 34), 171*4882a593Smuzhiyun MX31_PIN_HSYNC = IOMUX_PIN(0xff, 35), 172*4882a593Smuzhiyun MX31_PIN_VSYNC0 = IOMUX_PIN(0xff, 36), 173*4882a593Smuzhiyun MX31_PIN_LD17 = IOMUX_PIN(0xff, 37), 174*4882a593Smuzhiyun MX31_PIN_LD16 = IOMUX_PIN(0xff, 38), 175*4882a593Smuzhiyun MX31_PIN_LD15 = IOMUX_PIN(0xff, 39), 176*4882a593Smuzhiyun MX31_PIN_LD14 = IOMUX_PIN(0xff, 40), 177*4882a593Smuzhiyun MX31_PIN_LD13 = IOMUX_PIN(0xff, 41), 178*4882a593Smuzhiyun MX31_PIN_LD12 = IOMUX_PIN(0xff, 42), 179*4882a593Smuzhiyun MX31_PIN_LD11 = IOMUX_PIN(0xff, 43), 180*4882a593Smuzhiyun MX31_PIN_LD10 = IOMUX_PIN(0xff, 44), 181*4882a593Smuzhiyun MX31_PIN_LD9 = IOMUX_PIN(0xff, 45), 182*4882a593Smuzhiyun MX31_PIN_LD8 = IOMUX_PIN(0xff, 46), 183*4882a593Smuzhiyun MX31_PIN_LD7 = IOMUX_PIN(0xff, 47), 184*4882a593Smuzhiyun MX31_PIN_LD6 = IOMUX_PIN(0xff, 48), 185*4882a593Smuzhiyun MX31_PIN_LD5 = IOMUX_PIN(0xff, 49), 186*4882a593Smuzhiyun MX31_PIN_LD4 = IOMUX_PIN(0xff, 50), 187*4882a593Smuzhiyun MX31_PIN_LD3 = IOMUX_PIN(0xff, 51), 188*4882a593Smuzhiyun MX31_PIN_LD2 = IOMUX_PIN(0xff, 52), 189*4882a593Smuzhiyun MX31_PIN_LD1 = IOMUX_PIN(0xff, 53), 190*4882a593Smuzhiyun MX31_PIN_LD0 = IOMUX_PIN(0xff, 54), 191*4882a593Smuzhiyun MX31_PIN_USBH2_DATA1 = IOMUX_PIN(0xff, 55), 192*4882a593Smuzhiyun MX31_PIN_USBH2_DATA0 = IOMUX_PIN(0xff, 56), 193*4882a593Smuzhiyun MX31_PIN_USBH2_NXT = IOMUX_PIN(0xff, 57), 194*4882a593Smuzhiyun MX31_PIN_USBH2_STP = IOMUX_PIN(0xff, 58), 195*4882a593Smuzhiyun MX31_PIN_USBH2_DIR = IOMUX_PIN(0xff, 59), 196*4882a593Smuzhiyun MX31_PIN_USBH2_CLK = IOMUX_PIN(0xff, 60), 197*4882a593Smuzhiyun MX31_PIN_USBOTG_DATA7 = IOMUX_PIN(0xff, 61), 198*4882a593Smuzhiyun MX31_PIN_USBOTG_DATA6 = IOMUX_PIN(0xff, 62), 199*4882a593Smuzhiyun MX31_PIN_USBOTG_DATA5 = IOMUX_PIN(0xff, 63), 200*4882a593Smuzhiyun MX31_PIN_USBOTG_DATA4 = IOMUX_PIN(0xff, 64), 201*4882a593Smuzhiyun MX31_PIN_USBOTG_DATA3 = IOMUX_PIN(0xff, 65), 202*4882a593Smuzhiyun MX31_PIN_USBOTG_DATA2 = IOMUX_PIN(0xff, 66), 203*4882a593Smuzhiyun MX31_PIN_USBOTG_DATA1 = IOMUX_PIN(0xff, 67), 204*4882a593Smuzhiyun MX31_PIN_USBOTG_DATA0 = IOMUX_PIN(0xff, 68), 205*4882a593Smuzhiyun MX31_PIN_USBOTG_NXT = IOMUX_PIN(0xff, 69), 206*4882a593Smuzhiyun MX31_PIN_USBOTG_STP = IOMUX_PIN(0xff, 70), 207*4882a593Smuzhiyun MX31_PIN_USBOTG_DIR = IOMUX_PIN(0xff, 71), 208*4882a593Smuzhiyun MX31_PIN_USBOTG_CLK = IOMUX_PIN(0xff, 72), 209*4882a593Smuzhiyun MX31_PIN_USB_BYP = IOMUX_PIN(31, 73), 210*4882a593Smuzhiyun MX31_PIN_USB_OC = IOMUX_PIN(30, 74), 211*4882a593Smuzhiyun MX31_PIN_USB_PWR = IOMUX_PIN(29, 75), 212*4882a593Smuzhiyun MX31_PIN_SJC_MOD = IOMUX_PIN(0xff, 76), 213*4882a593Smuzhiyun MX31_PIN_DE_B = IOMUX_PIN(0xff, 77), 214*4882a593Smuzhiyun MX31_PIN_TRSTB = IOMUX_PIN(0xff, 78), 215*4882a593Smuzhiyun MX31_PIN_TDO = IOMUX_PIN(0xff, 79), 216*4882a593Smuzhiyun MX31_PIN_TDI = IOMUX_PIN(0xff, 80), 217*4882a593Smuzhiyun MX31_PIN_TMS = IOMUX_PIN(0xff, 81), 218*4882a593Smuzhiyun MX31_PIN_TCK = IOMUX_PIN(0xff, 82), 219*4882a593Smuzhiyun MX31_PIN_RTCK = IOMUX_PIN(0xff, 83), 220*4882a593Smuzhiyun MX31_PIN_KEY_COL7 = IOMUX_PIN(57, 84), 221*4882a593Smuzhiyun MX31_PIN_KEY_COL6 = IOMUX_PIN(56, 85), 222*4882a593Smuzhiyun MX31_PIN_KEY_COL5 = IOMUX_PIN(55, 86), 223*4882a593Smuzhiyun MX31_PIN_KEY_COL4 = IOMUX_PIN(54, 87), 224*4882a593Smuzhiyun MX31_PIN_KEY_COL3 = IOMUX_PIN(0xff, 88), 225*4882a593Smuzhiyun MX31_PIN_KEY_COL2 = IOMUX_PIN(0xff, 89), 226*4882a593Smuzhiyun MX31_PIN_KEY_COL1 = IOMUX_PIN(0xff, 90), 227*4882a593Smuzhiyun MX31_PIN_KEY_COL0 = IOMUX_PIN(0xff, 91), 228*4882a593Smuzhiyun MX31_PIN_KEY_ROW7 = IOMUX_PIN(53, 92), 229*4882a593Smuzhiyun MX31_PIN_KEY_ROW6 = IOMUX_PIN(52, 93), 230*4882a593Smuzhiyun MX31_PIN_KEY_ROW5 = IOMUX_PIN(51, 94), 231*4882a593Smuzhiyun MX31_PIN_KEY_ROW4 = IOMUX_PIN(50, 95), 232*4882a593Smuzhiyun MX31_PIN_KEY_ROW3 = IOMUX_PIN(0xff, 96), 233*4882a593Smuzhiyun MX31_PIN_KEY_ROW2 = IOMUX_PIN(0xff, 97), 234*4882a593Smuzhiyun MX31_PIN_KEY_ROW1 = IOMUX_PIN(0xff, 98), 235*4882a593Smuzhiyun MX31_PIN_KEY_ROW0 = IOMUX_PIN(0xff, 99), 236*4882a593Smuzhiyun MX31_PIN_BATT_LINE = IOMUX_PIN(49, 100), 237*4882a593Smuzhiyun MX31_PIN_CTS2 = IOMUX_PIN(0xff, 101), 238*4882a593Smuzhiyun MX31_PIN_RTS2 = IOMUX_PIN(0xff, 102), 239*4882a593Smuzhiyun MX31_PIN_TXD2 = IOMUX_PIN(28, 103), 240*4882a593Smuzhiyun MX31_PIN_RXD2 = IOMUX_PIN(27, 104), 241*4882a593Smuzhiyun MX31_PIN_DTR_DCE2 = IOMUX_PIN(48, 105), 242*4882a593Smuzhiyun MX31_PIN_DCD_DTE1 = IOMUX_PIN(47, 106), 243*4882a593Smuzhiyun MX31_PIN_RI_DTE1 = IOMUX_PIN(46, 107), 244*4882a593Smuzhiyun MX31_PIN_DSR_DTE1 = IOMUX_PIN(45, 108), 245*4882a593Smuzhiyun MX31_PIN_DTR_DTE1 = IOMUX_PIN(44, 109), 246*4882a593Smuzhiyun MX31_PIN_DCD_DCE1 = IOMUX_PIN(43, 110), 247*4882a593Smuzhiyun MX31_PIN_RI_DCE1 = IOMUX_PIN(42, 111), 248*4882a593Smuzhiyun MX31_PIN_DSR_DCE1 = IOMUX_PIN(41, 112), 249*4882a593Smuzhiyun MX31_PIN_DTR_DCE1 = IOMUX_PIN(40, 113), 250*4882a593Smuzhiyun MX31_PIN_CTS1 = IOMUX_PIN(39, 114), 251*4882a593Smuzhiyun MX31_PIN_RTS1 = IOMUX_PIN(38, 115), 252*4882a593Smuzhiyun MX31_PIN_TXD1 = IOMUX_PIN(37, 116), 253*4882a593Smuzhiyun MX31_PIN_RXD1 = IOMUX_PIN(36, 117), 254*4882a593Smuzhiyun MX31_PIN_CSPI2_SPI_RDY = IOMUX_PIN(0xff, 118), 255*4882a593Smuzhiyun MX31_PIN_CSPI2_SCLK = IOMUX_PIN(0xff, 119), 256*4882a593Smuzhiyun MX31_PIN_CSPI2_SS2 = IOMUX_PIN(0xff, 120), 257*4882a593Smuzhiyun MX31_PIN_CSPI2_SS1 = IOMUX_PIN(0xff, 121), 258*4882a593Smuzhiyun MX31_PIN_CSPI2_SS0 = IOMUX_PIN(0xff, 122), 259*4882a593Smuzhiyun MX31_PIN_CSPI2_MISO = IOMUX_PIN(0xff, 123), 260*4882a593Smuzhiyun MX31_PIN_CSPI2_MOSI = IOMUX_PIN(0xff, 124), 261*4882a593Smuzhiyun MX31_PIN_CSPI1_SPI_RDY = IOMUX_PIN(0xff, 125), 262*4882a593Smuzhiyun MX31_PIN_CSPI1_SCLK = IOMUX_PIN(0xff, 126), 263*4882a593Smuzhiyun MX31_PIN_CSPI1_SS2 = IOMUX_PIN(0xff, 127), 264*4882a593Smuzhiyun MX31_PIN_CSPI1_SS1 = IOMUX_PIN(0xff, 128), 265*4882a593Smuzhiyun MX31_PIN_CSPI1_SS0 = IOMUX_PIN(0xff, 129), 266*4882a593Smuzhiyun MX31_PIN_CSPI1_MISO = IOMUX_PIN(0xff, 130), 267*4882a593Smuzhiyun MX31_PIN_CSPI1_MOSI = IOMUX_PIN(0xff, 131), 268*4882a593Smuzhiyun MX31_PIN_SFS6 = IOMUX_PIN(26, 132), 269*4882a593Smuzhiyun MX31_PIN_SCK6 = IOMUX_PIN(25, 133), 270*4882a593Smuzhiyun MX31_PIN_SRXD6 = IOMUX_PIN(24, 134), 271*4882a593Smuzhiyun MX31_PIN_STXD6 = IOMUX_PIN(23, 135), 272*4882a593Smuzhiyun MX31_PIN_SFS5 = IOMUX_PIN(0xff, 136), 273*4882a593Smuzhiyun MX31_PIN_SCK5 = IOMUX_PIN(0xff, 137), 274*4882a593Smuzhiyun MX31_PIN_SRXD5 = IOMUX_PIN(22, 138), 275*4882a593Smuzhiyun MX31_PIN_STXD5 = IOMUX_PIN(21, 139), 276*4882a593Smuzhiyun MX31_PIN_SFS4 = IOMUX_PIN(0xff, 140), 277*4882a593Smuzhiyun MX31_PIN_SCK4 = IOMUX_PIN(0xff, 141), 278*4882a593Smuzhiyun MX31_PIN_SRXD4 = IOMUX_PIN(20, 142), 279*4882a593Smuzhiyun MX31_PIN_STXD4 = IOMUX_PIN(19, 143), 280*4882a593Smuzhiyun MX31_PIN_SFS3 = IOMUX_PIN(0xff, 144), 281*4882a593Smuzhiyun MX31_PIN_SCK3 = IOMUX_PIN(0xff, 145), 282*4882a593Smuzhiyun MX31_PIN_SRXD3 = IOMUX_PIN(18, 146), 283*4882a593Smuzhiyun MX31_PIN_STXD3 = IOMUX_PIN(17, 147), 284*4882a593Smuzhiyun MX31_PIN_I2C_DAT = IOMUX_PIN(0xff, 148), 285*4882a593Smuzhiyun MX31_PIN_I2C_CLK = IOMUX_PIN(0xff, 149), 286*4882a593Smuzhiyun MX31_PIN_CSI_PIXCLK = IOMUX_PIN(83, 150), 287*4882a593Smuzhiyun MX31_PIN_CSI_HSYNC = IOMUX_PIN(82, 151), 288*4882a593Smuzhiyun MX31_PIN_CSI_VSYNC = IOMUX_PIN(81, 152), 289*4882a593Smuzhiyun MX31_PIN_CSI_MCLK = IOMUX_PIN(80, 153), 290*4882a593Smuzhiyun MX31_PIN_CSI_D15 = IOMUX_PIN(79, 154), 291*4882a593Smuzhiyun MX31_PIN_CSI_D14 = IOMUX_PIN(78, 155), 292*4882a593Smuzhiyun MX31_PIN_CSI_D13 = IOMUX_PIN(77, 156), 293*4882a593Smuzhiyun MX31_PIN_CSI_D12 = IOMUX_PIN(76, 157), 294*4882a593Smuzhiyun MX31_PIN_CSI_D11 = IOMUX_PIN(75, 158), 295*4882a593Smuzhiyun MX31_PIN_CSI_D10 = IOMUX_PIN(74, 159), 296*4882a593Smuzhiyun MX31_PIN_CSI_D9 = IOMUX_PIN(73, 160), 297*4882a593Smuzhiyun MX31_PIN_CSI_D8 = IOMUX_PIN(72, 161), 298*4882a593Smuzhiyun MX31_PIN_CSI_D7 = IOMUX_PIN(71, 162), 299*4882a593Smuzhiyun MX31_PIN_CSI_D6 = IOMUX_PIN(70, 163), 300*4882a593Smuzhiyun MX31_PIN_CSI_D5 = IOMUX_PIN(69, 164), 301*4882a593Smuzhiyun MX31_PIN_CSI_D4 = IOMUX_PIN(68, 165), 302*4882a593Smuzhiyun MX31_PIN_M_GRANT = IOMUX_PIN(0xff, 166), 303*4882a593Smuzhiyun MX31_PIN_M_REQUEST = IOMUX_PIN(0xff, 167), 304*4882a593Smuzhiyun MX31_PIN_PC_POE = IOMUX_PIN(0xff, 168), 305*4882a593Smuzhiyun MX31_PIN_PC_RW_B = IOMUX_PIN(0xff, 169), 306*4882a593Smuzhiyun MX31_PIN_IOIS16 = IOMUX_PIN(0xff, 170), 307*4882a593Smuzhiyun MX31_PIN_PC_RST = IOMUX_PIN(0xff, 171), 308*4882a593Smuzhiyun MX31_PIN_PC_BVD2 = IOMUX_PIN(0xff, 172), 309*4882a593Smuzhiyun MX31_PIN_PC_BVD1 = IOMUX_PIN(0xff, 173), 310*4882a593Smuzhiyun MX31_PIN_PC_VS2 = IOMUX_PIN(0xff, 174), 311*4882a593Smuzhiyun MX31_PIN_PC_VS1 = IOMUX_PIN(0xff, 175), 312*4882a593Smuzhiyun MX31_PIN_PC_PWRON = IOMUX_PIN(0xff, 176), 313*4882a593Smuzhiyun MX31_PIN_PC_READY = IOMUX_PIN(0xff, 177), 314*4882a593Smuzhiyun MX31_PIN_PC_WAIT_B = IOMUX_PIN(0xff, 178), 315*4882a593Smuzhiyun MX31_PIN_PC_CD2_B = IOMUX_PIN(0xff, 179), 316*4882a593Smuzhiyun MX31_PIN_PC_CD1_B = IOMUX_PIN(0xff, 180), 317*4882a593Smuzhiyun MX31_PIN_D0 = IOMUX_PIN(0xff, 181), 318*4882a593Smuzhiyun MX31_PIN_D1 = IOMUX_PIN(0xff, 182), 319*4882a593Smuzhiyun MX31_PIN_D2 = IOMUX_PIN(0xff, 183), 320*4882a593Smuzhiyun MX31_PIN_D3 = IOMUX_PIN(0xff, 184), 321*4882a593Smuzhiyun MX31_PIN_D4 = IOMUX_PIN(0xff, 185), 322*4882a593Smuzhiyun MX31_PIN_D5 = IOMUX_PIN(0xff, 186), 323*4882a593Smuzhiyun MX31_PIN_D6 = IOMUX_PIN(0xff, 187), 324*4882a593Smuzhiyun MX31_PIN_D7 = IOMUX_PIN(0xff, 188), 325*4882a593Smuzhiyun MX31_PIN_D8 = IOMUX_PIN(0xff, 189), 326*4882a593Smuzhiyun MX31_PIN_D9 = IOMUX_PIN(0xff, 190), 327*4882a593Smuzhiyun MX31_PIN_D10 = IOMUX_PIN(0xff, 191), 328*4882a593Smuzhiyun MX31_PIN_D11 = IOMUX_PIN(0xff, 192), 329*4882a593Smuzhiyun MX31_PIN_D12 = IOMUX_PIN(0xff, 193), 330*4882a593Smuzhiyun MX31_PIN_D13 = IOMUX_PIN(0xff, 194), 331*4882a593Smuzhiyun MX31_PIN_D14 = IOMUX_PIN(0xff, 195), 332*4882a593Smuzhiyun MX31_PIN_D15 = IOMUX_PIN(0xff, 196), 333*4882a593Smuzhiyun MX31_PIN_NFRB = IOMUX_PIN(16, 197), 334*4882a593Smuzhiyun MX31_PIN_NFCE_B = IOMUX_PIN(15, 198), 335*4882a593Smuzhiyun MX31_PIN_NFWP_B = IOMUX_PIN(14, 199), 336*4882a593Smuzhiyun MX31_PIN_NFCLE = IOMUX_PIN(13, 200), 337*4882a593Smuzhiyun MX31_PIN_NFALE = IOMUX_PIN(12, 201), 338*4882a593Smuzhiyun MX31_PIN_NFRE_B = IOMUX_PIN(11, 202), 339*4882a593Smuzhiyun MX31_PIN_NFWE_B = IOMUX_PIN(10, 203), 340*4882a593Smuzhiyun MX31_PIN_SDQS3 = IOMUX_PIN(0xff, 204), 341*4882a593Smuzhiyun MX31_PIN_SDQS2 = IOMUX_PIN(0xff, 205), 342*4882a593Smuzhiyun MX31_PIN_SDQS1 = IOMUX_PIN(0xff, 206), 343*4882a593Smuzhiyun MX31_PIN_SDQS0 = IOMUX_PIN(0xff, 207), 344*4882a593Smuzhiyun MX31_PIN_SDCLK_B = IOMUX_PIN(0xff, 208), 345*4882a593Smuzhiyun MX31_PIN_SDCLK = IOMUX_PIN(0xff, 209), 346*4882a593Smuzhiyun MX31_PIN_SDCKE1 = IOMUX_PIN(0xff, 210), 347*4882a593Smuzhiyun MX31_PIN_SDCKE0 = IOMUX_PIN(0xff, 211), 348*4882a593Smuzhiyun MX31_PIN_SDWE = IOMUX_PIN(0xff, 212), 349*4882a593Smuzhiyun MX31_PIN_CAS = IOMUX_PIN(0xff, 213), 350*4882a593Smuzhiyun MX31_PIN_RAS = IOMUX_PIN(0xff, 214), 351*4882a593Smuzhiyun MX31_PIN_RW = IOMUX_PIN(0xff, 215), 352*4882a593Smuzhiyun MX31_PIN_BCLK = IOMUX_PIN(0xff, 216), 353*4882a593Smuzhiyun MX31_PIN_LBA = IOMUX_PIN(0xff, 217), 354*4882a593Smuzhiyun MX31_PIN_ECB = IOMUX_PIN(0xff, 218), 355*4882a593Smuzhiyun MX31_PIN_CS5 = IOMUX_PIN(0xff, 219), 356*4882a593Smuzhiyun MX31_PIN_CS4 = IOMUX_PIN(0xff, 220), 357*4882a593Smuzhiyun MX31_PIN_CS3 = IOMUX_PIN(0xff, 221), 358*4882a593Smuzhiyun MX31_PIN_CS2 = IOMUX_PIN(0xff, 222), 359*4882a593Smuzhiyun MX31_PIN_CS1 = IOMUX_PIN(0xff, 223), 360*4882a593Smuzhiyun MX31_PIN_CS0 = IOMUX_PIN(0xff, 224), 361*4882a593Smuzhiyun MX31_PIN_OE = IOMUX_PIN(0xff, 225), 362*4882a593Smuzhiyun MX31_PIN_EB1 = IOMUX_PIN(0xff, 226), 363*4882a593Smuzhiyun MX31_PIN_EB0 = IOMUX_PIN(0xff, 227), 364*4882a593Smuzhiyun MX31_PIN_DQM3 = IOMUX_PIN(0xff, 228), 365*4882a593Smuzhiyun MX31_PIN_DQM2 = IOMUX_PIN(0xff, 229), 366*4882a593Smuzhiyun MX31_PIN_DQM1 = IOMUX_PIN(0xff, 230), 367*4882a593Smuzhiyun MX31_PIN_DQM0 = IOMUX_PIN(0xff, 231), 368*4882a593Smuzhiyun MX31_PIN_SD31 = IOMUX_PIN(0xff, 232), 369*4882a593Smuzhiyun MX31_PIN_SD30 = IOMUX_PIN(0xff, 233), 370*4882a593Smuzhiyun MX31_PIN_SD29 = IOMUX_PIN(0xff, 234), 371*4882a593Smuzhiyun MX31_PIN_SD28 = IOMUX_PIN(0xff, 235), 372*4882a593Smuzhiyun MX31_PIN_SD27 = IOMUX_PIN(0xff, 236), 373*4882a593Smuzhiyun MX31_PIN_SD26 = IOMUX_PIN(0xff, 237), 374*4882a593Smuzhiyun MX31_PIN_SD25 = IOMUX_PIN(0xff, 238), 375*4882a593Smuzhiyun MX31_PIN_SD24 = IOMUX_PIN(0xff, 239), 376*4882a593Smuzhiyun MX31_PIN_SD23 = IOMUX_PIN(0xff, 240), 377*4882a593Smuzhiyun MX31_PIN_SD22 = IOMUX_PIN(0xff, 241), 378*4882a593Smuzhiyun MX31_PIN_SD21 = IOMUX_PIN(0xff, 242), 379*4882a593Smuzhiyun MX31_PIN_SD20 = IOMUX_PIN(0xff, 243), 380*4882a593Smuzhiyun MX31_PIN_SD19 = IOMUX_PIN(0xff, 244), 381*4882a593Smuzhiyun MX31_PIN_SD18 = IOMUX_PIN(0xff, 245), 382*4882a593Smuzhiyun MX31_PIN_SD17 = IOMUX_PIN(0xff, 246), 383*4882a593Smuzhiyun MX31_PIN_SD16 = IOMUX_PIN(0xff, 247), 384*4882a593Smuzhiyun MX31_PIN_SD15 = IOMUX_PIN(0xff, 248), 385*4882a593Smuzhiyun MX31_PIN_SD14 = IOMUX_PIN(0xff, 249), 386*4882a593Smuzhiyun MX31_PIN_SD13 = IOMUX_PIN(0xff, 250), 387*4882a593Smuzhiyun MX31_PIN_SD12 = IOMUX_PIN(0xff, 251), 388*4882a593Smuzhiyun MX31_PIN_SD11 = IOMUX_PIN(0xff, 252), 389*4882a593Smuzhiyun MX31_PIN_SD10 = IOMUX_PIN(0xff, 253), 390*4882a593Smuzhiyun MX31_PIN_SD9 = IOMUX_PIN(0xff, 254), 391*4882a593Smuzhiyun MX31_PIN_SD8 = IOMUX_PIN(0xff, 255), 392*4882a593Smuzhiyun MX31_PIN_SD7 = IOMUX_PIN(0xff, 256), 393*4882a593Smuzhiyun MX31_PIN_SD6 = IOMUX_PIN(0xff, 257), 394*4882a593Smuzhiyun MX31_PIN_SD5 = IOMUX_PIN(0xff, 258), 395*4882a593Smuzhiyun MX31_PIN_SD4 = IOMUX_PIN(0xff, 259), 396*4882a593Smuzhiyun MX31_PIN_SD3 = IOMUX_PIN(0xff, 260), 397*4882a593Smuzhiyun MX31_PIN_SD2 = IOMUX_PIN(0xff, 261), 398*4882a593Smuzhiyun MX31_PIN_SD1 = IOMUX_PIN(0xff, 262), 399*4882a593Smuzhiyun MX31_PIN_SD0 = IOMUX_PIN(0xff, 263), 400*4882a593Smuzhiyun MX31_PIN_SDBA0 = IOMUX_PIN(0xff, 264), 401*4882a593Smuzhiyun MX31_PIN_SDBA1 = IOMUX_PIN(0xff, 265), 402*4882a593Smuzhiyun MX31_PIN_A25 = IOMUX_PIN(0xff, 266), 403*4882a593Smuzhiyun MX31_PIN_A24 = IOMUX_PIN(0xff, 267), 404*4882a593Smuzhiyun MX31_PIN_A23 = IOMUX_PIN(0xff, 268), 405*4882a593Smuzhiyun MX31_PIN_A22 = IOMUX_PIN(0xff, 269), 406*4882a593Smuzhiyun MX31_PIN_A21 = IOMUX_PIN(0xff, 270), 407*4882a593Smuzhiyun MX31_PIN_A20 = IOMUX_PIN(0xff, 271), 408*4882a593Smuzhiyun MX31_PIN_A19 = IOMUX_PIN(0xff, 272), 409*4882a593Smuzhiyun MX31_PIN_A18 = IOMUX_PIN(0xff, 273), 410*4882a593Smuzhiyun MX31_PIN_A17 = IOMUX_PIN(0xff, 274), 411*4882a593Smuzhiyun MX31_PIN_A16 = IOMUX_PIN(0xff, 275), 412*4882a593Smuzhiyun MX31_PIN_A14 = IOMUX_PIN(0xff, 276), 413*4882a593Smuzhiyun MX31_PIN_A15 = IOMUX_PIN(0xff, 277), 414*4882a593Smuzhiyun MX31_PIN_A13 = IOMUX_PIN(0xff, 278), 415*4882a593Smuzhiyun MX31_PIN_A12 = IOMUX_PIN(0xff, 279), 416*4882a593Smuzhiyun MX31_PIN_A11 = IOMUX_PIN(0xff, 280), 417*4882a593Smuzhiyun MX31_PIN_MA10 = IOMUX_PIN(0xff, 281), 418*4882a593Smuzhiyun MX31_PIN_A10 = IOMUX_PIN(0xff, 282), 419*4882a593Smuzhiyun MX31_PIN_A9 = IOMUX_PIN(0xff, 283), 420*4882a593Smuzhiyun MX31_PIN_A8 = IOMUX_PIN(0xff, 284), 421*4882a593Smuzhiyun MX31_PIN_A7 = IOMUX_PIN(0xff, 285), 422*4882a593Smuzhiyun MX31_PIN_A6 = IOMUX_PIN(0xff, 286), 423*4882a593Smuzhiyun MX31_PIN_A5 = IOMUX_PIN(0xff, 287), 424*4882a593Smuzhiyun MX31_PIN_A4 = IOMUX_PIN(0xff, 288), 425*4882a593Smuzhiyun MX31_PIN_A3 = IOMUX_PIN(0xff, 289), 426*4882a593Smuzhiyun MX31_PIN_A2 = IOMUX_PIN(0xff, 290), 427*4882a593Smuzhiyun MX31_PIN_A1 = IOMUX_PIN(0xff, 291), 428*4882a593Smuzhiyun MX31_PIN_A0 = IOMUX_PIN(0xff, 292), 429*4882a593Smuzhiyun MX31_PIN_VPG1 = IOMUX_PIN(0xff, 293), 430*4882a593Smuzhiyun MX31_PIN_VPG0 = IOMUX_PIN(0xff, 294), 431*4882a593Smuzhiyun MX31_PIN_DVFS1 = IOMUX_PIN(0xff, 295), 432*4882a593Smuzhiyun MX31_PIN_DVFS0 = IOMUX_PIN(0xff, 296), 433*4882a593Smuzhiyun MX31_PIN_VSTBY = IOMUX_PIN(0xff, 297), 434*4882a593Smuzhiyun MX31_PIN_POWER_FAIL = IOMUX_PIN(0xff, 298), 435*4882a593Smuzhiyun MX31_PIN_CKIL = IOMUX_PIN(0xff, 299), 436*4882a593Smuzhiyun MX31_PIN_BOOT_MODE4 = IOMUX_PIN(0xff, 300), 437*4882a593Smuzhiyun MX31_PIN_BOOT_MODE3 = IOMUX_PIN(0xff, 301), 438*4882a593Smuzhiyun MX31_PIN_BOOT_MODE2 = IOMUX_PIN(0xff, 302), 439*4882a593Smuzhiyun MX31_PIN_BOOT_MODE1 = IOMUX_PIN(0xff, 303), 440*4882a593Smuzhiyun MX31_PIN_BOOT_MODE0 = IOMUX_PIN(0xff, 304), 441*4882a593Smuzhiyun MX31_PIN_CLKO = IOMUX_PIN(0xff, 305), 442*4882a593Smuzhiyun MX31_PIN_POR_B = IOMUX_PIN(0xff, 306), 443*4882a593Smuzhiyun MX31_PIN_RESET_IN_B = IOMUX_PIN(0xff, 307), 444*4882a593Smuzhiyun MX31_PIN_CKIH = IOMUX_PIN(0xff, 308), 445*4882a593Smuzhiyun MX31_PIN_SIMPD0 = IOMUX_PIN(35, 309), 446*4882a593Smuzhiyun MX31_PIN_SRX0 = IOMUX_PIN(34, 310), 447*4882a593Smuzhiyun MX31_PIN_STX0 = IOMUX_PIN(33, 311), 448*4882a593Smuzhiyun MX31_PIN_SVEN0 = IOMUX_PIN(32, 312), 449*4882a593Smuzhiyun MX31_PIN_SRST0 = IOMUX_PIN(67, 313), 450*4882a593Smuzhiyun MX31_PIN_SCLK0 = IOMUX_PIN(66, 314), 451*4882a593Smuzhiyun MX31_PIN_GPIO3_1 = IOMUX_PIN(65, 315), 452*4882a593Smuzhiyun MX31_PIN_GPIO3_0 = IOMUX_PIN(64, 316), 453*4882a593Smuzhiyun MX31_PIN_GPIO1_6 = IOMUX_PIN(6, 317), 454*4882a593Smuzhiyun MX31_PIN_GPIO1_5 = IOMUX_PIN(5, 318), 455*4882a593Smuzhiyun MX31_PIN_GPIO1_4 = IOMUX_PIN(4, 319), 456*4882a593Smuzhiyun MX31_PIN_GPIO1_3 = IOMUX_PIN(3, 320), 457*4882a593Smuzhiyun MX31_PIN_GPIO1_2 = IOMUX_PIN(2, 321), 458*4882a593Smuzhiyun MX31_PIN_GPIO1_1 = IOMUX_PIN(1, 322), 459*4882a593Smuzhiyun MX31_PIN_GPIO1_0 = IOMUX_PIN(0, 323), 460*4882a593Smuzhiyun MX31_PIN_PWMO = IOMUX_PIN(9, 324), 461*4882a593Smuzhiyun MX31_PIN_WATCHDOG_RST = IOMUX_PIN(0xff, 325), 462*4882a593Smuzhiyun MX31_PIN_COMPARE = IOMUX_PIN(8, 326), 463*4882a593Smuzhiyun MX31_PIN_CAPTURE = IOMUX_PIN(7, 327), 464*4882a593Smuzhiyun }; 465*4882a593Smuzhiyun 466*4882a593Smuzhiyun /* 467*4882a593Smuzhiyun * various IOMUX general purpose functions 468*4882a593Smuzhiyun */ 469*4882a593Smuzhiyun enum iomux_gp_func { 470*4882a593Smuzhiyun MUX_PGP_FIRI = 1 << 0, 471*4882a593Smuzhiyun MUX_DDR_MODE = 1 << 1, 472*4882a593Smuzhiyun MUX_PGP_CSPI_BB = 1 << 2, 473*4882a593Smuzhiyun MUX_PGP_ATA_1 = 1 << 3, 474*4882a593Smuzhiyun MUX_PGP_ATA_2 = 1 << 4, 475*4882a593Smuzhiyun MUX_PGP_ATA_3 = 1 << 5, 476*4882a593Smuzhiyun MUX_PGP_ATA_4 = 1 << 6, 477*4882a593Smuzhiyun MUX_PGP_ATA_5 = 1 << 7, 478*4882a593Smuzhiyun MUX_PGP_ATA_6 = 1 << 8, 479*4882a593Smuzhiyun MUX_PGP_ATA_7 = 1 << 9, 480*4882a593Smuzhiyun MUX_PGP_ATA_8 = 1 << 10, 481*4882a593Smuzhiyun MUX_PGP_UH2 = 1 << 11, 482*4882a593Smuzhiyun MUX_SDCTL_CSD0_SEL = 1 << 12, 483*4882a593Smuzhiyun MUX_SDCTL_CSD1_SEL = 1 << 13, 484*4882a593Smuzhiyun MUX_CSPI1_UART3 = 1 << 14, 485*4882a593Smuzhiyun MUX_EXTDMAREQ2_MBX_SEL = 1 << 15, 486*4882a593Smuzhiyun MUX_TAMPER_DETECT_EN = 1 << 16, 487*4882a593Smuzhiyun MUX_PGP_USB_4WIRE = 1 << 17, 488*4882a593Smuzhiyun MUX_PGP_USB_COMMON = 1 << 18, 489*4882a593Smuzhiyun MUX_SDHC_MEMSTICK1 = 1 << 19, 490*4882a593Smuzhiyun MUX_SDHC_MEMSTICK2 = 1 << 20, 491*4882a593Smuzhiyun MUX_PGP_SPLL_BYP = 1 << 21, 492*4882a593Smuzhiyun MUX_PGP_UPLL_BYP = 1 << 22, 493*4882a593Smuzhiyun MUX_PGP_MSHC1_CLK_SEL = 1 << 23, 494*4882a593Smuzhiyun MUX_PGP_MSHC2_CLK_SEL = 1 << 24, 495*4882a593Smuzhiyun MUX_CSPI3_UART5_SEL = 1 << 25, 496*4882a593Smuzhiyun MUX_PGP_ATA_9 = 1 << 26, 497*4882a593Smuzhiyun MUX_PGP_USB_SUSPEND = 1 << 27, 498*4882a593Smuzhiyun MUX_PGP_USB_OTG_LOOPBACK = 1 << 28, 499*4882a593Smuzhiyun MUX_PGP_USB_HS1_LOOPBACK = 1 << 29, 500*4882a593Smuzhiyun MUX_PGP_USB_HS2_LOOPBACK = 1 << 30, 501*4882a593Smuzhiyun MUX_CLKO_DDR_MODE = 1 << 31, 502*4882a593Smuzhiyun }; 503*4882a593Smuzhiyun 504*4882a593Smuzhiyun /* Bit definitions for RCSR register in CCM */ 505*4882a593Smuzhiyun #define CCM_RCSR_NF16B (1 << 31) 506*4882a593Smuzhiyun #define CCM_RCSR_NFMS (1 << 30) 507*4882a593Smuzhiyun 508*4882a593Smuzhiyun /* WEIM CS control registers */ 509*4882a593Smuzhiyun struct mx31_weim_cscr { 510*4882a593Smuzhiyun u32 upper; 511*4882a593Smuzhiyun u32 lower; 512*4882a593Smuzhiyun u32 additional; 513*4882a593Smuzhiyun u32 reserved; 514*4882a593Smuzhiyun }; 515*4882a593Smuzhiyun 516*4882a593Smuzhiyun struct mx31_weim { 517*4882a593Smuzhiyun struct mx31_weim_cscr cscr[6]; 518*4882a593Smuzhiyun }; 519*4882a593Smuzhiyun 520*4882a593Smuzhiyun /* ESD control registers */ 521*4882a593Smuzhiyun struct esdc_regs { 522*4882a593Smuzhiyun u32 ctl0; 523*4882a593Smuzhiyun u32 cfg0; 524*4882a593Smuzhiyun u32 ctl1; 525*4882a593Smuzhiyun u32 cfg1; 526*4882a593Smuzhiyun u32 misc; 527*4882a593Smuzhiyun u32 dly[5]; 528*4882a593Smuzhiyun u32 dlyl; 529*4882a593Smuzhiyun }; 530*4882a593Smuzhiyun 531*4882a593Smuzhiyun #endif 532*4882a593Smuzhiyun 533*4882a593Smuzhiyun #define ARCH_MXC 534*4882a593Smuzhiyun 535*4882a593Smuzhiyun #define __REG(x) (*((volatile u32 *)(x))) 536*4882a593Smuzhiyun #define __REG16(x) (*((volatile u16 *)(x))) 537*4882a593Smuzhiyun #define __REG8(x) (*((volatile u8 *)(x))) 538*4882a593Smuzhiyun 539*4882a593Smuzhiyun #define CCM_BASE 0x53f80000 540*4882a593Smuzhiyun #define CCM_CCMR (CCM_BASE + 0x00) 541*4882a593Smuzhiyun #define CCM_PDR0 (CCM_BASE + 0x04) 542*4882a593Smuzhiyun #define CCM_PDR1 (CCM_BASE + 0x08) 543*4882a593Smuzhiyun #define CCM_RCSR (CCM_BASE + 0x0c) 544*4882a593Smuzhiyun #define CCM_MPCTL (CCM_BASE + 0x10) 545*4882a593Smuzhiyun #define CCM_UPCTL (CCM_BASE + 0x14) 546*4882a593Smuzhiyun #define CCM_SPCTL (CCM_BASE + 0x18) 547*4882a593Smuzhiyun #define CCM_COSR (CCM_BASE + 0x1C) 548*4882a593Smuzhiyun #define CCM_CGR0 (CCM_BASE + 0x20) 549*4882a593Smuzhiyun #define CCM_CGR1 (CCM_BASE + 0x24) 550*4882a593Smuzhiyun #define CCM_CGR2 (CCM_BASE + 0x28) 551*4882a593Smuzhiyun 552*4882a593Smuzhiyun #define CCMR_MDS (1 << 7) 553*4882a593Smuzhiyun #define CCMR_SBYCS (1 << 4) 554*4882a593Smuzhiyun #define CCMR_MPE (1 << 3) 555*4882a593Smuzhiyun #define CCMR_PRCS_MASK (3 << 1) 556*4882a593Smuzhiyun #define CCMR_FPM (1 << 1) 557*4882a593Smuzhiyun #define CCMR_CKIH (2 << 1) 558*4882a593Smuzhiyun 559*4882a593Smuzhiyun #define MX31_IIM_BASE_ADDR 0x5001C000 560*4882a593Smuzhiyun #define IIM_BASE_ADDR MX31_IIM_BASE_ADDR 561*4882a593Smuzhiyun 562*4882a593Smuzhiyun #define PDR0_CSI_PODF(x) (((x) & 0x3f) << 26) 563*4882a593Smuzhiyun #define PDR0_CSI_PRDF(x) (((x) & 0x7) << 23) 564*4882a593Smuzhiyun #define PDR0_PER_PODF(x) (((x) & 0x1f) << 16) 565*4882a593Smuzhiyun #define PDR0_HSP_PODF(x) (((x) & 0x7) << 11) 566*4882a593Smuzhiyun #define PDR0_NFC_PODF(x) (((x) & 0x7) << 8) 567*4882a593Smuzhiyun #define PDR0_IPG_PODF(x) (((x) & 0x3) << 6) 568*4882a593Smuzhiyun #define PDR0_MAX_PODF(x) (((x) & 0x7) << 3) 569*4882a593Smuzhiyun #define PDR0_MCU_PODF(x) ((x) & 0x7) 570*4882a593Smuzhiyun 571*4882a593Smuzhiyun #define PDR1_USB_PRDF(x) (((x) & 0x3) << 30) 572*4882a593Smuzhiyun #define PDR1_USB_PODF(x) (((x) & 0x7) << 27) 573*4882a593Smuzhiyun #define PDR1_FIRI_PRDF(x) (((x) & 0x7) << 24) 574*4882a593Smuzhiyun #define PDR1_FIRI_PODF(x) (((x) & 0x3f) << 18) 575*4882a593Smuzhiyun #define PDR1_SSI2_PRDF(x) (((x) & 0x7) << 15) 576*4882a593Smuzhiyun #define PDR1_SSI2_PODF(x) (((x) & 0x3f) << 9) 577*4882a593Smuzhiyun #define PDR1_SSI1_PRDF(x) (((x) & 0x7) << 6) 578*4882a593Smuzhiyun #define PDR1_SSI1_PODF(x) ((x) & 0x3f) 579*4882a593Smuzhiyun 580*4882a593Smuzhiyun #define PLL_BRMO(x) (((x) & 0x1) << 31) 581*4882a593Smuzhiyun #define PLL_PD(x) (((x) & 0xf) << 26) 582*4882a593Smuzhiyun #define PLL_MFD(x) (((x) & 0x3ff) << 16) 583*4882a593Smuzhiyun #define PLL_MFI(x) (((x) & 0xf) << 10) 584*4882a593Smuzhiyun #define PLL_MFN(x) (((x) & 0x3ff) << 0) 585*4882a593Smuzhiyun 586*4882a593Smuzhiyun #define GET_PDR0_CSI_PODF(x) (((x) >> 26) & 0x3f) 587*4882a593Smuzhiyun #define GET_PDR0_CSI_PRDF(x) (((x) >> 23) & 0x7) 588*4882a593Smuzhiyun #define GET_PDR0_PER_PODF(x) (((x) >> 16) & 0x1f) 589*4882a593Smuzhiyun #define GET_PDR0_HSP_PODF(x) (((x) >> 11) & 0x7) 590*4882a593Smuzhiyun #define GET_PDR0_NFC_PODF(x) (((x) >> 8) & 0x7) 591*4882a593Smuzhiyun #define GET_PDR0_IPG_PODF(x) (((x) >> 6) & 0x3) 592*4882a593Smuzhiyun #define GET_PDR0_MAX_PODF(x) (((x) >> 3) & 0x7) 593*4882a593Smuzhiyun #define GET_PDR0_MCU_PODF(x) ((x) & 0x7) 594*4882a593Smuzhiyun 595*4882a593Smuzhiyun #define GET_PLL_PD(x) (((x) >> 26) & 0xf) 596*4882a593Smuzhiyun #define GET_PLL_MFD(x) (((x) >> 16) & 0x3ff) 597*4882a593Smuzhiyun #define GET_PLL_MFI(x) (((x) >> 10) & 0xf) 598*4882a593Smuzhiyun #define GET_PLL_MFN(x) (((x) >> 0) & 0x3ff) 599*4882a593Smuzhiyun 600*4882a593Smuzhiyun 601*4882a593Smuzhiyun #define WEIM_ESDCTL0 0xB8001000 602*4882a593Smuzhiyun #define WEIM_ESDCFG0 0xB8001004 603*4882a593Smuzhiyun #define WEIM_ESDCTL1 0xB8001008 604*4882a593Smuzhiyun #define WEIM_ESDCFG1 0xB800100C 605*4882a593Smuzhiyun #define WEIM_ESDMISC 0xB8001010 606*4882a593Smuzhiyun 607*4882a593Smuzhiyun #define UART1_BASE 0x43F90000 608*4882a593Smuzhiyun #define UART2_BASE 0x43F94000 609*4882a593Smuzhiyun #define UART3_BASE 0x5000C000 610*4882a593Smuzhiyun #define UART4_BASE 0x43FB0000 611*4882a593Smuzhiyun #define UART5_BASE 0x43FB4000 612*4882a593Smuzhiyun 613*4882a593Smuzhiyun #define I2C1_BASE_ADDR 0x43f80000 614*4882a593Smuzhiyun #define I2C1_CLK_OFFSET 26 615*4882a593Smuzhiyun #define I2C2_BASE_ADDR 0x43F98000 616*4882a593Smuzhiyun #define I2C2_CLK_OFFSET 28 617*4882a593Smuzhiyun #define I2C3_BASE_ADDR 0x43f84000 618*4882a593Smuzhiyun #define I2C3_CLK_OFFSET 30 619*4882a593Smuzhiyun 620*4882a593Smuzhiyun #define ESDCTL_SDE (1 << 31) 621*4882a593Smuzhiyun #define ESDCTL_CMD_RW (0 << 28) 622*4882a593Smuzhiyun #define ESDCTL_CMD_PRECHARGE (1 << 28) 623*4882a593Smuzhiyun #define ESDCTL_CMD_AUTOREFRESH (2 << 28) 624*4882a593Smuzhiyun #define ESDCTL_CMD_LOADMODEREG (3 << 28) 625*4882a593Smuzhiyun #define ESDCTL_CMD_MANUALREFRESH (4 << 28) 626*4882a593Smuzhiyun #define ESDCTL_ROW_13 (2 << 24) 627*4882a593Smuzhiyun #define ESDCTL_ROW(x) ((x) << 24) 628*4882a593Smuzhiyun #define ESDCTL_COL_9 (1 << 20) 629*4882a593Smuzhiyun #define ESDCTL_COL(x) ((x) << 20) 630*4882a593Smuzhiyun #define ESDCTL_DSIZ(x) ((x) << 16) 631*4882a593Smuzhiyun #define ESDCTL_SREFR(x) ((x) << 13) 632*4882a593Smuzhiyun #define ESDCTL_PWDT(x) ((x) << 10) 633*4882a593Smuzhiyun #define ESDCTL_FP(x) ((x) << 8) 634*4882a593Smuzhiyun #define ESDCTL_BL(x) ((x) << 7) 635*4882a593Smuzhiyun #define ESDCTL_PRCT(x) ((x) << 0) 636*4882a593Smuzhiyun 637*4882a593Smuzhiyun #define ESDCTL_BASE_ADDR 0xB8001000 638*4882a593Smuzhiyun 639*4882a593Smuzhiyun /* 13 fields of the upper CS control register */ 640*4882a593Smuzhiyun #define CSCR_U(sp, wp, bcd, bcs, psz, pme, sync, dol, \ 641*4882a593Smuzhiyun cnc, wsc, ew, wws, edc) \ 642*4882a593Smuzhiyun ((sp) << 31 | (wp) << 30 | (bcd) << 28 | (psz) << 22 | (pme) << 21 |\ 643*4882a593Smuzhiyun (sync) << 20 | (dol) << 16 | (cnc) << 14 | (wsc) << 8 | (ew) << 7 |\ 644*4882a593Smuzhiyun (wws) << 4 | (edc) << 0) 645*4882a593Smuzhiyun /* 12 fields of the lower CS control register */ 646*4882a593Smuzhiyun #define CSCR_L(oea, oen, ebwa, ebwn, \ 647*4882a593Smuzhiyun csa, ebc, dsz, csn, psr, cre, wrap, csen) \ 648*4882a593Smuzhiyun ((oea) << 28 | (oen) << 24 | (ebwa) << 20 | (ebwn) << 16 |\ 649*4882a593Smuzhiyun (csa) << 12 | (ebc) << 11 | (dsz) << 8 | (csn) << 4 |\ 650*4882a593Smuzhiyun (psr) << 3 | (cre) << 2 | (wrap) << 1 | (csen) << 0) 651*4882a593Smuzhiyun /* 14 fields of the additional CS control register */ 652*4882a593Smuzhiyun #define CSCR_A(ebra, ebrn, rwa, rwn, mum, lah, lbn, lba, dww, dct, \ 653*4882a593Smuzhiyun wwu, age, cnc2, fce) \ 654*4882a593Smuzhiyun ((ebra) << 28 | (ebrn) << 24 | (rwa) << 20 | (rwn) << 16 |\ 655*4882a593Smuzhiyun (mum) << 15 | (lah) << 13 | (lbn) << 10 | (lba) << 8 |\ 656*4882a593Smuzhiyun (dww) << 6 | (dct) << 4 | (wwu) << 3 |\ 657*4882a593Smuzhiyun (age) << 2 | (cnc2) << 1 | (fce) << 0) 658*4882a593Smuzhiyun 659*4882a593Smuzhiyun #define WEIM_BASE 0xb8002000 660*4882a593Smuzhiyun 661*4882a593Smuzhiyun #define IOMUXC_BASE 0x43FAC000 662*4882a593Smuzhiyun #define IOMUXC_SW_MUX_CTL(x) (IOMUXC_BASE + 0xc + (x) * 4) 663*4882a593Smuzhiyun #define IOMUXC_SW_PAD_CTL(x) (IOMUXC_BASE + 0x154 + (x) * 4) 664*4882a593Smuzhiyun 665*4882a593Smuzhiyun #define IPU_BASE 0x53fc0000 666*4882a593Smuzhiyun #define IPU_CONF IPU_BASE 667*4882a593Smuzhiyun 668*4882a593Smuzhiyun #define IPU_CONF_PXL_ENDIAN (1<<8) 669*4882a593Smuzhiyun #define IPU_CONF_DU_EN (1<<7) 670*4882a593Smuzhiyun #define IPU_CONF_DI_EN (1<<6) 671*4882a593Smuzhiyun #define IPU_CONF_ADC_EN (1<<5) 672*4882a593Smuzhiyun #define IPU_CONF_SDC_EN (1<<4) 673*4882a593Smuzhiyun #define IPU_CONF_PF_EN (1<<3) 674*4882a593Smuzhiyun #define IPU_CONF_ROT_EN (1<<2) 675*4882a593Smuzhiyun #define IPU_CONF_IC_EN (1<<1) 676*4882a593Smuzhiyun #define IPU_CONF_CSI_EN (1<<0) 677*4882a593Smuzhiyun 678*4882a593Smuzhiyun #define ARM_PPMRR 0x40000015 679*4882a593Smuzhiyun 680*4882a593Smuzhiyun #define WDOG1_BASE_ADDR 0x53FDC000 681*4882a593Smuzhiyun 682*4882a593Smuzhiyun /* 683*4882a593Smuzhiyun * GPIO 684*4882a593Smuzhiyun */ 685*4882a593Smuzhiyun #define GPIO1_BASE_ADDR 0x53FCC000 686*4882a593Smuzhiyun #define GPIO2_BASE_ADDR 0x53FD0000 687*4882a593Smuzhiyun #define GPIO3_BASE_ADDR 0x53FA4000 688*4882a593Smuzhiyun #define GPIO_DR 0x00000000 /* data register */ 689*4882a593Smuzhiyun #define GPIO_GDIR 0x00000004 /* direction register */ 690*4882a593Smuzhiyun #define GPIO_PSR 0x00000008 /* pad status register */ 691*4882a593Smuzhiyun 692*4882a593Smuzhiyun /* 693*4882a593Smuzhiyun * Signal Multiplexing (IOMUX) 694*4882a593Smuzhiyun */ 695*4882a593Smuzhiyun 696*4882a593Smuzhiyun /* bits in the SW_MUX_CTL registers */ 697*4882a593Smuzhiyun #define MUX_CTL_OUT_GPIO_DR (0 << 4) 698*4882a593Smuzhiyun #define MUX_CTL_OUT_FUNC (1 << 4) 699*4882a593Smuzhiyun #define MUX_CTL_OUT_ALT1 (2 << 4) 700*4882a593Smuzhiyun #define MUX_CTL_OUT_ALT2 (3 << 4) 701*4882a593Smuzhiyun #define MUX_CTL_OUT_ALT3 (4 << 4) 702*4882a593Smuzhiyun #define MUX_CTL_OUT_ALT4 (5 << 4) 703*4882a593Smuzhiyun #define MUX_CTL_OUT_ALT5 (6 << 4) 704*4882a593Smuzhiyun #define MUX_CTL_OUT_ALT6 (7 << 4) 705*4882a593Smuzhiyun #define MUX_CTL_IN_NONE (0 << 0) 706*4882a593Smuzhiyun #define MUX_CTL_IN_GPIO (1 << 0) 707*4882a593Smuzhiyun #define MUX_CTL_IN_FUNC (2 << 0) 708*4882a593Smuzhiyun #define MUX_CTL_IN_ALT1 (4 << 0) 709*4882a593Smuzhiyun #define MUX_CTL_IN_ALT2 (8 << 0) 710*4882a593Smuzhiyun 711*4882a593Smuzhiyun #define MUX_CTL_FUNC (MUX_CTL_OUT_FUNC | MUX_CTL_IN_FUNC) 712*4882a593Smuzhiyun #define MUX_CTL_ALT1 (MUX_CTL_OUT_ALT1 | MUX_CTL_IN_ALT1) 713*4882a593Smuzhiyun #define MUX_CTL_ALT2 (MUX_CTL_OUT_ALT2 | MUX_CTL_IN_ALT2) 714*4882a593Smuzhiyun #define MUX_CTL_GPIO (MUX_CTL_OUT_GPIO_DR | MUX_CTL_IN_GPIO) 715*4882a593Smuzhiyun 716*4882a593Smuzhiyun /* Register offsets based on IOMUXC_BASE */ 717*4882a593Smuzhiyun /* 0x00 .. 0x7b */ 718*4882a593Smuzhiyun #define MUX_CTL_CSPI3_MISO 0x0c 719*4882a593Smuzhiyun #define MUX_CTL_CSPI3_SCLK 0x0d 720*4882a593Smuzhiyun #define MUX_CTL_CSPI3_SPI_RDY 0x0e 721*4882a593Smuzhiyun #define MUX_CTL_CSPI3_MOSI 0x13 722*4882a593Smuzhiyun 723*4882a593Smuzhiyun #define MUX_CTL_SD1_DATA1 0x18 724*4882a593Smuzhiyun #define MUX_CTL_SD1_DATA2 0x19 725*4882a593Smuzhiyun #define MUX_CTL_SD1_DATA3 0x1a 726*4882a593Smuzhiyun #define MUX_CTL_SD1_CMD 0x1d 727*4882a593Smuzhiyun #define MUX_CTL_SD1_CLK 0x1e 728*4882a593Smuzhiyun #define MUX_CTL_SD1_DATA0 0x1f 729*4882a593Smuzhiyun 730*4882a593Smuzhiyun #define MUX_CTL_USBH2_DATA1 0x40 731*4882a593Smuzhiyun #define MUX_CTL_USBH2_DIR 0x44 732*4882a593Smuzhiyun #define MUX_CTL_USBH2_STP 0x45 733*4882a593Smuzhiyun #define MUX_CTL_USBH2_NXT 0x46 734*4882a593Smuzhiyun #define MUX_CTL_USBH2_DATA0 0x47 735*4882a593Smuzhiyun #define MUX_CTL_USBH2_CLK 0x4B 736*4882a593Smuzhiyun 737*4882a593Smuzhiyun #define MUX_CTL_TXD2 0x70 738*4882a593Smuzhiyun #define MUX_CTL_RTS2 0x71 739*4882a593Smuzhiyun #define MUX_CTL_CTS2 0x72 740*4882a593Smuzhiyun #define MUX_CTL_RXD2 0x77 741*4882a593Smuzhiyun 742*4882a593Smuzhiyun #define MUX_CTL_RTS1 0x7c 743*4882a593Smuzhiyun #define MUX_CTL_CTS1 0x7d 744*4882a593Smuzhiyun #define MUX_CTL_DTR_DCE1 0x7e 745*4882a593Smuzhiyun #define MUX_CTL_DSR_DCE1 0x7f 746*4882a593Smuzhiyun #define MUX_CTL_CSPI2_SCLK 0x80 747*4882a593Smuzhiyun #define MUX_CTL_CSPI2_SPI_RDY 0x81 748*4882a593Smuzhiyun #define MUX_CTL_RXD1 0x82 749*4882a593Smuzhiyun #define MUX_CTL_TXD1 0x83 750*4882a593Smuzhiyun #define MUX_CTL_CSPI2_MISO 0x84 751*4882a593Smuzhiyun #define MUX_CTL_CSPI2_SS0 0x85 752*4882a593Smuzhiyun #define MUX_CTL_CSPI2_SS1 0x86 753*4882a593Smuzhiyun #define MUX_CTL_CSPI2_SS2 0x87 754*4882a593Smuzhiyun #define MUX_CTL_CSPI1_SS2 0x88 755*4882a593Smuzhiyun #define MUX_CTL_CSPI1_SCLK 0x89 756*4882a593Smuzhiyun #define MUX_CTL_CSPI1_SPI_RDY 0x8a 757*4882a593Smuzhiyun #define MUX_CTL_CSPI2_MOSI 0x8b 758*4882a593Smuzhiyun #define MUX_CTL_CSPI1_MOSI 0x8c 759*4882a593Smuzhiyun #define MUX_CTL_CSPI1_MISO 0x8d 760*4882a593Smuzhiyun #define MUX_CTL_CSPI1_SS0 0x8e 761*4882a593Smuzhiyun #define MUX_CTL_CSPI1_SS1 0x8f 762*4882a593Smuzhiyun #define MUX_CTL_STXD6 0x90 763*4882a593Smuzhiyun #define MUX_CTL_SRXD6 0x91 764*4882a593Smuzhiyun #define MUX_CTL_SCK6 0x92 765*4882a593Smuzhiyun #define MUX_CTL_SFS6 0x93 766*4882a593Smuzhiyun 767*4882a593Smuzhiyun #define MUX_CTL_STXD3 0x9C 768*4882a593Smuzhiyun #define MUX_CTL_SRXD3 0x9D 769*4882a593Smuzhiyun #define MUX_CTL_SCK3 0x9E 770*4882a593Smuzhiyun #define MUX_CTL_SFS3 0x9F 771*4882a593Smuzhiyun 772*4882a593Smuzhiyun #define MUX_CTL_NFC_WP 0xD0 773*4882a593Smuzhiyun #define MUX_CTL_NFC_CE 0xD1 774*4882a593Smuzhiyun #define MUX_CTL_NFC_RB 0xD2 775*4882a593Smuzhiyun #define MUX_CTL_NFC_WE 0xD4 776*4882a593Smuzhiyun #define MUX_CTL_NFC_RE 0xD5 777*4882a593Smuzhiyun #define MUX_CTL_NFC_ALE 0xD6 778*4882a593Smuzhiyun #define MUX_CTL_NFC_CLE 0xD7 779*4882a593Smuzhiyun 780*4882a593Smuzhiyun 781*4882a593Smuzhiyun #define MUX_CTL_CAPTURE 0x150 782*4882a593Smuzhiyun #define MUX_CTL_COMPARE 0x151 783*4882a593Smuzhiyun 784*4882a593Smuzhiyun /* 785*4882a593Smuzhiyun * Helper macros for the MUX_[contact name]__[pin function] macros 786*4882a593Smuzhiyun */ 787*4882a593Smuzhiyun #define IOMUX_MODE_POS 9 788*4882a593Smuzhiyun #define IOMUX_MODE(contact, mode) (((mode) << IOMUX_MODE_POS) | (contact)) 789*4882a593Smuzhiyun 790*4882a593Smuzhiyun /* 791*4882a593Smuzhiyun * These macros can be used in mx31_gpio_mux() and have the form 792*4882a593Smuzhiyun * MUX_[contact name]__[pin function] 793*4882a593Smuzhiyun */ 794*4882a593Smuzhiyun #define MUX_RXD1__UART1_RXD_MUX IOMUX_MODE(MUX_CTL_RXD1, MUX_CTL_FUNC) 795*4882a593Smuzhiyun #define MUX_TXD1__UART1_TXD_MUX IOMUX_MODE(MUX_CTL_TXD1, MUX_CTL_FUNC) 796*4882a593Smuzhiyun #define MUX_RTS1__UART1_RTS_B IOMUX_MODE(MUX_CTL_RTS1, MUX_CTL_FUNC) 797*4882a593Smuzhiyun #define MUX_CTS1__UART1_CTS_B IOMUX_MODE(MUX_CTL_CTS1, MUX_CTL_FUNC) 798*4882a593Smuzhiyun 799*4882a593Smuzhiyun #define MUX_RXD2__UART2_RXD_MUX IOMUX_MODE(MUX_CTL_RXD2, MUX_CTL_FUNC) 800*4882a593Smuzhiyun #define MUX_TXD2__UART2_TXD_MUX IOMUX_MODE(MUX_CTL_TXD2, MUX_CTL_FUNC) 801*4882a593Smuzhiyun #define MUX_RTS2__UART2_RTS_B IOMUX_MODE(MUX_CTL_RTS2, MUX_CTL_FUNC) 802*4882a593Smuzhiyun #define MUX_CTS2__UART2_CTS_B IOMUX_MODE(MUX_CTL_CTS2, MUX_CTL_FUNC) 803*4882a593Smuzhiyun 804*4882a593Smuzhiyun #define MUX_CSPI2_SS0__CSPI2_SS0_B IOMUX_MODE(MUX_CTL_CSPI2_SS0, MUX_CTL_FUNC) 805*4882a593Smuzhiyun #define MUX_CSPI2_SS1__CSPI2_SS1_B IOMUX_MODE(MUX_CTL_CSPI2_SS1, MUX_CTL_FUNC) 806*4882a593Smuzhiyun #define MUX_CSPI2_SS2__CSPI2_SS2_B IOMUX_MODE(MUX_CTL_CSPI2_SS2, MUX_CTL_FUNC) 807*4882a593Smuzhiyun #define MUX_CSPI2_MOSI__CSPI2_MOSI IOMUX_MODE(MUX_CTL_CSPI2_MOSI, MUX_CTL_FUNC) 808*4882a593Smuzhiyun #define MUX_CSPI2_MISO__CSPI2_MISO IOMUX_MODE(MUX_CTL_CSPI2_MISO, MUX_CTL_FUNC) 809*4882a593Smuzhiyun #define MUX_CSPI2_SPI_RDY__CSPI2_DATAREADY_B \ 810*4882a593Smuzhiyun IOMUX_MODE(MUX_CTL_CSPI2_SPI_RDY, MUX_CTL_FUNC) 811*4882a593Smuzhiyun #define MUX_CSPI2_SCLK__CSPI2_CLK IOMUX_MODE(MUX_CTL_CSPI2_SCLK, MUX_CTL_FUNC) 812*4882a593Smuzhiyun 813*4882a593Smuzhiyun #define MUX_CSPI1_SS0__CSPI1_SS0_B IOMUX_MODE(MUX_CTL_CSPI1_SS0, MUX_CTL_FUNC) 814*4882a593Smuzhiyun #define MUX_CSPI1_SS1__CSPI1_SS1_B IOMUX_MODE(MUX_CTL_CSPI1_SS1, MUX_CTL_FUNC) 815*4882a593Smuzhiyun #define MUX_CSPI1_SS2__CSPI1_SS2_B IOMUX_MODE(MUX_CTL_CSPI1_SS2, MUX_CTL_FUNC) 816*4882a593Smuzhiyun #define MUX_CSPI1_MOSI__CSPI1_MOSI IOMUX_MODE(MUX_CTL_CSPI1_MOSI, MUX_CTL_FUNC) 817*4882a593Smuzhiyun #define MUX_CSPI1_MISO__CSPI1_MISO IOMUX_MODE(MUX_CTL_CSPI1_MISO, MUX_CTL_FUNC) 818*4882a593Smuzhiyun #define MUX_CSPI1_SPI_RDY__CSPI1_DATAREADY_B \ 819*4882a593Smuzhiyun IOMUX_MODE(MUX_CTL_CSPI1_SPI_RDY, MUX_CTL_FUNC) 820*4882a593Smuzhiyun #define MUX_CSPI1_SCLK__CSPI1_CLK IOMUX_MODE(MUX_CTL_CSPI1_SCLK, MUX_CTL_FUNC) 821*4882a593Smuzhiyun 822*4882a593Smuzhiyun #define MUX_CSPI2_MOSI__I2C2_SCL IOMUX_MODE(MUX_CTL_CSPI2_MOSI, MUX_CTL_ALT1) 823*4882a593Smuzhiyun #define MUX_CSPI2_MISO__I2C2_SDA IOMUX_MODE(MUX_CTL_CSPI2_MISO, MUX_CTL_ALT1) 824*4882a593Smuzhiyun 825*4882a593Smuzhiyun /* PAD control registers for SDR/DDR */ 826*4882a593Smuzhiyun #define IOMUXC_SW_PAD_CTL_SDCKE1_SDCLK_SDCLK_B (IOMUXC_BASE + 0x26C) 827*4882a593Smuzhiyun #define IOMUXC_SW_PAD_CTL_CAS_SDWE_SDCKE0 (IOMUXC_BASE + 0x270) 828*4882a593Smuzhiyun #define IOMUXC_SW_PAD_CTL_BCLK_RW_RAS (IOMUXC_BASE + 0x274) 829*4882a593Smuzhiyun #define IOMUXC_SW_PAD_CTL_CS5_ECB_LBA (IOMUXC_BASE + 0x278) 830*4882a593Smuzhiyun #define IOMUXC_SW_PAD_CTL_CS2_CS3_CS4 (IOMUXC_BASE + 0x27C) 831*4882a593Smuzhiyun #define IOMUXC_SW_PAD_CTL_OE_CS0_CS1 (IOMUXC_BASE + 0x280) 832*4882a593Smuzhiyun #define IOMUXC_SW_PAD_CTL_DQM3_EB0_EB1 (IOMUXC_BASE + 0x284) 833*4882a593Smuzhiyun #define IOMUXC_SW_PAD_CTL_DQM0_DQM1_DQM2 (IOMUXC_BASE + 0x288) 834*4882a593Smuzhiyun #define IOMUXC_SW_PAD_CTL_SD29_SD30_SD31 (IOMUXC_BASE + 0x28C) 835*4882a593Smuzhiyun #define IOMUXC_SW_PAD_CTL_SD26_SD27_SD28 (IOMUXC_BASE + 0x290) 836*4882a593Smuzhiyun #define IOMUXC_SW_PAD_CTL_SD23_SD24_SD25 (IOMUXC_BASE + 0x294) 837*4882a593Smuzhiyun #define IOMUXC_SW_PAD_CTL_SD20_SD21_SD22 (IOMUXC_BASE + 0x298) 838*4882a593Smuzhiyun #define IOMUXC_SW_PAD_CTL_SD17_SD18_SD19 (IOMUXC_BASE + 0x29C) 839*4882a593Smuzhiyun #define IOMUXC_SW_PAD_CTL_SD14_SD15_SD16 (IOMUXC_BASE + 0x2A0) 840*4882a593Smuzhiyun #define IOMUXC_SW_PAD_CTL_SD11_SD12_SD13 (IOMUXC_BASE + 0x2A4) 841*4882a593Smuzhiyun #define IOMUXC_SW_PAD_CTL_SD8_SD9_SD10 (IOMUXC_BASE + 0x2A8) 842*4882a593Smuzhiyun #define IOMUXC_SW_PAD_CTL_SD5_SD6_SD7 (IOMUXC_BASE + 0x2AC) 843*4882a593Smuzhiyun #define IOMUXC_SW_PAD_CTL_SD2_SD3_SD4 (IOMUXC_BASE + 0x2B0) 844*4882a593Smuzhiyun #define IOMUXC_SW_PAD_CTL_SDBA0_SD0_SD1 (IOMUXC_BASE + 0x2B4) 845*4882a593Smuzhiyun #define IOMUXC_SW_PAD_CTL_A24_A25_SDBA1 (IOMUXC_BASE + 0x2B8) 846*4882a593Smuzhiyun #define IOMUXC_SW_PAD_CTL_A21_A22_A23 (IOMUXC_BASE + 0x2BC) 847*4882a593Smuzhiyun #define IOMUXC_SW_PAD_CTL_A18_A19_A20 (IOMUXC_BASE + 0x2C0) 848*4882a593Smuzhiyun #define IOMUXC_SW_PAD_CTL_A15_A16_A17 (IOMUXC_BASE + 0x2C4) 849*4882a593Smuzhiyun #define IOMUXC_SW_PAD_CTL_A12_A13_A14 (IOMUXC_BASE + 0x2C8) 850*4882a593Smuzhiyun #define IOMUXC_SW_PAD_CTL_A10_MA10_A11 (IOMUXC_BASE + 0x2CC) 851*4882a593Smuzhiyun #define IOMUXC_SW_PAD_CTL_A7_A8_A9 (IOMUXC_BASE + 0x2D0) 852*4882a593Smuzhiyun #define IOMUXC_SW_PAD_CTL_A4_A5_A6 (IOMUXC_BASE + 0x2D4) 853*4882a593Smuzhiyun #define IOMUXC_SW_PAD_CTL_A1_A2_A3 (IOMUXC_BASE + 0x2D8) 854*4882a593Smuzhiyun #define IOMUXC_SW_PAD_CTL_VPG0_VPG1_A0 (IOMUXC_BASE + 0x2DC) 855*4882a593Smuzhiyun 856*4882a593Smuzhiyun /* 857*4882a593Smuzhiyun * Memory regions and CS 858*4882a593Smuzhiyun */ 859*4882a593Smuzhiyun #define IPU_MEM_BASE 0x70000000 860*4882a593Smuzhiyun #define CSD0_BASE 0x80000000 861*4882a593Smuzhiyun #define CSD1_BASE 0x90000000 862*4882a593Smuzhiyun #define CS0_BASE 0xA0000000 863*4882a593Smuzhiyun #define CS1_BASE 0xA8000000 864*4882a593Smuzhiyun #define CS2_BASE 0xB0000000 865*4882a593Smuzhiyun #define CS3_BASE 0xB2000000 866*4882a593Smuzhiyun #define CS4_BASE 0xB4000000 867*4882a593Smuzhiyun #define CS4_PSRAM_BASE 0xB5000000 868*4882a593Smuzhiyun #define CS5_BASE 0xB6000000 869*4882a593Smuzhiyun #define PCMCIA_MEM_BASE 0xC0000000 870*4882a593Smuzhiyun 871*4882a593Smuzhiyun /* 872*4882a593Smuzhiyun * NAND controller 873*4882a593Smuzhiyun */ 874*4882a593Smuzhiyun #define NFC_BASE_ADDR 0xB8000000 875*4882a593Smuzhiyun 876*4882a593Smuzhiyun /* SD card controller */ 877*4882a593Smuzhiyun #define SDHC1_BASE_ADDR 0x50004000 878*4882a593Smuzhiyun #define SDHC2_BASE_ADDR 0x50008000 879*4882a593Smuzhiyun 880*4882a593Smuzhiyun /* 881*4882a593Smuzhiyun * Internal RAM (16KB) 882*4882a593Smuzhiyun */ 883*4882a593Smuzhiyun #define IRAM_BASE_ADDR 0x1FFFC000 884*4882a593Smuzhiyun #define IRAM_SIZE (16 * 1024) 885*4882a593Smuzhiyun 886*4882a593Smuzhiyun #define MX31_AIPS1_BASE_ADDR 0x43f00000 887*4882a593Smuzhiyun #define IMX_USB_BASE (MX31_AIPS1_BASE_ADDR + 0x88000) 888*4882a593Smuzhiyun #define IMX_USB_PORT_OFFSET 0x200 889*4882a593Smuzhiyun 890*4882a593Smuzhiyun /* 891*4882a593Smuzhiyun * CSPI register definitions 892*4882a593Smuzhiyun */ 893*4882a593Smuzhiyun #define MXC_CSPI 894*4882a593Smuzhiyun #define MXC_CSPICTRL_EN (1 << 0) 895*4882a593Smuzhiyun #define MXC_CSPICTRL_MODE (1 << 1) 896*4882a593Smuzhiyun #define MXC_CSPICTRL_XCH (1 << 2) 897*4882a593Smuzhiyun #define MXC_CSPICTRL_SMC (1 << 3) 898*4882a593Smuzhiyun #define MXC_CSPICTRL_POL (1 << 4) 899*4882a593Smuzhiyun #define MXC_CSPICTRL_PHA (1 << 5) 900*4882a593Smuzhiyun #define MXC_CSPICTRL_SSCTL (1 << 6) 901*4882a593Smuzhiyun #define MXC_CSPICTRL_SSPOL (1 << 7) 902*4882a593Smuzhiyun #define MXC_CSPICTRL_CHIPSELECT(x) (((x) & 0x3) << 24) 903*4882a593Smuzhiyun #define MXC_CSPICTRL_BITCOUNT(x) (((x) & 0x1f) << 8) 904*4882a593Smuzhiyun #define MXC_CSPICTRL_DATARATE(x) (((x) & 0x7) << 16) 905*4882a593Smuzhiyun #define MXC_CSPICTRL_TC (1 << 8) 906*4882a593Smuzhiyun #define MXC_CSPICTRL_RXOVF (1 << 6) 907*4882a593Smuzhiyun #define MXC_CSPICTRL_MAXBITS 0x1f 908*4882a593Smuzhiyun 909*4882a593Smuzhiyun #define MXC_CSPIPERIOD_32KHZ (1 << 15) 910*4882a593Smuzhiyun #define MAX_SPI_BYTES 4 911*4882a593Smuzhiyun 912*4882a593Smuzhiyun 913*4882a593Smuzhiyun #define MXC_SPI_BASE_ADDRESSES \ 914*4882a593Smuzhiyun 0x43fa4000, \ 915*4882a593Smuzhiyun 0x50010000, \ 916*4882a593Smuzhiyun 0x53f84000, 917*4882a593Smuzhiyun 918*4882a593Smuzhiyun /* 919*4882a593Smuzhiyun * Generic timer support 920*4882a593Smuzhiyun */ 921*4882a593Smuzhiyun #ifdef CONFIG_MX31_CLK32 922*4882a593Smuzhiyun #define CONFIG_SYS_TIMER_RATE CONFIG_MX31_CLK32 923*4882a593Smuzhiyun #else 924*4882a593Smuzhiyun #define CONFIG_SYS_TIMER_RATE 32768 925*4882a593Smuzhiyun #endif 926*4882a593Smuzhiyun 927*4882a593Smuzhiyun #endif /* __ASM_ARCH_MX31_IMX_REGS_H */ 928