1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Copyright 2014 Freescale Semiconductor, Inc. 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 5*4882a593Smuzhiyun */ 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun #ifndef __ASM_ARCH_LS102XA_IMMAP_H_ 8*4882a593Smuzhiyun #define __ASM_ARCH_LS102XA_IMMAP_H_ 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun #define SVR_MAJ(svr) (((svr) >> 4) & 0xf) 11*4882a593Smuzhiyun #define SVR_MIN(svr) (((svr) >> 0) & 0xf) 12*4882a593Smuzhiyun #define SVR_SOC_VER(svr) (((svr) >> 8) & 0x7ff) 13*4882a593Smuzhiyun #define IS_E_PROCESSOR(svr) (svr & 0x80000) 14*4882a593Smuzhiyun #define IS_SVR_REV(svr, maj, min) \ 15*4882a593Smuzhiyun ((SVR_MAJ(svr) == maj) && (SVR_MIN(svr) == min)) 16*4882a593Smuzhiyun 17*4882a593Smuzhiyun #define SOC_VER_SLS1020 0x00 18*4882a593Smuzhiyun #define SOC_VER_LS1020 0x10 19*4882a593Smuzhiyun #define SOC_VER_LS1021 0x11 20*4882a593Smuzhiyun #define SOC_VER_LS1022 0x12 21*4882a593Smuzhiyun 22*4882a593Smuzhiyun #define SOC_MAJOR_VER_1_0 0x1 23*4882a593Smuzhiyun #define SOC_MAJOR_VER_2_0 0x2 24*4882a593Smuzhiyun 25*4882a593Smuzhiyun #define CCSR_BRR_OFFSET 0xe4 26*4882a593Smuzhiyun #define CCSR_SCRATCHRW1_OFFSET 0x200 27*4882a593Smuzhiyun 28*4882a593Smuzhiyun #define RCWSR0_SYS_PLL_RAT_SHIFT 25 29*4882a593Smuzhiyun #define RCWSR0_SYS_PLL_RAT_MASK 0x1f 30*4882a593Smuzhiyun #define RCWSR0_MEM_PLL_RAT_SHIFT 16 31*4882a593Smuzhiyun #define RCWSR0_MEM_PLL_RAT_MASK 0x3f 32*4882a593Smuzhiyun 33*4882a593Smuzhiyun #define RCWSR4_SRDS1_PRTCL_SHIFT 24 34*4882a593Smuzhiyun #define RCWSR4_SRDS1_PRTCL_MASK 0xff000000 35*4882a593Smuzhiyun 36*4882a593Smuzhiyun #define TIMER_COMP_VAL 0xffffffffffffffffull 37*4882a593Smuzhiyun #define ARCH_TIMER_CTRL_ENABLE (1 << 0) 38*4882a593Smuzhiyun #define SYS_COUNTER_CTRL_ENABLE (1 << 24) 39*4882a593Smuzhiyun 40*4882a593Smuzhiyun #define DCFG_CCSR_PORSR1_RCW_MASK 0xff800000 41*4882a593Smuzhiyun #define DCFG_CCSR_PORSR1_RCW_SRC_I2C 0x24800000 42*4882a593Smuzhiyun 43*4882a593Smuzhiyun #define DCFG_DCSR_PORCR1 0 44*4882a593Smuzhiyun 45*4882a593Smuzhiyun /* 46*4882a593Smuzhiyun * Define default values for some CCSR macros to make header files cleaner 47*4882a593Smuzhiyun * 48*4882a593Smuzhiyun * To completely disable CCSR relocation in a board header file, define 49*4882a593Smuzhiyun * CONFIG_SYS_CCSR_DO_NOT_RELOCATE. This will force CONFIG_SYS_CCSRBAR_PHYS 50*4882a593Smuzhiyun * to a value that is the same as CONFIG_SYS_CCSRBAR. 51*4882a593Smuzhiyun */ 52*4882a593Smuzhiyun 53*4882a593Smuzhiyun #ifdef CONFIG_SYS_CCSRBAR_PHYS 54*4882a593Smuzhiyun #error "Do not define CONFIG_SYS_CCSRBAR_PHYS directly." 55*4882a593Smuzhiyun #endif 56*4882a593Smuzhiyun 57*4882a593Smuzhiyun #ifdef CONFIG_SYS_CCSR_DO_NOT_RELOCATE 58*4882a593Smuzhiyun #undef CONFIG_SYS_CCSRBAR_PHYS_HIGH 59*4882a593Smuzhiyun #undef CONFIG_SYS_CCSRBAR_PHYS_LOW 60*4882a593Smuzhiyun #define CONFIG_SYS_CCSRBAR_PHYS_HIGH 0 61*4882a593Smuzhiyun #endif 62*4882a593Smuzhiyun 63*4882a593Smuzhiyun #ifndef CONFIG_SYS_CCSRBAR 64*4882a593Smuzhiyun #define CONFIG_SYS_CCSRBAR CONFIG_SYS_IMMR 65*4882a593Smuzhiyun #endif 66*4882a593Smuzhiyun 67*4882a593Smuzhiyun #ifndef CONFIG_SYS_CCSRBAR_PHYS_HIGH 68*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT 69*4882a593Smuzhiyun #define CONFIG_SYS_CCSRBAR_PHYS_HIGH 0xf 70*4882a593Smuzhiyun #else 71*4882a593Smuzhiyun #define CONFIG_SYS_CCSRBAR_PHYS_HIGH 0 72*4882a593Smuzhiyun #endif 73*4882a593Smuzhiyun #endif 74*4882a593Smuzhiyun 75*4882a593Smuzhiyun #ifndef CONFIG_SYS_CCSRBAR_PHYS_LOW 76*4882a593Smuzhiyun #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_IMMR 77*4882a593Smuzhiyun #endif 78*4882a593Smuzhiyun 79*4882a593Smuzhiyun #define CONFIG_SYS_CCSRBAR_PHYS ((CONFIG_SYS_CCSRBAR_PHYS_HIGH * 1ull) << 32 | \ 80*4882a593Smuzhiyun CONFIG_SYS_CCSRBAR_PHYS_LOW) 81*4882a593Smuzhiyun 82*4882a593Smuzhiyun struct sys_info { 83*4882a593Smuzhiyun unsigned long freq_processor[CONFIG_MAX_CPUS]; 84*4882a593Smuzhiyun unsigned long freq_systembus; 85*4882a593Smuzhiyun unsigned long freq_ddrbus; 86*4882a593Smuzhiyun unsigned long freq_localbus; 87*4882a593Smuzhiyun }; 88*4882a593Smuzhiyun 89*4882a593Smuzhiyun /* Device Configuration and Pin Control */ 90*4882a593Smuzhiyun struct ccsr_gur { 91*4882a593Smuzhiyun u32 porsr1; /* POR status 1 */ 92*4882a593Smuzhiyun u32 porsr2; /* POR status 2 */ 93*4882a593Smuzhiyun u8 res_008[0x20-0x8]; 94*4882a593Smuzhiyun u32 gpporcr1; /* General-purpose POR configuration */ 95*4882a593Smuzhiyun u32 gpporcr2; 96*4882a593Smuzhiyun u32 dcfg_fusesr; /* Fuse status register */ 97*4882a593Smuzhiyun u8 res_02c[0x70-0x2c]; 98*4882a593Smuzhiyun u32 devdisr; /* Device disable control */ 99*4882a593Smuzhiyun u32 devdisr2; /* Device disable control 2 */ 100*4882a593Smuzhiyun u32 devdisr3; /* Device disable control 3 */ 101*4882a593Smuzhiyun u32 devdisr4; /* Device disable control 4 */ 102*4882a593Smuzhiyun u32 devdisr5; /* Device disable control 5 */ 103*4882a593Smuzhiyun u8 res_084[0x94-0x84]; 104*4882a593Smuzhiyun u32 coredisru; /* uppper portion for support of 64 cores */ 105*4882a593Smuzhiyun u32 coredisrl; /* lower portion for support of 64 cores */ 106*4882a593Smuzhiyun u8 res_09c[0xa4-0x9c]; 107*4882a593Smuzhiyun u32 svr; /* System version */ 108*4882a593Smuzhiyun u8 res_0a8[0xb0-0xa8]; 109*4882a593Smuzhiyun u32 rstcr; /* Reset control */ 110*4882a593Smuzhiyun u32 rstrqpblsr; /* Reset request preboot loader status */ 111*4882a593Smuzhiyun u8 res_0b8[0xc0-0xb8]; 112*4882a593Smuzhiyun u32 rstrqmr1; /* Reset request mask */ 113*4882a593Smuzhiyun u8 res_0c4[0xc8-0xc4]; 114*4882a593Smuzhiyun u32 rstrqsr1; /* Reset request status */ 115*4882a593Smuzhiyun u8 res_0cc[0xd4-0xcc]; 116*4882a593Smuzhiyun u32 rstrqwdtmrl; /* Reset request WDT mask */ 117*4882a593Smuzhiyun u8 res_0d8[0xdc-0xd8]; 118*4882a593Smuzhiyun u32 rstrqwdtsrl; /* Reset request WDT status */ 119*4882a593Smuzhiyun u8 res_0e0[0xe4-0xe0]; 120*4882a593Smuzhiyun u32 brrl; /* Boot release */ 121*4882a593Smuzhiyun u8 res_0e8[0x100-0xe8]; 122*4882a593Smuzhiyun u32 rcwsr[16]; /* Reset control word status */ 123*4882a593Smuzhiyun #define RCW_SB_EN_REG_INDEX 7 124*4882a593Smuzhiyun #define RCW_SB_EN_MASK 0x00200000 125*4882a593Smuzhiyun u8 res_140[0x200-0x140]; 126*4882a593Smuzhiyun u32 scratchrw[4]; /* Scratch Read/Write */ 127*4882a593Smuzhiyun u8 res_210[0x300-0x210]; 128*4882a593Smuzhiyun u32 scratchw1r[4]; /* Scratch Read (Write once) */ 129*4882a593Smuzhiyun u8 res_310[0x400-0x310]; 130*4882a593Smuzhiyun u32 crstsr; 131*4882a593Smuzhiyun u8 res_404[0x550-0x404]; 132*4882a593Smuzhiyun u32 sataliodnr; 133*4882a593Smuzhiyun u8 res_554[0x604-0x554]; 134*4882a593Smuzhiyun u32 pamubypenr; 135*4882a593Smuzhiyun u32 dmacr1; 136*4882a593Smuzhiyun u8 res_60c[0x740-0x60c]; /* add more registers when needed */ 137*4882a593Smuzhiyun u32 tp_ityp[64]; /* Topology Initiator Type Register */ 138*4882a593Smuzhiyun struct { 139*4882a593Smuzhiyun u32 upper; 140*4882a593Smuzhiyun u32 lower; 141*4882a593Smuzhiyun } tp_cluster[1]; /* Core Cluster n Topology Register */ 142*4882a593Smuzhiyun u8 res_848[0xe60-0x848]; 143*4882a593Smuzhiyun u32 ddrclkdr; 144*4882a593Smuzhiyun u8 res_e60[0xe68-0xe64]; 145*4882a593Smuzhiyun u32 ifcclkdr; 146*4882a593Smuzhiyun u8 res_e68[0xe80-0xe6c]; 147*4882a593Smuzhiyun u32 sdhcpcr; 148*4882a593Smuzhiyun }; 149*4882a593Smuzhiyun 150*4882a593Smuzhiyun #define SCFG_ETSECDMAMCR_LE_BD_FR 0x00000c00 151*4882a593Smuzhiyun #define SCFG_SNPCNFGCR_SEC_RD_WR 0xc0000000 152*4882a593Smuzhiyun #define SCFG_ETSECCMCR_GE2_CLK125 0x04000000 153*4882a593Smuzhiyun #define SCFG_ETSECCMCR_GE0_CLK125 0x00000000 154*4882a593Smuzhiyun #define SCFG_ETSECCMCR_GE1_CLK125 0x08000000 155*4882a593Smuzhiyun #define SCFG_PIXCLKCR_PXCKEN 0x80000000 156*4882a593Smuzhiyun #define SCFG_QSPI_CLKSEL 0xc0100000 157*4882a593Smuzhiyun #define SCFG_SNPCNFGCR_SEC_RD_WR 0xc0000000 158*4882a593Smuzhiyun #define SCFG_SNPCNFGCR_DCU_RD_WR 0x03000000 159*4882a593Smuzhiyun #define SCFG_SNPCNFGCR_SATA_RD_WR 0x00c00000 160*4882a593Smuzhiyun #define SCFG_SNPCNFGCR_USB3_RD_WR 0x00300000 161*4882a593Smuzhiyun #define SCFG_SNPCNFGCR_DBG_RD_WR 0x000c0000 162*4882a593Smuzhiyun #define SCFG_SNPCNFGCR_EDMA_SNP 0x00020000 163*4882a593Smuzhiyun #define SCFG_ENDIANCR_LE 0x80000000 164*4882a593Smuzhiyun #define SCFG_DPSLPCR_WDRR_EN 0x00000001 165*4882a593Smuzhiyun #define SCFG_PMCINTECR_LPUART 0x40000000 166*4882a593Smuzhiyun #define SCFG_PMCINTECR_FTM 0x20000000 167*4882a593Smuzhiyun #define SCFG_PMCINTECR_GPIO 0x10000000 168*4882a593Smuzhiyun #define SCFG_PMCINTECR_IRQ0 0x08000000 169*4882a593Smuzhiyun #define SCFG_PMCINTECR_IRQ1 0x04000000 170*4882a593Smuzhiyun #define SCFG_PMCINTECR_ETSECRXG0 0x00800000 171*4882a593Smuzhiyun #define SCFG_PMCINTECR_ETSECRXG1 0x00400000 172*4882a593Smuzhiyun #define SCFG_PMCINTECR_ETSECERRG0 0x00080000 173*4882a593Smuzhiyun #define SCFG_PMCINTECR_ETSECERRG1 0x00040000 174*4882a593Smuzhiyun #define SCFG_CLUSTERPMCR_WFIL2EN 0x80000000 175*4882a593Smuzhiyun 176*4882a593Smuzhiyun /* Supplemental Configuration Unit */ 177*4882a593Smuzhiyun struct ccsr_scfg { 178*4882a593Smuzhiyun u32 dpslpcr; 179*4882a593Smuzhiyun u32 resv0[2]; 180*4882a593Smuzhiyun u32 etsecclkdpslpcr; 181*4882a593Smuzhiyun u32 resv1[5]; 182*4882a593Smuzhiyun u32 fuseovrdcr; 183*4882a593Smuzhiyun u32 pixclkcr; 184*4882a593Smuzhiyun u32 resv2[5]; 185*4882a593Smuzhiyun u32 spimsicr; 186*4882a593Smuzhiyun u32 resv3[6]; 187*4882a593Smuzhiyun u32 pex1pmwrcr; 188*4882a593Smuzhiyun u32 pex1pmrdsr; 189*4882a593Smuzhiyun u32 resv4[3]; 190*4882a593Smuzhiyun u32 usb3prm1cr; 191*4882a593Smuzhiyun u32 usb4prm2cr; 192*4882a593Smuzhiyun u32 pex1rdmsgpldlsbsr; 193*4882a593Smuzhiyun u32 pex1rdmsgpldmsbsr; 194*4882a593Smuzhiyun u32 pex2rdmsgpldlsbsr; 195*4882a593Smuzhiyun u32 pex2rdmsgpldmsbsr; 196*4882a593Smuzhiyun u32 pex1rdmmsgrqsr; 197*4882a593Smuzhiyun u32 pex2rdmmsgrqsr; 198*4882a593Smuzhiyun u32 spimsiclrcr; 199*4882a593Smuzhiyun u32 pexmscportsr[2]; 200*4882a593Smuzhiyun u32 pex2pmwrcr; 201*4882a593Smuzhiyun u32 resv5[24]; 202*4882a593Smuzhiyun u32 mac1_streamid; 203*4882a593Smuzhiyun u32 mac2_streamid; 204*4882a593Smuzhiyun u32 mac3_streamid; 205*4882a593Smuzhiyun u32 pex1_streamid; 206*4882a593Smuzhiyun u32 pex2_streamid; 207*4882a593Smuzhiyun u32 dma_streamid; 208*4882a593Smuzhiyun u32 sata_streamid; 209*4882a593Smuzhiyun u32 usb3_streamid; 210*4882a593Smuzhiyun u32 qe_streamid; 211*4882a593Smuzhiyun u32 sdhc_streamid; 212*4882a593Smuzhiyun u32 adma_streamid; 213*4882a593Smuzhiyun u32 letechsftrstcr; 214*4882a593Smuzhiyun u32 core0_sft_rst; 215*4882a593Smuzhiyun u32 core1_sft_rst; 216*4882a593Smuzhiyun u32 resv6[1]; 217*4882a593Smuzhiyun u32 usb_hi_addr; 218*4882a593Smuzhiyun u32 etsecclkadjcr; 219*4882a593Smuzhiyun u32 sai_clk; 220*4882a593Smuzhiyun u32 resv7[1]; 221*4882a593Smuzhiyun u32 dcu_streamid; 222*4882a593Smuzhiyun u32 usb2_streamid; 223*4882a593Smuzhiyun u32 ftm_reset; 224*4882a593Smuzhiyun u32 altcbar; 225*4882a593Smuzhiyun u32 qspi_cfg; 226*4882a593Smuzhiyun u32 pmcintecr; 227*4882a593Smuzhiyun u32 pmcintlecr; 228*4882a593Smuzhiyun u32 pmcintsr; 229*4882a593Smuzhiyun u32 qos1; 230*4882a593Smuzhiyun u32 qos2; 231*4882a593Smuzhiyun u32 qos3; 232*4882a593Smuzhiyun u32 cci_cfg; 233*4882a593Smuzhiyun u32 endiancr; 234*4882a593Smuzhiyun u32 etsecdmamcr; 235*4882a593Smuzhiyun u32 usb3prm3cr; 236*4882a593Smuzhiyun u32 resv9[1]; 237*4882a593Smuzhiyun u32 debug_streamid; 238*4882a593Smuzhiyun u32 resv10[5]; 239*4882a593Smuzhiyun u32 snpcnfgcr; 240*4882a593Smuzhiyun u32 hrstcr; 241*4882a593Smuzhiyun u32 intpcr; 242*4882a593Smuzhiyun u32 resv12[20]; 243*4882a593Smuzhiyun u32 scfgrevcr; 244*4882a593Smuzhiyun u32 coresrencr; 245*4882a593Smuzhiyun u32 pex2pmrdsr; 246*4882a593Smuzhiyun u32 eddrtqcfg; 247*4882a593Smuzhiyun u32 ddrc2cr; 248*4882a593Smuzhiyun u32 ddrc3cr; 249*4882a593Smuzhiyun u32 ddrc4cr; 250*4882a593Smuzhiyun u32 ddrgcr; 251*4882a593Smuzhiyun u32 resv13[120]; 252*4882a593Smuzhiyun u32 qeioclkcr; 253*4882a593Smuzhiyun u32 etsecmcr; 254*4882a593Smuzhiyun u32 sdhciovserlcr; 255*4882a593Smuzhiyun u32 resv14[61]; 256*4882a593Smuzhiyun u32 sparecr[8]; 257*4882a593Smuzhiyun u32 resv15[248]; 258*4882a593Smuzhiyun u32 core0sftrstsr; 259*4882a593Smuzhiyun u32 clusterpmcr; 260*4882a593Smuzhiyun }; 261*4882a593Smuzhiyun 262*4882a593Smuzhiyun /* Clocking */ 263*4882a593Smuzhiyun struct ccsr_clk { 264*4882a593Smuzhiyun struct { 265*4882a593Smuzhiyun u32 clkcncsr; /* core cluster n clock control status */ 266*4882a593Smuzhiyun u8 res_004[0x1c]; 267*4882a593Smuzhiyun } clkcsr[2]; 268*4882a593Smuzhiyun u8 res_040[0x7c0]; /* 0x100 */ 269*4882a593Smuzhiyun struct { 270*4882a593Smuzhiyun u32 pllcngsr; 271*4882a593Smuzhiyun u8 res_804[0x1c]; 272*4882a593Smuzhiyun } pllcgsr[2]; 273*4882a593Smuzhiyun u8 res_840[0x1c0]; 274*4882a593Smuzhiyun u32 clkpcsr; /* 0xa00 Platform clock domain control/status */ 275*4882a593Smuzhiyun u8 res_a04[0x1fc]; 276*4882a593Smuzhiyun u32 pllpgsr; /* 0xc00 Platform PLL General Status */ 277*4882a593Smuzhiyun u8 res_c04[0x1c]; 278*4882a593Smuzhiyun u32 plldgsr; /* 0xc20 DDR PLL General Status */ 279*4882a593Smuzhiyun u8 res_c24[0x3dc]; 280*4882a593Smuzhiyun }; 281*4882a593Smuzhiyun 282*4882a593Smuzhiyun /* System Counter */ 283*4882a593Smuzhiyun struct sctr_regs { 284*4882a593Smuzhiyun u32 cntcr; 285*4882a593Smuzhiyun u32 cntsr; 286*4882a593Smuzhiyun u32 cntcv1; 287*4882a593Smuzhiyun u32 cntcv2; 288*4882a593Smuzhiyun u32 resv1[4]; 289*4882a593Smuzhiyun u32 cntfid0; 290*4882a593Smuzhiyun u32 cntfid1; 291*4882a593Smuzhiyun u32 resv2[1002]; 292*4882a593Smuzhiyun u32 counterid[12]; 293*4882a593Smuzhiyun }; 294*4882a593Smuzhiyun 295*4882a593Smuzhiyun #define MAX_SERDES 1 296*4882a593Smuzhiyun #define SRDS_MAX_LANES 4 297*4882a593Smuzhiyun #define SRDS_MAX_BANK 2 298*4882a593Smuzhiyun 299*4882a593Smuzhiyun #define SRDS_RSTCTL_RST 0x80000000 300*4882a593Smuzhiyun #define SRDS_RSTCTL_RSTDONE 0x40000000 301*4882a593Smuzhiyun #define SRDS_RSTCTL_RSTERR 0x20000000 302*4882a593Smuzhiyun #define SRDS_RSTCTL_SWRST 0x10000000 303*4882a593Smuzhiyun #define SRDS_RSTCTL_SDEN 0x00000020 304*4882a593Smuzhiyun #define SRDS_RSTCTL_SDRST_B 0x00000040 305*4882a593Smuzhiyun #define SRDS_RSTCTL_PLLRST_B 0x00000080 306*4882a593Smuzhiyun #define SRDS_PLLCR0_POFF 0x80000000 307*4882a593Smuzhiyun #define SRDS_PLLCR0_RFCK_SEL_MASK 0x70000000 308*4882a593Smuzhiyun #define SRDS_PLLCR0_RFCK_SEL_100 0x00000000 309*4882a593Smuzhiyun #define SRDS_PLLCR0_RFCK_SEL_125 0x10000000 310*4882a593Smuzhiyun #define SRDS_PLLCR0_RFCK_SEL_156_25 0x20000000 311*4882a593Smuzhiyun #define SRDS_PLLCR0_RFCK_SEL_150 0x30000000 312*4882a593Smuzhiyun #define SRDS_PLLCR0_RFCK_SEL_161_13 0x40000000 313*4882a593Smuzhiyun #define SRDS_PLLCR0_RFCK_SEL_122_88 0x50000000 314*4882a593Smuzhiyun #define SRDS_PLLCR0_PLL_LCK 0x00800000 315*4882a593Smuzhiyun #define SRDS_PLLCR0_FRATE_SEL_MASK 0x000f0000 316*4882a593Smuzhiyun #define SRDS_PLLCR0_FRATE_SEL_5 0x00000000 317*4882a593Smuzhiyun #define SRDS_PLLCR0_FRATE_SEL_3_75 0x00050000 318*4882a593Smuzhiyun #define SRDS_PLLCR0_FRATE_SEL_5_15 0x00060000 319*4882a593Smuzhiyun #define SRDS_PLLCR0_FRATE_SEL_4 0x00070000 320*4882a593Smuzhiyun #define SRDS_PLLCR0_FRATE_SEL_3_12 0x00090000 321*4882a593Smuzhiyun #define SRDS_PLLCR0_FRATE_SEL_3 0x000a0000 322*4882a593Smuzhiyun #define SRDS_PLLCR1_PLL_BWSEL 0x08000000 323*4882a593Smuzhiyun 324*4882a593Smuzhiyun struct ccsr_serdes { 325*4882a593Smuzhiyun struct { 326*4882a593Smuzhiyun u32 rstctl; /* Reset Control Register */ 327*4882a593Smuzhiyun 328*4882a593Smuzhiyun u32 pllcr0; /* PLL Control Register 0 */ 329*4882a593Smuzhiyun 330*4882a593Smuzhiyun u32 pllcr1; /* PLL Control Register 1 */ 331*4882a593Smuzhiyun u32 res_0c; /* 0x00c */ 332*4882a593Smuzhiyun u32 pllcr3; 333*4882a593Smuzhiyun u32 pllcr4; 334*4882a593Smuzhiyun u8 res_18[0x20-0x18]; 335*4882a593Smuzhiyun } bank[2]; 336*4882a593Smuzhiyun u8 res_40[0x90-0x40]; 337*4882a593Smuzhiyun u32 srdstcalcr; /* 0x90 TX Calibration Control */ 338*4882a593Smuzhiyun u8 res_94[0xa0-0x94]; 339*4882a593Smuzhiyun u32 srdsrcalcr; /* 0xa0 RX Calibration Control */ 340*4882a593Smuzhiyun u8 res_a4[0xb0-0xa4]; 341*4882a593Smuzhiyun u32 srdsgr0; /* 0xb0 General Register 0 */ 342*4882a593Smuzhiyun u8 res_b4[0xe0-0xb4]; 343*4882a593Smuzhiyun u32 srdspccr0; /* 0xe0 Protocol Converter Config 0 */ 344*4882a593Smuzhiyun u32 srdspccr1; /* 0xe4 Protocol Converter Config 1 */ 345*4882a593Smuzhiyun u32 srdspccr2; /* 0xe8 Protocol Converter Config 2 */ 346*4882a593Smuzhiyun u32 srdspccr3; /* 0xec Protocol Converter Config 3 */ 347*4882a593Smuzhiyun u32 srdspccr4; /* 0xf0 Protocol Converter Config 4 */ 348*4882a593Smuzhiyun u8 res_f4[0x100-0xf4]; 349*4882a593Smuzhiyun struct { 350*4882a593Smuzhiyun u32 lnpssr; /* 0x100, 0x120, ..., 0x1e0 */ 351*4882a593Smuzhiyun u8 res_104[0x120-0x104]; 352*4882a593Smuzhiyun } srdslnpssr[4]; 353*4882a593Smuzhiyun u8 res_180[0x300-0x180]; 354*4882a593Smuzhiyun u32 srdspexeqcr; 355*4882a593Smuzhiyun u32 srdspexeqpcr[11]; 356*4882a593Smuzhiyun u8 res_330[0x400-0x330]; 357*4882a593Smuzhiyun u32 srdspexapcr; 358*4882a593Smuzhiyun u8 res_404[0x440-0x404]; 359*4882a593Smuzhiyun u32 srdspexbpcr; 360*4882a593Smuzhiyun u8 res_444[0x800-0x444]; 361*4882a593Smuzhiyun struct { 362*4882a593Smuzhiyun u32 gcr0; /* 0x800 General Control Register 0 */ 363*4882a593Smuzhiyun u32 gcr1; /* 0x804 General Control Register 1 */ 364*4882a593Smuzhiyun u32 gcr2; /* 0x808 General Control Register 2 */ 365*4882a593Smuzhiyun u32 sscr0; 366*4882a593Smuzhiyun u32 recr0; /* 0x810 Receive Equalization Control */ 367*4882a593Smuzhiyun u32 recr1; 368*4882a593Smuzhiyun u32 tecr0; /* 0x818 Transmit Equalization Control */ 369*4882a593Smuzhiyun u32 sscr1; 370*4882a593Smuzhiyun u32 ttlcr0; /* 0x820 Transition Tracking Loop Ctrl 0 */ 371*4882a593Smuzhiyun u8 res_824[0x83c-0x824]; 372*4882a593Smuzhiyun u32 tcsr3; 373*4882a593Smuzhiyun } lane[4]; /* Lane A, B, C, D, E, F, G, H */ 374*4882a593Smuzhiyun u8 res_a00[0x1000-0xa00]; /* from 0xa00 to 0xfff */ 375*4882a593Smuzhiyun }; 376*4882a593Smuzhiyun 377*4882a593Smuzhiyun #define CCI400_CTRLORD_TERM_BARRIER 0x00000008 378*4882a593Smuzhiyun #define CCI400_CTRLORD_EN_BARRIER 0 379*4882a593Smuzhiyun #define CCI400_SHAORD_NON_SHAREABLE 0x00000002 380*4882a593Smuzhiyun #define CCI400_DVM_MESSAGE_REQ_EN 0x00000002 381*4882a593Smuzhiyun #define CCI400_SNOOP_REQ_EN 0x00000001 382*4882a593Smuzhiyun 383*4882a593Smuzhiyun /* CCI-400 registers */ 384*4882a593Smuzhiyun struct ccsr_cci400 { 385*4882a593Smuzhiyun u32 ctrl_ord; /* Control Override */ 386*4882a593Smuzhiyun u32 spec_ctrl; /* Speculation Control */ 387*4882a593Smuzhiyun u32 secure_access; /* Secure Access */ 388*4882a593Smuzhiyun u32 status; /* Status */ 389*4882a593Smuzhiyun u32 impr_err; /* Imprecise Error */ 390*4882a593Smuzhiyun u8 res_14[0x100 - 0x14]; 391*4882a593Smuzhiyun u32 pmcr; /* Performance Monitor Control */ 392*4882a593Smuzhiyun u8 res_104[0xfd0 - 0x104]; 393*4882a593Smuzhiyun u32 pid[8]; /* Peripheral ID */ 394*4882a593Smuzhiyun u32 cid[4]; /* Component ID */ 395*4882a593Smuzhiyun struct { 396*4882a593Smuzhiyun u32 snoop_ctrl; /* Snoop Control */ 397*4882a593Smuzhiyun u32 sha_ord; /* Shareable Override */ 398*4882a593Smuzhiyun u8 res_1008[0x1100 - 0x1008]; 399*4882a593Smuzhiyun u32 rc_qos_ord; /* read channel QoS Value Override */ 400*4882a593Smuzhiyun u32 wc_qos_ord; /* read channel QoS Value Override */ 401*4882a593Smuzhiyun u8 res_1108[0x110c - 0x1108]; 402*4882a593Smuzhiyun u32 qos_ctrl; /* QoS Control */ 403*4882a593Smuzhiyun u32 max_ot; /* Max OT */ 404*4882a593Smuzhiyun u8 res_1114[0x1130 - 0x1114]; 405*4882a593Smuzhiyun u32 target_lat; /* Target Latency */ 406*4882a593Smuzhiyun u32 latency_regu; /* Latency Regulation */ 407*4882a593Smuzhiyun u32 qos_range; /* QoS Range */ 408*4882a593Smuzhiyun u8 res_113c[0x2000 - 0x113c]; 409*4882a593Smuzhiyun } slave[5]; /* Slave Interface */ 410*4882a593Smuzhiyun u8 res_6000[0x9004 - 0x6000]; 411*4882a593Smuzhiyun u32 cycle_counter; /* Cycle counter */ 412*4882a593Smuzhiyun u32 count_ctrl; /* Count Control */ 413*4882a593Smuzhiyun u32 overflow_status; /* Overflow Flag Status */ 414*4882a593Smuzhiyun u8 res_9010[0xa000 - 0x9010]; 415*4882a593Smuzhiyun struct { 416*4882a593Smuzhiyun u32 event_select; /* Event Select */ 417*4882a593Smuzhiyun u32 event_count; /* Event Count */ 418*4882a593Smuzhiyun u32 counter_ctrl; /* Counter Control */ 419*4882a593Smuzhiyun u32 overflow_status; /* Overflow Flag Status */ 420*4882a593Smuzhiyun u8 res_a010[0xb000 - 0xa010]; 421*4882a593Smuzhiyun } pcounter[4]; /* Performance Counter */ 422*4882a593Smuzhiyun u8 res_e004[0x10000 - 0xe004]; 423*4882a593Smuzhiyun }; 424*4882a593Smuzhiyun 425*4882a593Smuzhiyun /* AHCI (sata) register map */ 426*4882a593Smuzhiyun struct ccsr_ahci { 427*4882a593Smuzhiyun u32 res1[0xa4/4]; /* 0x0 - 0xa4 */ 428*4882a593Smuzhiyun u32 pcfg; /* port config */ 429*4882a593Smuzhiyun u32 ppcfg; /* port phy1 config */ 430*4882a593Smuzhiyun u32 pp2c; /* port phy2 config */ 431*4882a593Smuzhiyun u32 pp3c; /* port phy3 config */ 432*4882a593Smuzhiyun u32 pp4c; /* port phy4 config */ 433*4882a593Smuzhiyun u32 pp5c; /* port phy5 config */ 434*4882a593Smuzhiyun u32 paxic; /* port AXI config */ 435*4882a593Smuzhiyun u32 axicc; /* AXI cache control */ 436*4882a593Smuzhiyun u32 axipc; /* AXI PROT control */ 437*4882a593Smuzhiyun u32 ptc; /* port Trans Config */ 438*4882a593Smuzhiyun u32 pts; /* port Trans Status */ 439*4882a593Smuzhiyun u32 plc; /* port link config */ 440*4882a593Smuzhiyun u32 plc1; /* port link config1 */ 441*4882a593Smuzhiyun u32 plc2; /* port link config2 */ 442*4882a593Smuzhiyun u32 pls; /* port link status */ 443*4882a593Smuzhiyun u32 pls1; /* port link status1 */ 444*4882a593Smuzhiyun u32 pcmdc; /* port CMD config */ 445*4882a593Smuzhiyun u32 ppcs; /* port phy control status */ 446*4882a593Smuzhiyun u32 pberr; /* port 0/1 BIST error */ 447*4882a593Smuzhiyun u32 cmds; /* port 0/1 CMD status error */ 448*4882a593Smuzhiyun }; 449*4882a593Smuzhiyun 450*4882a593Smuzhiyun #define RCPM_POWMGTCSR 0x130 451*4882a593Smuzhiyun #define RCPM_POWMGTCSR_SERDES_PW 0x80000000 452*4882a593Smuzhiyun #define RCPM_POWMGTCSR_LPM20_REQ 0x00100000 453*4882a593Smuzhiyun #define RCPM_POWMGTCSR_LPM20_ST 0x00000200 454*4882a593Smuzhiyun #define RCPM_POWMGTCSR_P_LPM20_ST 0x00000100 455*4882a593Smuzhiyun #define RCPM_IPPDEXPCR0 0x140 456*4882a593Smuzhiyun #define RCPM_IPPDEXPCR0_ETSEC 0x80000000 457*4882a593Smuzhiyun #define RCPM_IPPDEXPCR0_GPIO 0x00000040 458*4882a593Smuzhiyun #define RCPM_IPPDEXPCR1 0x144 459*4882a593Smuzhiyun #define RCPM_IPPDEXPCR1_LPUART 0x40000000 460*4882a593Smuzhiyun #define RCPM_IPPDEXPCR1_FLEXTIMER 0x20000000 461*4882a593Smuzhiyun #define RCPM_IPPDEXPCR1_OCRAM1 0x10000000 462*4882a593Smuzhiyun #define RCPM_NFIQOUTR 0x15c 463*4882a593Smuzhiyun #define RCPM_NIRQOUTR 0x16c 464*4882a593Smuzhiyun #define RCPM_DSIMSKR 0x18c 465*4882a593Smuzhiyun #define RCPM_CLPCL10SETR 0x1c4 466*4882a593Smuzhiyun #define RCPM_CLPCL10SETR_C0 0x00000001 467*4882a593Smuzhiyun 468*4882a593Smuzhiyun struct ccsr_rcpm { 469*4882a593Smuzhiyun u8 rev1[0x4c]; 470*4882a593Smuzhiyun u32 twaitsr; 471*4882a593Smuzhiyun u8 rev2[0xe0]; 472*4882a593Smuzhiyun u32 powmgtcsr; 473*4882a593Smuzhiyun u8 rev3[0xc]; 474*4882a593Smuzhiyun u32 ippdexpcr0; 475*4882a593Smuzhiyun u32 ippdexpcr1; 476*4882a593Smuzhiyun u8 rev4[0x14]; 477*4882a593Smuzhiyun u32 nfiqoutr; 478*4882a593Smuzhiyun u8 rev5[0xc]; 479*4882a593Smuzhiyun u32 nirqoutr; 480*4882a593Smuzhiyun u8 rev6[0x1c]; 481*4882a593Smuzhiyun u32 dsimskr; 482*4882a593Smuzhiyun u8 rev7[0x34]; 483*4882a593Smuzhiyun u32 clpcl10setr; 484*4882a593Smuzhiyun }; 485*4882a593Smuzhiyun 486*4882a593Smuzhiyun uint get_svr(void); 487*4882a593Smuzhiyun 488*4882a593Smuzhiyun #endif /* __ASM_ARCH_LS102XA_IMMAP_H_ */ 489