xref: /OK3568_Linux_fs/u-boot/arch/arm/include/asm/arch-lpc32xx/clk.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2011 by Vladimir Zapolskiy <vz@mleia.com>
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #ifndef _LPC32XX_CLK_H
8*4882a593Smuzhiyun #define _LPC32XX_CLK_H
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <asm/types.h>
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #define OSC_CLK_FREQUENCY	13000000
13*4882a593Smuzhiyun #define RTC_CLK_FREQUENCY	32768
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun /* Clocking and Power Control Registers */
16*4882a593Smuzhiyun struct clk_pm_regs {
17*4882a593Smuzhiyun 	u32 reserved0[5];
18*4882a593Smuzhiyun 	u32 boot_map;		/* Boot Map Control Register		*/
19*4882a593Smuzhiyun 	u32 p0_intr_er;		/* Port 0/1 Start and Interrupt Enable	*/
20*4882a593Smuzhiyun 	u32 usbdiv_ctrl;	/* USB Clock Pre-Divide Register	*/
21*4882a593Smuzhiyun 	/* Internal Start Signal Sources Registers	*/
22*4882a593Smuzhiyun 	u32 start_er_int;	/* Start Enable Register		*/
23*4882a593Smuzhiyun 	u32 start_rsr_int;	/* Start Raw Status Register		*/
24*4882a593Smuzhiyun 	u32 start_sr_int;	/* Start Status Register		*/
25*4882a593Smuzhiyun 	u32 start_apr_int;	/* Start Activation Polarity Register	*/
26*4882a593Smuzhiyun 	/* Device Pin Start Signal Sources Registers	*/
27*4882a593Smuzhiyun 	u32 start_er_pin;	/* Start Enable Register		*/
28*4882a593Smuzhiyun 	u32 start_rsr_pin;	/* Start Raw Status Register		*/
29*4882a593Smuzhiyun 	u32 start_sr_pin;	/* Start Status Register		*/
30*4882a593Smuzhiyun 	u32 start_apr_pin;	/* Start Activation Polarity Register	*/
31*4882a593Smuzhiyun 	/* Clock Control Registers			*/
32*4882a593Smuzhiyun 	u32 hclkdiv_ctrl;	/* HCLK Divider Control Register	*/
33*4882a593Smuzhiyun 	u32 pwr_ctrl;		/* Power Control Register		*/
34*4882a593Smuzhiyun 	u32 pll397_ctrl;	/* PLL397 Control Register		*/
35*4882a593Smuzhiyun 	u32 osc_ctrl;		/* Main Oscillator Control Register	*/
36*4882a593Smuzhiyun 	u32 sysclk_ctrl;	/* SYSCLK Control Register		*/
37*4882a593Smuzhiyun 	u32 lcdclk_ctrl;	/* LCD Clock Control Register		*/
38*4882a593Smuzhiyun 	u32 hclkpll_ctrl;	/* HCLK PLL Control Register		*/
39*4882a593Smuzhiyun 	u32 reserved1;
40*4882a593Smuzhiyun 	u32 adclk_ctrl1;	/* ADC Clock Control1 Register		*/
41*4882a593Smuzhiyun 	u32 usb_ctrl;		/* USB Control Register			*/
42*4882a593Smuzhiyun 	u32 sdramclk_ctrl;	/* SDRAM Clock Control Register		*/
43*4882a593Smuzhiyun 	u32 ddr_lap_nom;	/* DDR Calibration Nominal Value	*/
44*4882a593Smuzhiyun 	u32 ddr_lap_count;	/* DDR Calibration Measured Value	*/
45*4882a593Smuzhiyun 	u32 ddr_cal_delay;	/* DDR Calibration Delay Value		*/
46*4882a593Smuzhiyun 	u32 ssp_ctrl;		/* SSP Control Register			*/
47*4882a593Smuzhiyun 	u32 i2s_ctrl;		/* I2S Clock Control Register		*/
48*4882a593Smuzhiyun 	u32 ms_ctrl;		/* Memory Card Control Register		*/
49*4882a593Smuzhiyun 	u32 reserved2[3];
50*4882a593Smuzhiyun 	u32 macclk_ctrl;	/* Ethernet MAC Clock Control Register	*/
51*4882a593Smuzhiyun 	u32 reserved3[4];
52*4882a593Smuzhiyun 	u32 test_clk;		/* Test Clock Selection Register	*/
53*4882a593Smuzhiyun 	u32 sw_int;		/* Software Interrupt Register		*/
54*4882a593Smuzhiyun 	u32 i2cclk_ctrl;	/* I2C Clock Control Register		*/
55*4882a593Smuzhiyun 	u32 keyclk_ctrl;	/* Keyboard Scan Clock Control Register	*/
56*4882a593Smuzhiyun 	u32 adclk_ctrl;		/* ADC Clock Control Register		*/
57*4882a593Smuzhiyun 	u32 pwmclk_ctrl;	/* PWM Clock Control Register		*/
58*4882a593Smuzhiyun 	u32 timclk_ctrl;	/* Watchdog and Highspeed Timer Control */
59*4882a593Smuzhiyun 	u32 timclk_ctrl1;	/* Motor and Timer Clock Control	*/
60*4882a593Smuzhiyun 	u32 spi_ctrl;		/* SPI Control Register			*/
61*4882a593Smuzhiyun 	u32 flashclk_ctrl;	/* NAND Flash Clock Control Register	*/
62*4882a593Smuzhiyun 	u32 reserved4;
63*4882a593Smuzhiyun 	u32 u3clk;		/* UART 3 Clock Control Register	*/
64*4882a593Smuzhiyun 	u32 u4clk;		/* UART 4 Clock Control Register	*/
65*4882a593Smuzhiyun 	u32 u5clk;		/* UART 5 Clock Control Register	*/
66*4882a593Smuzhiyun 	u32 u6clk;		/* UART 6 Clock Control Register	*/
67*4882a593Smuzhiyun 	u32 irdaclk;		/* IrDA Clock Control Register		*/
68*4882a593Smuzhiyun 	u32 uartclk_ctrl;	/* UART Clock Control Register		*/
69*4882a593Smuzhiyun 	u32 dmaclk_ctrl;	/* DMA Clock Control Register		*/
70*4882a593Smuzhiyun 	u32 autoclk_ctrl;	/* Autoclock Control Register		*/
71*4882a593Smuzhiyun };
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun /* HCLK Divider Control Register bits */
74*4882a593Smuzhiyun #define CLK_HCLK_DDRAM_MASK		(0x3 << 7)
75*4882a593Smuzhiyun #define CLK_HCLK_DDRAM_HALF		(0x2 << 7)
76*4882a593Smuzhiyun #define CLK_HCLK_DDRAM_NOMINAL		(0x1 << 7)
77*4882a593Smuzhiyun #define CLK_HCLK_DDRAM_STOPPED		(0x0 << 7)
78*4882a593Smuzhiyun #define CLK_HCLK_PERIPH_DIV_MASK	(0x1F << 2)
79*4882a593Smuzhiyun #define CLK_HCLK_PERIPH_DIV(n)		((((n) - 1) & 0x1F) << 2)
80*4882a593Smuzhiyun #define CLK_HCLK_ARM_PLL_DIV_MASK	(0x3 << 0)
81*4882a593Smuzhiyun #define CLK_HCLK_ARM_PLL_DIV_4		(0x2 << 0)
82*4882a593Smuzhiyun #define CLK_HCLK_ARM_PLL_DIV_2		(0x1 << 0)
83*4882a593Smuzhiyun #define CLK_HCLK_ARM_PLL_DIV_1		(0x0 << 0)
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun /* Power Control Register bits */
86*4882a593Smuzhiyun #define CLK_PWR_HCLK_RUN_PERIPH		(1 << 10)
87*4882a593Smuzhiyun #define CLK_PWR_EMC_SREFREQ		(1 << 9)
88*4882a593Smuzhiyun #define CLK_PWR_EMC_SREFREQ_UPDATE	(1 << 8)
89*4882a593Smuzhiyun #define CLK_PWR_SDRAM_SREFREQ		(1 << 7)
90*4882a593Smuzhiyun #define CLK_PWR_HIGHCORE_LEVEL		(1 << 5)
91*4882a593Smuzhiyun #define CLK_PWR_SYSCLKEN_LEVEL		(1 << 4)
92*4882a593Smuzhiyun #define CLK_PWR_SYSCLKEN_CTRL		(1 << 3)
93*4882a593Smuzhiyun #define CLK_PWR_NORMAL_RUN		(1 << 2)
94*4882a593Smuzhiyun #define CLK_PWR_HIGHCORE_CTRL		(1 << 1)
95*4882a593Smuzhiyun #define CLK_PWR_STOP_MODE		(1 << 0)
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun /* SYSCLK Control Register bits */
98*4882a593Smuzhiyun #define CLK_SYSCLK_PLL397		(1 << 1)
99*4882a593Smuzhiyun #define CLK_SYSCLK_MUX			(1 << 0)
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun /* HCLK PLL Control Register bits */
102*4882a593Smuzhiyun #define CLK_HCLK_PLL_OPERATING		(1 << 16)
103*4882a593Smuzhiyun #define CLK_HCLK_PLL_BYPASS		(1 << 15)
104*4882a593Smuzhiyun #define CLK_HCLK_PLL_DIRECT		(1 << 14)
105*4882a593Smuzhiyun #define CLK_HCLK_PLL_FEEDBACK		(1 << 13)
106*4882a593Smuzhiyun #define CLK_HCLK_PLL_POSTDIV_MASK	(0x3 << 11)
107*4882a593Smuzhiyun #define CLK_HCLK_PLL_POSTDIV_16		(0x3 << 11)
108*4882a593Smuzhiyun #define CLK_HCLK_PLL_POSTDIV_8		(0x2 << 11)
109*4882a593Smuzhiyun #define CLK_HCLK_PLL_POSTDIV_4		(0x1 << 11)
110*4882a593Smuzhiyun #define CLK_HCLK_PLL_POSTDIV_2		(0x0 << 11)
111*4882a593Smuzhiyun #define CLK_HCLK_PLL_PREDIV_MASK	(0x3 << 9)
112*4882a593Smuzhiyun #define CLK_HCLK_PLL_PREDIV_4		(0x3 << 9)
113*4882a593Smuzhiyun #define CLK_HCLK_PLL_PREDIV_3		(0x2 << 9)
114*4882a593Smuzhiyun #define CLK_HCLK_PLL_PREDIV_2		(0x1 << 9)
115*4882a593Smuzhiyun #define CLK_HCLK_PLL_PREDIV_1		(0x0 << 9)
116*4882a593Smuzhiyun #define CLK_HCLK_PLL_FEEDBACK_DIV_MASK	(0xFF << 1)
117*4882a593Smuzhiyun #define CLK_HCLK_PLL_FEEDBACK_DIV(n)	((((n) - 1) & 0xFF) << 1)
118*4882a593Smuzhiyun #define CLK_HCLK_PLL_LOCKED		(1 << 0)
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun /* Ethernet MAC Clock Control Register bits	*/
121*4882a593Smuzhiyun #define CLK_MAC_RMII			(0x3 << 3)
122*4882a593Smuzhiyun #define CLK_MAC_MII			(0x1 << 3)
123*4882a593Smuzhiyun #define CLK_MAC_MASTER			(1 << 2)
124*4882a593Smuzhiyun #define CLK_MAC_SLAVE			(1 << 1)
125*4882a593Smuzhiyun #define CLK_MAC_REG			(1 << 0)
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun /* I2C Clock Control Register bits	*/
128*4882a593Smuzhiyun #define CLK_I2C2_ENABLE			(1 << 1)
129*4882a593Smuzhiyun #define CLK_I2C1_ENABLE			(1 << 0)
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun /* Timer Clock Control1 Register bits */
132*4882a593Smuzhiyun #define CLK_TIMCLK_MOTOR		(1 << 6)
133*4882a593Smuzhiyun #define CLK_TIMCLK_TIMER3		(1 << 5)
134*4882a593Smuzhiyun #define CLK_TIMCLK_TIMER2		(1 << 4)
135*4882a593Smuzhiyun #define CLK_TIMCLK_TIMER1		(1 << 3)
136*4882a593Smuzhiyun #define CLK_TIMCLK_TIMER0		(1 << 2)
137*4882a593Smuzhiyun #define CLK_TIMCLK_TIMER5		(1 << 1)
138*4882a593Smuzhiyun #define CLK_TIMCLK_TIMER4		(1 << 0)
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun /* Timer Clock Control Register bits */
141*4882a593Smuzhiyun #define CLK_TIMCLK_HSTIMER		(1 << 1)
142*4882a593Smuzhiyun #define CLK_TIMCLK_WATCHDOG		(1 << 0)
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun /* UART Clock Control Register bits */
145*4882a593Smuzhiyun #define CLK_UART(n)			(1 << ((n) - 3))
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun /* UARTn Clock Select Registers bits */
148*4882a593Smuzhiyun #define CLK_UART_HCLK			(1 << 16)
149*4882a593Smuzhiyun #define CLK_UART_X_DIV(n)		(((n) & 0xFF) << 8)
150*4882a593Smuzhiyun #define CLK_UART_Y_DIV(n)		(((n) & 0xFF) << 0)
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun /* DMA Clock Control Register bits */
153*4882a593Smuzhiyun #define CLK_DMA_ENABLE			(1 << 0)
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun /* NAND Clock Control Register bits */
156*4882a593Smuzhiyun #define CLK_NAND_SLC			(1 << 0)
157*4882a593Smuzhiyun #define CLK_NAND_MLC			(1 << 1)
158*4882a593Smuzhiyun #define CLK_NAND_SLC_SELECT		(1 << 2)
159*4882a593Smuzhiyun #define CLK_NAND_MLC_INT		(1 << 5)
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun /* SSP Clock Control Register bits */
162*4882a593Smuzhiyun #define CLK_SSP0_ENABLE_CLOCK		(1 << 0)
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun /* SDRAMCLK register bits */
165*4882a593Smuzhiyun #define CLK_SDRAM_DDR_SEL		(1 << 1)
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun /* USB control register definitions */
168*4882a593Smuzhiyun #define CLK_USBCTRL_PLL_STS		(1 << 0)
169*4882a593Smuzhiyun #define CLK_USBCTRL_FDBK_PLUS1(n)	(((n) & 0xFF) << 1)
170*4882a593Smuzhiyun #define CLK_USBCTRL_POSTDIV_2POW(n)	(((n) & 0x3) << 11)
171*4882a593Smuzhiyun #define CLK_USBCTRL_PLL_PWRUP		(1 << 16)
172*4882a593Smuzhiyun #define CLK_USBCTRL_CLK_EN1		(1 << 17)
173*4882a593Smuzhiyun #define CLK_USBCTRL_CLK_EN2		(1 << 18)
174*4882a593Smuzhiyun #define CLK_USBCTRL_BUS_KEEPER		(0x1 << 19)
175*4882a593Smuzhiyun #define CLK_USBCTRL_USBHSTND_EN		(1 << 21)
176*4882a593Smuzhiyun #define CLK_USBCTRL_USBDVND_EN		(1 << 22)
177*4882a593Smuzhiyun #define CLK_USBCTRL_HCLK_EN		(1 << 24)
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun unsigned int get_sys_clk_rate(void);
180*4882a593Smuzhiyun unsigned int get_hclk_pll_rate(void);
181*4882a593Smuzhiyun unsigned int get_hclk_clk_div(void);
182*4882a593Smuzhiyun unsigned int get_hclk_clk_rate(void);
183*4882a593Smuzhiyun unsigned int get_periph_clk_div(void);
184*4882a593Smuzhiyun unsigned int get_periph_clk_rate(void);
185*4882a593Smuzhiyun unsigned int get_sdram_clk_rate(void);
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun #endif /* _LPC32XX_CLK_H */
188