1*4882a593Smuzhiyun #ifndef _IMX_REGS_H 2*4882a593Smuzhiyun #define _IMX_REGS_H 3*4882a593Smuzhiyun 4*4882a593Smuzhiyun #define ARCH_MXC 5*4882a593Smuzhiyun 6*4882a593Smuzhiyun /* ------------------------------------------------------------------------ 7*4882a593Smuzhiyun * Motorola IMX system registers 8*4882a593Smuzhiyun * ------------------------------------------------------------------------ 9*4882a593Smuzhiyun * 10*4882a593Smuzhiyun */ 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun #define IO_ADDRESS(x) ((x) | IMX_IO_BASE) 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun # ifndef __ASSEMBLY__ 15*4882a593Smuzhiyun # define __REG(x) (*((volatile u32 *)IO_ADDRESS(x))) 16*4882a593Smuzhiyun # define __REG2(x,y) (*(volatile u32 *)((u32)&__REG(x) + (y))) 17*4882a593Smuzhiyun # else 18*4882a593Smuzhiyun # define __REG(x) (x) 19*4882a593Smuzhiyun # define __REG2(x,y) ((x)+(y)) 20*4882a593Smuzhiyun #endif 21*4882a593Smuzhiyun 22*4882a593Smuzhiyun #define IMX_IO_BASE 0x00200000 23*4882a593Smuzhiyun 24*4882a593Smuzhiyun /* 25*4882a593Smuzhiyun * Register BASEs, based on OFFSETs 26*4882a593Smuzhiyun * 27*4882a593Smuzhiyun */ 28*4882a593Smuzhiyun #define IMX_AIPI1_BASE (0x00000 + IMX_IO_BASE) 29*4882a593Smuzhiyun #define IMX_WDT_BASE (0x01000 + IMX_IO_BASE) 30*4882a593Smuzhiyun #define IMX_TIM1_BASE (0x02000 + IMX_IO_BASE) 31*4882a593Smuzhiyun #define IMX_TIM2_BASE (0x03000 + IMX_IO_BASE) 32*4882a593Smuzhiyun #define IMX_RTC_BASE (0x04000 + IMX_IO_BASE) 33*4882a593Smuzhiyun #define IMX_LCDC_BASE (0x05000 + IMX_IO_BASE) 34*4882a593Smuzhiyun #define IMX_UART1_BASE (0x06000 + IMX_IO_BASE) 35*4882a593Smuzhiyun #define IMX_UART2_BASE (0x07000 + IMX_IO_BASE) 36*4882a593Smuzhiyun #define IMX_PWM_BASE (0x08000 + IMX_IO_BASE) 37*4882a593Smuzhiyun #define IMX_DMAC_BASE (0x09000 + IMX_IO_BASE) 38*4882a593Smuzhiyun #define IMX_AIPI2_BASE (0x10000 + IMX_IO_BASE) 39*4882a593Smuzhiyun #define IMX_SIM_BASE (0x11000 + IMX_IO_BASE) 40*4882a593Smuzhiyun #define IMX_USBD_BASE (0x12000 + IMX_IO_BASE) 41*4882a593Smuzhiyun #define IMX_SPI1_BASE (0x13000 + IMX_IO_BASE) 42*4882a593Smuzhiyun #define IMX_MMC_BASE (0x14000 + IMX_IO_BASE) 43*4882a593Smuzhiyun #define IMX_ASP_BASE (0x15000 + IMX_IO_BASE) 44*4882a593Smuzhiyun #define IMX_BTA_BASE (0x16000 + IMX_IO_BASE) 45*4882a593Smuzhiyun #define I2C1_BASE_ADDR (0x17000 + IMX_IO_BASE) 46*4882a593Smuzhiyun #define IMX_SSI_BASE (0x18000 + IMX_IO_BASE) 47*4882a593Smuzhiyun #define IMX_SPI2_BASE (0x19000 + IMX_IO_BASE) 48*4882a593Smuzhiyun #define IMX_MSHC_BASE (0x1A000 + IMX_IO_BASE) 49*4882a593Smuzhiyun #define IMX_PLL_BASE (0x1B000 + IMX_IO_BASE) 50*4882a593Smuzhiyun #define IMX_SYSCTRL_BASE (0x1B800 + IMX_IO_BASE) 51*4882a593Smuzhiyun #define IMX_GPIO_BASE (0x1C000 + IMX_IO_BASE) 52*4882a593Smuzhiyun #define IMX_EIM_BASE (0x20000 + IMX_IO_BASE) 53*4882a593Smuzhiyun #define IMX_SDRAMC_BASE (0x21000 + IMX_IO_BASE) 54*4882a593Smuzhiyun #define IMX_MMA_BASE (0x22000 + IMX_IO_BASE) 55*4882a593Smuzhiyun #define IMX_AITC_BASE (0x23000 + IMX_IO_BASE) 56*4882a593Smuzhiyun #define IMX_CSI_BASE (0x24000 + IMX_IO_BASE) 57*4882a593Smuzhiyun 58*4882a593Smuzhiyun /* Watchdog Registers*/ 59*4882a593Smuzhiyun 60*4882a593Smuzhiyun #define WCR __REG(IMX_WDT_BASE + 0x00) /* Watchdog Control Register */ 61*4882a593Smuzhiyun #define WSR __REG(IMX_WDT_BASE + 0x04) /* Watchdog Service Register */ 62*4882a593Smuzhiyun #define WSTR __REG(IMX_WDT_BASE + 0x08) /* Watchdog Status Register */ 63*4882a593Smuzhiyun 64*4882a593Smuzhiyun /* SYSCTRL Registers */ 65*4882a593Smuzhiyun #define SIDR __REG(IMX_SYSCTRL_BASE + 0x4) /* Silicon ID Register */ 66*4882a593Smuzhiyun #define FMCR __REG(IMX_SYSCTRL_BASE + 0x8) /* Function Multiplex Control Register */ 67*4882a593Smuzhiyun #define GPCR __REG(IMX_SYSCTRL_BASE + 0xC) /* Function Multiplex Control Register */ 68*4882a593Smuzhiyun 69*4882a593Smuzhiyun /* Chip Select Registers */ 70*4882a593Smuzhiyun #define CS0U __REG(IMX_EIM_BASE) /* Chip Select 0 Upper Register */ 71*4882a593Smuzhiyun #define CS0L __REG(IMX_EIM_BASE + 0x4) /* Chip Select 0 Lower Register */ 72*4882a593Smuzhiyun #define CS1U __REG(IMX_EIM_BASE + 0x8) /* Chip Select 1 Upper Register */ 73*4882a593Smuzhiyun #define CS1L __REG(IMX_EIM_BASE + 0xc) /* Chip Select 1 Lower Register */ 74*4882a593Smuzhiyun #define CS2U __REG(IMX_EIM_BASE + 0x10) /* Chip Select 2 Upper Register */ 75*4882a593Smuzhiyun #define CS2L __REG(IMX_EIM_BASE + 0x14) /* Chip Select 2 Lower Register */ 76*4882a593Smuzhiyun #define CS3U __REG(IMX_EIM_BASE + 0x18) /* Chip Select 3 Upper Register */ 77*4882a593Smuzhiyun #define CS3L __REG(IMX_EIM_BASE + 0x1c) /* Chip Select 3 Lower Register */ 78*4882a593Smuzhiyun #define CS4U __REG(IMX_EIM_BASE + 0x20) /* Chip Select 4 Upper Register */ 79*4882a593Smuzhiyun #define CS4L __REG(IMX_EIM_BASE + 0x24) /* Chip Select 4 Lower Register */ 80*4882a593Smuzhiyun #define CS5U __REG(IMX_EIM_BASE + 0x28) /* Chip Select 5 Upper Register */ 81*4882a593Smuzhiyun #define CS5L __REG(IMX_EIM_BASE + 0x2c) /* Chip Select 5 Lower Register */ 82*4882a593Smuzhiyun #define EIM __REG(IMX_EIM_BASE + 0x30) /* EIM Configuration Register */ 83*4882a593Smuzhiyun 84*4882a593Smuzhiyun /* SDRAM controller registers */ 85*4882a593Smuzhiyun 86*4882a593Smuzhiyun #define SDCTL0 __REG(IMX_SDRAMC_BASE) /* SDRAM 0 Control Register */ 87*4882a593Smuzhiyun #define SDCTL1 __REG(IMX_SDRAMC_BASE + 0x4) /* SDRAM 1 Control Register */ 88*4882a593Smuzhiyun #define SDMISC __REG(IMX_SDRAMC_BASE + 0x14) /* Miscellaneous Register */ 89*4882a593Smuzhiyun #define SDRST __REG(IMX_SDRAMC_BASE + 0x18) /* SDRAM Reset Register */ 90*4882a593Smuzhiyun 91*4882a593Smuzhiyun /* PLL registers */ 92*4882a593Smuzhiyun #define CSCR __REG(IMX_PLL_BASE) /* Clock Source Control Register */ 93*4882a593Smuzhiyun #define CSCR_SPLL_RESTART (1<<22) 94*4882a593Smuzhiyun #define CSCR_MPLL_RESTART (1<<21) 95*4882a593Smuzhiyun #define CSCR_SYSTEM_SEL (1<<16) 96*4882a593Smuzhiyun #define CSCR_BCLK_DIV (0xf<<10) 97*4882a593Smuzhiyun #define CSCR_MPU_PRESC (1<<15) 98*4882a593Smuzhiyun #define CSCR_SPEN (1<<1) 99*4882a593Smuzhiyun #define CSCR_MPEN (1<<0) 100*4882a593Smuzhiyun 101*4882a593Smuzhiyun #define MPCTL0 __REG(IMX_PLL_BASE + 0x4) /* MCU PLL Control Register 0 */ 102*4882a593Smuzhiyun #define MPCTL1 __REG(IMX_PLL_BASE + 0x8) /* MCU PLL and System Clock Register 1 */ 103*4882a593Smuzhiyun #define SPCTL0 __REG(IMX_PLL_BASE + 0xc) /* System PLL Control Register 0 */ 104*4882a593Smuzhiyun #define SPCTL1 __REG(IMX_PLL_BASE + 0x10) /* System PLL Control Register 1 */ 105*4882a593Smuzhiyun #define PCDR __REG(IMX_PLL_BASE + 0x20) /* Peripheral Clock Divider Register */ 106*4882a593Smuzhiyun 107*4882a593Smuzhiyun /* 108*4882a593Smuzhiyun * GPIO Module and I/O Multiplexer 109*4882a593Smuzhiyun * x = 0..3 for reg_A, reg_B, reg_C, reg_D 110*4882a593Smuzhiyun */ 111*4882a593Smuzhiyun #define DDIR(x) __REG2(IMX_GPIO_BASE + 0x00, ((x) & 3) << 8) 112*4882a593Smuzhiyun #define OCR1(x) __REG2(IMX_GPIO_BASE + 0x04, ((x) & 3) << 8) 113*4882a593Smuzhiyun #define OCR2(x) __REG2(IMX_GPIO_BASE + 0x08, ((x) & 3) << 8) 114*4882a593Smuzhiyun #define ICONFA1(x) __REG2(IMX_GPIO_BASE + 0x0c, ((x) & 3) << 8) 115*4882a593Smuzhiyun #define ICONFA2(x) __REG2(IMX_GPIO_BASE + 0x10, ((x) & 3) << 8) 116*4882a593Smuzhiyun #define ICONFB1(x) __REG2(IMX_GPIO_BASE + 0x14, ((x) & 3) << 8) 117*4882a593Smuzhiyun #define ICONFB2(x) __REG2(IMX_GPIO_BASE + 0x18, ((x) & 3) << 8) 118*4882a593Smuzhiyun #define DR(x) __REG2(IMX_GPIO_BASE + 0x1c, ((x) & 3) << 8) 119*4882a593Smuzhiyun #define GIUS(x) __REG2(IMX_GPIO_BASE + 0x20, ((x) & 3) << 8) 120*4882a593Smuzhiyun #define SSR(x) __REG2(IMX_GPIO_BASE + 0x24, ((x) & 3) << 8) 121*4882a593Smuzhiyun #define ICR1(x) __REG2(IMX_GPIO_BASE + 0x28, ((x) & 3) << 8) 122*4882a593Smuzhiyun #define ICR2(x) __REG2(IMX_GPIO_BASE + 0x2c, ((x) & 3) << 8) 123*4882a593Smuzhiyun #define IMR(x) __REG2(IMX_GPIO_BASE + 0x30, ((x) & 3) << 8) 124*4882a593Smuzhiyun #define ISR(x) __REG2(IMX_GPIO_BASE + 0x34, ((x) & 3) << 8) 125*4882a593Smuzhiyun #define GPR(x) __REG2(IMX_GPIO_BASE + 0x38, ((x) & 3) << 8) 126*4882a593Smuzhiyun #define SWR(x) __REG2(IMX_GPIO_BASE + 0x3c, ((x) & 3) << 8) 127*4882a593Smuzhiyun #define PUEN(x) __REG2(IMX_GPIO_BASE + 0x40, ((x) & 3) << 8) 128*4882a593Smuzhiyun 129*4882a593Smuzhiyun #define GPIO_PORT_MAX 3 130*4882a593Smuzhiyun 131*4882a593Smuzhiyun #define GPIO_PIN_MASK 0x1f 132*4882a593Smuzhiyun #define GPIO_PORT_MASK (0x3 << 5) 133*4882a593Smuzhiyun 134*4882a593Smuzhiyun #define GPIO_PORT_SHIFT 5 135*4882a593Smuzhiyun #define GPIO_PORTA (0<<5) 136*4882a593Smuzhiyun #define GPIO_PORTB (1<<5) 137*4882a593Smuzhiyun #define GPIO_PORTC (2<<5) 138*4882a593Smuzhiyun #define GPIO_PORTD (3<<5) 139*4882a593Smuzhiyun 140*4882a593Smuzhiyun #define GPIO_OUT (1<<7) 141*4882a593Smuzhiyun #define GPIO_IN (0<<7) 142*4882a593Smuzhiyun #define GPIO_PUEN (1<<8) 143*4882a593Smuzhiyun 144*4882a593Smuzhiyun #define GPIO_PF (0<<9) 145*4882a593Smuzhiyun #define GPIO_AF (1<<9) 146*4882a593Smuzhiyun 147*4882a593Smuzhiyun #define GPIO_OCR_SHIFT 10 148*4882a593Smuzhiyun #define GPIO_OCR_MASK (3<<10) 149*4882a593Smuzhiyun #define GPIO_AIN (0<<10) 150*4882a593Smuzhiyun #define GPIO_BIN (1<<10) 151*4882a593Smuzhiyun #define GPIO_CIN (2<<10) 152*4882a593Smuzhiyun #define GPIO_DR (3<<10) 153*4882a593Smuzhiyun 154*4882a593Smuzhiyun #define GPIO_AOUT_SHIFT 12 155*4882a593Smuzhiyun #define GPIO_AOUT_MASK (3<<12) 156*4882a593Smuzhiyun #define GPIO_AOUT (0<<12) 157*4882a593Smuzhiyun #define GPIO_AOUT_ISR (1<<12) 158*4882a593Smuzhiyun #define GPIO_AOUT_0 (2<<12) 159*4882a593Smuzhiyun #define GPIO_AOUT_1 (3<<12) 160*4882a593Smuzhiyun 161*4882a593Smuzhiyun #define GPIO_BOUT_SHIFT 14 162*4882a593Smuzhiyun #define GPIO_BOUT_MASK (3<<14) 163*4882a593Smuzhiyun #define GPIO_BOUT (0<<14) 164*4882a593Smuzhiyun #define GPIO_BOUT_ISR (1<<14) 165*4882a593Smuzhiyun #define GPIO_BOUT_0 (2<<14) 166*4882a593Smuzhiyun #define GPIO_BOUT_1 (3<<14) 167*4882a593Smuzhiyun 168*4882a593Smuzhiyun #define GPIO_GIUS (1<<16) 169*4882a593Smuzhiyun 170*4882a593Smuzhiyun /* assignements for GPIO alternate/primary functions */ 171*4882a593Smuzhiyun 172*4882a593Smuzhiyun /* FIXME: This list is not completed. The correct directions are 173*4882a593Smuzhiyun * missing on some (many) pins 174*4882a593Smuzhiyun */ 175*4882a593Smuzhiyun #define PA0_AIN_SPI2_CLK ( GPIO_GIUS | GPIO_PORTA | GPIO_OUT | 0 ) 176*4882a593Smuzhiyun #define PA0_AF_ETMTRACESYNC ( GPIO_PORTA | GPIO_AF | 0 ) 177*4882a593Smuzhiyun #define PA1_AOUT_SPI2_RXD ( GPIO_GIUS | GPIO_PORTA | GPIO_IN | 1 ) 178*4882a593Smuzhiyun #define PA1_PF_TIN ( GPIO_PORTA | GPIO_PF | 1 ) 179*4882a593Smuzhiyun #define PA2_PF_PWM0 ( GPIO_PORTA | GPIO_OUT | GPIO_PF | 2 ) 180*4882a593Smuzhiyun #define PA3_PF_CSI_MCLK ( GPIO_PORTA | GPIO_PF | 3 ) 181*4882a593Smuzhiyun #define PA4_PF_CSI_D0 ( GPIO_PORTA | GPIO_PF | 4 ) 182*4882a593Smuzhiyun #define PA5_PF_CSI_D1 ( GPIO_PORTA | GPIO_PF | 5 ) 183*4882a593Smuzhiyun #define PA6_PF_CSI_D2 ( GPIO_PORTA | GPIO_PF | 6 ) 184*4882a593Smuzhiyun #define PA7_PF_CSI_D3 ( GPIO_PORTA | GPIO_PF | 7 ) 185*4882a593Smuzhiyun #define PA8_PF_CSI_D4 ( GPIO_PORTA | GPIO_PF | 8 ) 186*4882a593Smuzhiyun #define PA9_PF_CSI_D5 ( GPIO_PORTA | GPIO_PF | 9 ) 187*4882a593Smuzhiyun #define PA10_PF_CSI_D6 ( GPIO_PORTA | GPIO_PF | 10 ) 188*4882a593Smuzhiyun #define PA11_PF_CSI_D7 ( GPIO_PORTA | GPIO_PF | 11 ) 189*4882a593Smuzhiyun #define PA12_PF_CSI_VSYNC ( GPIO_PORTA | GPIO_PF | 12 ) 190*4882a593Smuzhiyun #define PA13_PF_CSI_HSYNC ( GPIO_PORTA | GPIO_PF | 13 ) 191*4882a593Smuzhiyun #define PA14_PF_CSI_PIXCLK ( GPIO_PORTA | GPIO_PF | 14 ) 192*4882a593Smuzhiyun #define PA15_PF_I2C_SDA ( GPIO_PORTA | GPIO_OUT | GPIO_PF | 15 ) 193*4882a593Smuzhiyun #define PA16_PF_I2C_SCL ( GPIO_PORTA | GPIO_OUT | GPIO_PF | 16 ) 194*4882a593Smuzhiyun #define PA17_AF_ETMTRACEPKT4 ( GPIO_PORTA | GPIO_AF | 17 ) 195*4882a593Smuzhiyun #define PA17_AIN_SPI2_SS ( GPIO_GIUS | GPIO_PORTA | GPIO_OUT | 17 ) 196*4882a593Smuzhiyun #define PA18_AF_ETMTRACEPKT5 ( GPIO_PORTA | GPIO_AF | 18 ) 197*4882a593Smuzhiyun #define PA19_AF_ETMTRACEPKT6 ( GPIO_PORTA | GPIO_AF | 19 ) 198*4882a593Smuzhiyun #define PA20_AF_ETMTRACEPKT7 ( GPIO_PORTA | GPIO_AF | 20 ) 199*4882a593Smuzhiyun #define PA21_PF_A0 ( GPIO_PORTA | GPIO_PF | 21 ) 200*4882a593Smuzhiyun #define PA22_PF_CS4 ( GPIO_PORTA | GPIO_PF | 22 ) 201*4882a593Smuzhiyun #define PA23_PF_CS5 ( GPIO_PORTA | GPIO_PF | 23 ) 202*4882a593Smuzhiyun #define PA24_PF_A16 ( GPIO_PORTA | GPIO_PF | 24 ) 203*4882a593Smuzhiyun #define PA24_AF_ETMTRACEPKT0 ( GPIO_PORTA | GPIO_AF | 24 ) 204*4882a593Smuzhiyun #define PA25_PF_A17 ( GPIO_PORTA | GPIO_PF | 25 ) 205*4882a593Smuzhiyun #define PA25_AF_ETMTRACEPKT1 ( GPIO_PORTA | GPIO_AF | 25 ) 206*4882a593Smuzhiyun #define PA26_PF_A18 ( GPIO_PORTA | GPIO_PF | 26 ) 207*4882a593Smuzhiyun #define PA26_AF_ETMTRACEPKT2 ( GPIO_PORTA | GPIO_AF | 26 ) 208*4882a593Smuzhiyun #define PA27_PF_A19 ( GPIO_PORTA | GPIO_PF | 27 ) 209*4882a593Smuzhiyun #define PA27_AF_ETMTRACEPKT3 ( GPIO_PORTA | GPIO_AF | 27 ) 210*4882a593Smuzhiyun #define PA28_PF_A20 ( GPIO_PORTA | GPIO_PF | 28 ) 211*4882a593Smuzhiyun #define PA28_AF_ETMPIPESTAT0 ( GPIO_PORTA | GPIO_AF | 28 ) 212*4882a593Smuzhiyun #define PA29_PF_A21 ( GPIO_PORTA | GPIO_PF | 29 ) 213*4882a593Smuzhiyun #define PA29_AF_ETMPIPESTAT1 ( GPIO_PORTA | GPIO_AF | 29 ) 214*4882a593Smuzhiyun #define PA30_PF_A22 ( GPIO_PORTA | GPIO_PF | 30 ) 215*4882a593Smuzhiyun #define PA30_AF_ETMPIPESTAT2 ( GPIO_PORTA | GPIO_AF | 30 ) 216*4882a593Smuzhiyun #define PA31_PF_A23 ( GPIO_PORTA | GPIO_PF | 31 ) 217*4882a593Smuzhiyun #define PA31_AF_ETMTRACECLK ( GPIO_PORTA | GPIO_AF | 31 ) 218*4882a593Smuzhiyun #define PB8_PF_SD_DAT0 ( GPIO_PORTB | GPIO_PF | GPIO_PUEN | 8 ) 219*4882a593Smuzhiyun #define PB8_AF_MS_PIO ( GPIO_PORTB | GPIO_AF | 8 ) 220*4882a593Smuzhiyun #define PB9_PF_SD_DAT1 ( GPIO_PORTB | GPIO_PF | GPIO_PUEN | 9 ) 221*4882a593Smuzhiyun #define PB9_AF_MS_PI1 ( GPIO_PORTB | GPIO_AF | 9 ) 222*4882a593Smuzhiyun #define PB10_PF_SD_DAT2 ( GPIO_PORTB | GPIO_PF | GPIO_PUEN | 10 ) 223*4882a593Smuzhiyun #define PB10_AF_MS_SCLKI ( GPIO_PORTB | GPIO_AF | 10 ) 224*4882a593Smuzhiyun #define PB11_PF_SD_DAT3 ( GPIO_PORTB | GPIO_PF | 11 ) 225*4882a593Smuzhiyun #define PB11_AF_MS_SDIO ( GPIO_PORTB | GPIO_AF | 11 ) 226*4882a593Smuzhiyun #define PB12_PF_SD_CLK ( GPIO_PORTB | GPIO_PF | 12 ) 227*4882a593Smuzhiyun #define PB12_AF_MS_SCLK0 ( GPIO_PORTB | GPIO_AF | 12 ) 228*4882a593Smuzhiyun #define PB13_PF_SD_CMD ( GPIO_PORTB | GPIO_PF | GPIO_PUEN | 13 ) 229*4882a593Smuzhiyun #define PB13_AF_MS_BS ( GPIO_PORTB | GPIO_AF | 13 ) 230*4882a593Smuzhiyun #define PB14_AF_SSI_RXFS ( GPIO_PORTB | GPIO_AF | 14 ) 231*4882a593Smuzhiyun #define PB15_AF_SSI_RXCLK ( GPIO_PORTB | GPIO_AF | 15 ) 232*4882a593Smuzhiyun #define PB16_AF_SSI_RXDAT ( GPIO_PORTB | GPIO_IN | GPIO_AF | 16 ) 233*4882a593Smuzhiyun #define PB17_AF_SSI_TXDAT ( GPIO_PORTB | GPIO_OUT | GPIO_AF | 17 ) 234*4882a593Smuzhiyun #define PB18_AF_SSI_TXFS ( GPIO_PORTB | GPIO_AF | 18 ) 235*4882a593Smuzhiyun #define PB19_AF_SSI_TXCLK ( GPIO_PORTB | GPIO_AF | 19 ) 236*4882a593Smuzhiyun #define PB20_PF_USBD_AFE ( GPIO_PORTB | GPIO_PF | 20 ) 237*4882a593Smuzhiyun #define PB21_PF_USBD_OE ( GPIO_PORTB | GPIO_PF | 21 ) 238*4882a593Smuzhiyun #define PB22_PFUSBD_RCV ( GPIO_PORTB | GPIO_PF | 22 ) 239*4882a593Smuzhiyun #define PB23_PF_USBD_SUSPND ( GPIO_PORTB | GPIO_PF | 23 ) 240*4882a593Smuzhiyun #define PB24_PF_USBD_VP ( GPIO_PORTB | GPIO_PF | 24 ) 241*4882a593Smuzhiyun #define PB25_PF_USBD_VM ( GPIO_PORTB | GPIO_PF | 25 ) 242*4882a593Smuzhiyun #define PB26_PF_USBD_VPO ( GPIO_PORTB | GPIO_PF | 26 ) 243*4882a593Smuzhiyun #define PB27_PF_USBD_VMO ( GPIO_PORTB | GPIO_PF | 27 ) 244*4882a593Smuzhiyun #define PB28_PF_UART2_CTS ( GPIO_PORTB | GPIO_OUT | GPIO_PF | 28 ) 245*4882a593Smuzhiyun #define PB29_PF_UART2_RTS ( GPIO_PORTB | GPIO_IN | GPIO_PF | 29 ) 246*4882a593Smuzhiyun #define PB30_PF_UART2_TXD ( GPIO_PORTB | GPIO_OUT | GPIO_PF | 30 ) 247*4882a593Smuzhiyun #define PB31_PF_UART2_RXD ( GPIO_PORTB | GPIO_IN | GPIO_PF | 31 ) 248*4882a593Smuzhiyun #define PC3_PF_SSI_RXFS ( GPIO_PORTC | GPIO_PF | 3 ) 249*4882a593Smuzhiyun #define PC4_PF_SSI_RXCLK ( GPIO_PORTC | GPIO_PF | 4 ) 250*4882a593Smuzhiyun #define PC5_PF_SSI_RXDAT ( GPIO_PORTC | GPIO_IN | GPIO_PF | 5 ) 251*4882a593Smuzhiyun #define PC6_PF_SSI_TXDAT ( GPIO_PORTC | GPIO_OUT | GPIO_PF | 6 ) 252*4882a593Smuzhiyun #define PC7_PF_SSI_TXFS ( GPIO_PORTC | GPIO_PF | 7 ) 253*4882a593Smuzhiyun #define PC8_PF_SSI_TXCLK ( GPIO_PORTC | GPIO_PF | 8 ) 254*4882a593Smuzhiyun #define PC9_PF_UART1_CTS ( GPIO_PORTC | GPIO_OUT | GPIO_PF | 9 ) 255*4882a593Smuzhiyun #define PC10_PF_UART1_RTS ( GPIO_PORTC | GPIO_IN | GPIO_PF | 10 ) 256*4882a593Smuzhiyun #define PC11_PF_UART1_TXD ( GPIO_PORTC | GPIO_OUT | GPIO_PF | 11 ) 257*4882a593Smuzhiyun #define PC12_PF_UART1_RXD ( GPIO_PORTC | GPIO_IN | GPIO_PF | 12 ) 258*4882a593Smuzhiyun #define PC13_PF_SPI1_SPI_RDY ( GPIO_PORTC | GPIO_PF | 13 ) 259*4882a593Smuzhiyun #define PC14_PF_SPI1_SCLK ( GPIO_PORTC | GPIO_PF | 14 ) 260*4882a593Smuzhiyun #define PC15_PF_SPI1_SS ( GPIO_PORTC | GPIO_PF | 15 ) 261*4882a593Smuzhiyun #define PC16_PF_SPI1_MISO ( GPIO_PORTC | GPIO_PF | 16 ) 262*4882a593Smuzhiyun #define PC17_PF_SPI1_MOSI ( GPIO_PORTC | GPIO_PF | 17 ) 263*4882a593Smuzhiyun #define PC24_BIN_UART3_RI ( GPIO_GIUS | GPIO_PORTC | GPIO_OUT | GPIO_BIN | 24 ) 264*4882a593Smuzhiyun #define PC25_BIN_UART3_DSR ( GPIO_GIUS | GPIO_PORTC | GPIO_OUT | GPIO_BIN | 25 ) 265*4882a593Smuzhiyun #define PC26_AOUT_UART3_DTR ( GPIO_GIUS | GPIO_PORTC | GPIO_IN | 26 ) 266*4882a593Smuzhiyun #define PC27_BIN_UART3_DCD ( GPIO_GIUS | GPIO_PORTC | GPIO_OUT | GPIO_BIN | 27 ) 267*4882a593Smuzhiyun #define PC28_BIN_UART3_CTS ( GPIO_GIUS | GPIO_PORTC | GPIO_OUT | GPIO_BIN | 28 ) 268*4882a593Smuzhiyun #define PC29_AOUT_UART3_RTS ( GPIO_GIUS | GPIO_PORTC | GPIO_IN | 29 ) 269*4882a593Smuzhiyun #define PC30_BIN_UART3_TX ( GPIO_GIUS | GPIO_PORTC | GPIO_BIN | 30 ) 270*4882a593Smuzhiyun #define PC31_AOUT_UART3_RX ( GPIO_GIUS | GPIO_PORTC | GPIO_IN | 31) 271*4882a593Smuzhiyun #define PD6_PF_LSCLK ( GPIO_PORTD | GPIO_OUT | GPIO_PF | 6 ) 272*4882a593Smuzhiyun #define PD7_PF_REV ( GPIO_PORTD | GPIO_PF | 7 ) 273*4882a593Smuzhiyun #define PD7_AF_UART2_DTR ( GPIO_GIUS | GPIO_PORTD | GPIO_IN | GPIO_AF | 7 ) 274*4882a593Smuzhiyun #define PD7_AIN_SPI2_SCLK ( GPIO_GIUS | GPIO_PORTD | GPIO_AIN | 7 ) 275*4882a593Smuzhiyun #define PD8_PF_CLS ( GPIO_PORTD | GPIO_PF | 8 ) 276*4882a593Smuzhiyun #define PD8_AF_UART2_DCD ( GPIO_PORTD | GPIO_OUT | GPIO_AF | 8 ) 277*4882a593Smuzhiyun #define PD8_AIN_SPI2_SS ( GPIO_GIUS | GPIO_PORTD | GPIO_AIN | 8 ) 278*4882a593Smuzhiyun #define PD9_PF_PS ( GPIO_PORTD | GPIO_PF | 9 ) 279*4882a593Smuzhiyun #define PD9_AF_UART2_RI ( GPIO_PORTD | GPIO_OUT | GPIO_AF | 9 ) 280*4882a593Smuzhiyun #define PD9_AOUT_SPI2_RXD ( GPIO_GIUS | GPIO_PORTD | GPIO_IN | 9 ) 281*4882a593Smuzhiyun #define PD10_PF_SPL_SPR ( GPIO_PORTD | GPIO_OUT | GPIO_PF | 10 ) 282*4882a593Smuzhiyun #define PD10_AF_UART2_DSR ( GPIO_PORTD | GPIO_OUT | GPIO_AF | 10 ) 283*4882a593Smuzhiyun #define PD10_AIN_SPI2_TXD ( GPIO_GIUS | GPIO_PORTD | GPIO_OUT | 10 ) 284*4882a593Smuzhiyun #define PD11_PF_CONTRAST ( GPIO_PORTD | GPIO_OUT | GPIO_PF | 11 ) 285*4882a593Smuzhiyun #define PD12_PF_ACD_OE ( GPIO_PORTD | GPIO_OUT | GPIO_PF | 12 ) 286*4882a593Smuzhiyun #define PD13_PF_LP_HSYNC ( GPIO_PORTD | GPIO_OUT | GPIO_PF | 13 ) 287*4882a593Smuzhiyun #define PD14_PF_FLM_VSYNC ( GPIO_PORTD | GPIO_OUT | GPIO_PF | 14 ) 288*4882a593Smuzhiyun #define PD15_PF_LD0 ( GPIO_PORTD | GPIO_OUT | GPIO_PF | 15 ) 289*4882a593Smuzhiyun #define PD16_PF_LD1 ( GPIO_PORTD | GPIO_OUT | GPIO_PF | 16 ) 290*4882a593Smuzhiyun #define PD17_PF_LD2 ( GPIO_PORTD | GPIO_OUT | GPIO_PF | 17 ) 291*4882a593Smuzhiyun #define PD18_PF_LD3 ( GPIO_PORTD | GPIO_OUT | GPIO_PF | 18 ) 292*4882a593Smuzhiyun #define PD19_PF_LD4 ( GPIO_PORTD | GPIO_OUT | GPIO_PF | 19 ) 293*4882a593Smuzhiyun #define PD20_PF_LD5 ( GPIO_PORTD | GPIO_OUT | GPIO_PF | 20 ) 294*4882a593Smuzhiyun #define PD21_PF_LD6 ( GPIO_PORTD | GPIO_OUT | GPIO_PF | 21 ) 295*4882a593Smuzhiyun #define PD22_PF_LD7 ( GPIO_PORTD | GPIO_OUT | GPIO_PF | 22 ) 296*4882a593Smuzhiyun #define PD23_PF_LD8 ( GPIO_PORTD | GPIO_OUT | GPIO_PF | 23 ) 297*4882a593Smuzhiyun #define PD24_PF_LD9 ( GPIO_PORTD | GPIO_OUT | GPIO_PF | 24 ) 298*4882a593Smuzhiyun #define PD25_PF_LD10 ( GPIO_PORTD | GPIO_OUT | GPIO_PF | 25 ) 299*4882a593Smuzhiyun #define PD26_PF_LD11 ( GPIO_PORTD | GPIO_OUT | GPIO_PF | 26 ) 300*4882a593Smuzhiyun #define PD27_PF_LD12 ( GPIO_PORTD | GPIO_OUT | GPIO_PF | 27 ) 301*4882a593Smuzhiyun #define PD28_PF_LD13 ( GPIO_PORTD | GPIO_OUT | GPIO_PF | 28 ) 302*4882a593Smuzhiyun #define PD29_PF_LD14 ( GPIO_PORTD | GPIO_OUT | GPIO_PF | 29 ) 303*4882a593Smuzhiyun #define PD30_PF_LD15 ( GPIO_PORTD | GPIO_OUT | GPIO_PF | 30 ) 304*4882a593Smuzhiyun #define PD31_PF_TMR2OUT ( GPIO_PORTD | GPIO_PF | 31 ) 305*4882a593Smuzhiyun #define PD31_BIN_SPI2_TXD ( GPIO_GIUS | GPIO_PORTD | GPIO_BIN | 31 ) 306*4882a593Smuzhiyun 307*4882a593Smuzhiyun /* 308*4882a593Smuzhiyun * PWM controller 309*4882a593Smuzhiyun */ 310*4882a593Smuzhiyun #define PWMC __REG(IMX_PWM_BASE + 0x00) /* PWM Control Register */ 311*4882a593Smuzhiyun #define PWMS __REG(IMX_PWM_BASE + 0x04) /* PWM Sample Register */ 312*4882a593Smuzhiyun #define PWMP __REG(IMX_PWM_BASE + 0x08) /* PWM Period Register */ 313*4882a593Smuzhiyun #define PWMCNT __REG(IMX_PWM_BASE + 0x0C) /* PWM Counter Register */ 314*4882a593Smuzhiyun 315*4882a593Smuzhiyun #define PWMC_HCTR (0x01<<18) /* Halfword FIFO Data Swapping */ 316*4882a593Smuzhiyun #define PWMC_BCTR (0x01<<17) /* Byte FIFO Data Swapping */ 317*4882a593Smuzhiyun #define PWMC_SWR (0x01<<16) /* Software Reset */ 318*4882a593Smuzhiyun #define PWMC_CLKSRC (0x01<<15) /* Clock Source */ 319*4882a593Smuzhiyun #define PWMC_PRESCALER(x) (((x-1) & 0x7F) << 8) /* PRESCALER */ 320*4882a593Smuzhiyun #define PWMC_IRQ (0x01<< 7) /* Interrupt Request */ 321*4882a593Smuzhiyun #define PWMC_IRQEN (0x01<< 6) /* Interrupt Request Enable */ 322*4882a593Smuzhiyun #define PWMC_FIFOAV (0x01<< 5) /* FIFO Available */ 323*4882a593Smuzhiyun #define PWMC_EN (0x01<< 4) /* Enables/Disables the PWM */ 324*4882a593Smuzhiyun #define PWMC_REPEAT(x) (((x) & 0x03) << 2) /* Sample Repeats */ 325*4882a593Smuzhiyun #define PWMC_CLKSEL(x) (((x) & 0x03) << 0) /* Clock Selection */ 326*4882a593Smuzhiyun 327*4882a593Smuzhiyun #define PWMS_SAMPLE(x) ((x) & 0xFFFF) /* Contains a two-sample word */ 328*4882a593Smuzhiyun #define PWMP_PERIOD(x) ((x) & 0xFFFF) /* Represents the PWM's period */ 329*4882a593Smuzhiyun #define PWMC_COUNTER(x) ((x) & 0xFFFF) /* Represents the current count value */ 330*4882a593Smuzhiyun 331*4882a593Smuzhiyun /* 332*4882a593Smuzhiyun * DMA Controller 333*4882a593Smuzhiyun */ 334*4882a593Smuzhiyun #define DCR __REG(IMX_DMAC_BASE +0x00) /* DMA Control Register */ 335*4882a593Smuzhiyun #define DISR __REG(IMX_DMAC_BASE +0x04) /* DMA Interrupt status Register */ 336*4882a593Smuzhiyun #define DIMR __REG(IMX_DMAC_BASE +0x08) /* DMA Interrupt mask Register */ 337*4882a593Smuzhiyun #define DBTOSR __REG(IMX_DMAC_BASE +0x0c) /* DMA Burst timeout status Register */ 338*4882a593Smuzhiyun #define DRTOSR __REG(IMX_DMAC_BASE +0x10) /* DMA Request timeout Register */ 339*4882a593Smuzhiyun #define DSESR __REG(IMX_DMAC_BASE +0x14) /* DMA Transfer Error Status Register */ 340*4882a593Smuzhiyun #define DBOSR __REG(IMX_DMAC_BASE +0x18) /* DMA Buffer overflow status Register */ 341*4882a593Smuzhiyun #define DBTOCR __REG(IMX_DMAC_BASE +0x1c) /* DMA Burst timeout control Register */ 342*4882a593Smuzhiyun #define WSRA __REG(IMX_DMAC_BASE +0x40) /* W-Size Register A */ 343*4882a593Smuzhiyun #define XSRA __REG(IMX_DMAC_BASE +0x44) /* X-Size Register A */ 344*4882a593Smuzhiyun #define YSRA __REG(IMX_DMAC_BASE +0x48) /* Y-Size Register A */ 345*4882a593Smuzhiyun #define WSRB __REG(IMX_DMAC_BASE +0x4c) /* W-Size Register B */ 346*4882a593Smuzhiyun #define XSRB __REG(IMX_DMAC_BASE +0x50) /* X-Size Register B */ 347*4882a593Smuzhiyun #define YSRB __REG(IMX_DMAC_BASE +0x54) /* Y-Size Register B */ 348*4882a593Smuzhiyun #define SAR(x) __REG2( IMX_DMAC_BASE + 0x80, (x) << 6) /* Source Address Registers */ 349*4882a593Smuzhiyun #define DAR(x) __REG2( IMX_DMAC_BASE + 0x84, (x) << 6) /* Destination Address Registers */ 350*4882a593Smuzhiyun #define CNTR(x) __REG2( IMX_DMAC_BASE + 0x88, (x) << 6) /* Count Registers */ 351*4882a593Smuzhiyun #define CCR(x) __REG2( IMX_DMAC_BASE + 0x8c, (x) << 6) /* Control Registers */ 352*4882a593Smuzhiyun #define RSSR(x) __REG2( IMX_DMAC_BASE + 0x90, (x) << 6) /* Request source select Registers */ 353*4882a593Smuzhiyun #define BLR(x) __REG2( IMX_DMAC_BASE + 0x94, (x) << 6) /* Burst length Registers */ 354*4882a593Smuzhiyun #define RTOR(x) __REG2( IMX_DMAC_BASE + 0x98, (x) << 6) /* Request timeout Registers */ 355*4882a593Smuzhiyun #define BUCR(x) __REG2( IMX_DMAC_BASE + 0x98, (x) << 6) /* Bus Utilization Registers */ 356*4882a593Smuzhiyun 357*4882a593Smuzhiyun /* TODO: define DMA_REQ lines */ 358*4882a593Smuzhiyun 359*4882a593Smuzhiyun #define DCR_DRST (1<<1) 360*4882a593Smuzhiyun #define DCR_DEN (1<<0) 361*4882a593Smuzhiyun #define DBTOCR_EN (1<<15) 362*4882a593Smuzhiyun #define DBTOCR_CNT(x) ((x) & 0x7fff ) 363*4882a593Smuzhiyun #define CNTR_CNT(x) ((x) & 0xffffff ) 364*4882a593Smuzhiyun #define CCR_DMOD_LINEAR ( 0x0 << 12 ) 365*4882a593Smuzhiyun #define CCR_DMOD_2D ( 0x1 << 12 ) 366*4882a593Smuzhiyun #define CCR_DMOD_FIFO ( 0x2 << 12 ) 367*4882a593Smuzhiyun #define CCR_DMOD_EOBFIFO ( 0x3 << 12 ) 368*4882a593Smuzhiyun #define CCR_SMOD_LINEAR ( 0x0 << 10 ) 369*4882a593Smuzhiyun #define CCR_SMOD_2D ( 0x1 << 10 ) 370*4882a593Smuzhiyun #define CCR_SMOD_FIFO ( 0x2 << 10 ) 371*4882a593Smuzhiyun #define CCR_SMOD_EOBFIFO ( 0x3 << 10 ) 372*4882a593Smuzhiyun #define CCR_MDIR_DEC (1<<9) 373*4882a593Smuzhiyun #define CCR_MSEL_B (1<<8) 374*4882a593Smuzhiyun #define CCR_DSIZ_32 ( 0x0 << 6 ) 375*4882a593Smuzhiyun #define CCR_DSIZ_8 ( 0x1 << 6 ) 376*4882a593Smuzhiyun #define CCR_DSIZ_16 ( 0x2 << 6 ) 377*4882a593Smuzhiyun #define CCR_SSIZ_32 ( 0x0 << 4 ) 378*4882a593Smuzhiyun #define CCR_SSIZ_8 ( 0x1 << 4 ) 379*4882a593Smuzhiyun #define CCR_SSIZ_16 ( 0x2 << 4 ) 380*4882a593Smuzhiyun #define CCR_REN (1<<3) 381*4882a593Smuzhiyun #define CCR_RPT (1<<2) 382*4882a593Smuzhiyun #define CCR_FRC (1<<1) 383*4882a593Smuzhiyun #define CCR_CEN (1<<0) 384*4882a593Smuzhiyun #define RTOR_EN (1<<15) 385*4882a593Smuzhiyun #define RTOR_CLK (1<<14) 386*4882a593Smuzhiyun #define RTOR_PSC (1<<13) 387*4882a593Smuzhiyun 388*4882a593Smuzhiyun /* 389*4882a593Smuzhiyun * LCD Controller 390*4882a593Smuzhiyun */ 391*4882a593Smuzhiyun 392*4882a593Smuzhiyun #define LCDC_SSA __REG(IMX_LCDC_BASE+0x00) 393*4882a593Smuzhiyun 394*4882a593Smuzhiyun #define LCDC_SIZE __REG(IMX_LCDC_BASE+0x04) 395*4882a593Smuzhiyun #define SIZE_XMAX(x) ((((x) >> 4) & 0x3f) << 20) 396*4882a593Smuzhiyun #define SIZE_YMAX(y) ( (y) & 0x1ff ) 397*4882a593Smuzhiyun 398*4882a593Smuzhiyun #define LCDC_VPW __REG(IMX_LCDC_BASE+0x08) 399*4882a593Smuzhiyun #define VPW_VPW(x) ( (x) & 0x3ff ) 400*4882a593Smuzhiyun 401*4882a593Smuzhiyun #define LCDC_CPOS __REG(IMX_LCDC_BASE+0x0C) 402*4882a593Smuzhiyun #define CPOS_CC1 (1<<31) 403*4882a593Smuzhiyun #define CPOS_CC0 (1<<30) 404*4882a593Smuzhiyun #define CPOS_OP (1<<28) 405*4882a593Smuzhiyun #define CPOS_CXP(x) (((x) & 3ff) << 16) 406*4882a593Smuzhiyun #define CPOS_CYP(y) ((y) & 0x1ff) 407*4882a593Smuzhiyun 408*4882a593Smuzhiyun #define LCDC_LCWHB __REG(IMX_LCDC_BASE+0x10) 409*4882a593Smuzhiyun #define LCWHB_BK_EN (1<<31) 410*4882a593Smuzhiyun #define LCWHB_CW(w) (((w) & 0x1f) << 24) 411*4882a593Smuzhiyun #define LCWHB_CH(h) (((h) & 0x1f) << 16) 412*4882a593Smuzhiyun #define LCWHB_BD(x) ((x) & 0xff) 413*4882a593Smuzhiyun 414*4882a593Smuzhiyun #define LCDC_LCHCC __REG(IMX_LCDC_BASE+0x14) 415*4882a593Smuzhiyun #define LCHCC_CUR_COL_R(r) (((r) & 0x1f) << 11) 416*4882a593Smuzhiyun #define LCHCC_CUR_COL_G(g) (((g) & 0x3f) << 5) 417*4882a593Smuzhiyun #define LCHCC_CUR_COL_B(b) ((b) & 0x1f) 418*4882a593Smuzhiyun 419*4882a593Smuzhiyun #define LCDC_PCR __REG(IMX_LCDC_BASE+0x18) 420*4882a593Smuzhiyun #define PCR_TFT (1<<31) 421*4882a593Smuzhiyun #define PCR_COLOR (1<<30) 422*4882a593Smuzhiyun #define PCR_PBSIZ_1 (0<<28) 423*4882a593Smuzhiyun #define PCR_PBSIZ_2 (1<<28) 424*4882a593Smuzhiyun #define PCR_PBSIZ_4 (2<<28) 425*4882a593Smuzhiyun #define PCR_PBSIZ_8 (3<<28) 426*4882a593Smuzhiyun #define PCR_BPIX_1 (0<<25) 427*4882a593Smuzhiyun #define PCR_BPIX_2 (1<<25) 428*4882a593Smuzhiyun #define PCR_BPIX_4 (2<<25) 429*4882a593Smuzhiyun #define PCR_BPIX_8 (3<<25) 430*4882a593Smuzhiyun #define PCR_BPIX_12 (4<<25) 431*4882a593Smuzhiyun #define PCR_BPIX_16 (4<<25) 432*4882a593Smuzhiyun #define PCR_PIXPOL (1<<24) 433*4882a593Smuzhiyun #define PCR_FLMPOL (1<<23) 434*4882a593Smuzhiyun #define PCR_LPPOL (1<<22) 435*4882a593Smuzhiyun #define PCR_CLKPOL (1<<21) 436*4882a593Smuzhiyun #define PCR_OEPOL (1<<20) 437*4882a593Smuzhiyun #define PCR_SCLKIDLE (1<<19) 438*4882a593Smuzhiyun #define PCR_END_SEL (1<<18) 439*4882a593Smuzhiyun #define PCR_END_BYTE_SWAP (1<<17) 440*4882a593Smuzhiyun #define PCR_REV_VS (1<<16) 441*4882a593Smuzhiyun #define PCR_ACD_SEL (1<<15) 442*4882a593Smuzhiyun #define PCR_ACD(x) (((x) & 0x7f) << 8) 443*4882a593Smuzhiyun #define PCR_SCLK_SEL (1<<7) 444*4882a593Smuzhiyun #define PCR_SHARP (1<<6) 445*4882a593Smuzhiyun #define PCR_PCD(x) ((x) & 0x3f) 446*4882a593Smuzhiyun 447*4882a593Smuzhiyun #define LCDC_HCR __REG(IMX_LCDC_BASE+0x1C) 448*4882a593Smuzhiyun #define HCR_H_WIDTH(x) (((x) & 0x3f) << 26) 449*4882a593Smuzhiyun #define HCR_H_WAIT_1(x) (((x) & 0xff) << 8) 450*4882a593Smuzhiyun #define HCR_H_WAIT_2(x) ((x) & 0xff) 451*4882a593Smuzhiyun 452*4882a593Smuzhiyun #define LCDC_VCR __REG(IMX_LCDC_BASE+0x20) 453*4882a593Smuzhiyun #define VCR_V_WIDTH(x) (((x) & 0x3f) << 26) 454*4882a593Smuzhiyun #define VCR_V_WAIT_1(x) (((x) & 0xff) << 8) 455*4882a593Smuzhiyun #define VCR_V_WAIT_2(x) ((x) & 0xff) 456*4882a593Smuzhiyun 457*4882a593Smuzhiyun #define LCDC_POS __REG(IMX_LCDC_BASE+0x24) 458*4882a593Smuzhiyun #define POS_POS(x) ((x) & 1f) 459*4882a593Smuzhiyun 460*4882a593Smuzhiyun #define LCDC_LSCR1 __REG(IMX_LCDC_BASE+0x28) 461*4882a593Smuzhiyun #define LSCR1_PS_RISE_DELAY(x) (((x) & 0x7f) << 26) 462*4882a593Smuzhiyun #define LSCR1_CLS_RISE_DELAY(x) (((x) & 0x3f) << 16) 463*4882a593Smuzhiyun #define LSCR1_REV_TOGGLE_DELAY(x) (((x) & 0xf) << 8) 464*4882a593Smuzhiyun #define LSCR1_GRAY2(x) (((x) & 0xf) << 4) 465*4882a593Smuzhiyun #define LSCR1_GRAY1(x) (((x) & 0xf)) 466*4882a593Smuzhiyun 467*4882a593Smuzhiyun #define LCDC_PWMR __REG(IMX_LCDC_BASE+0x2C) 468*4882a593Smuzhiyun #define PWMR_CLS(x) (((x) & 0x1ff) << 16) 469*4882a593Smuzhiyun #define PWMR_LDMSK (1<<15) 470*4882a593Smuzhiyun #define PWMR_SCR1 (1<<10) 471*4882a593Smuzhiyun #define PWMR_SCR0 (1<<9) 472*4882a593Smuzhiyun #define PWMR_CC_EN (1<<8) 473*4882a593Smuzhiyun #define PWMR_PW(x) ((x) & 0xff) 474*4882a593Smuzhiyun 475*4882a593Smuzhiyun #define LCDC_DMACR __REG(IMX_LCDC_BASE+0x30) 476*4882a593Smuzhiyun #define DMACR_BURST (1<<31) 477*4882a593Smuzhiyun #define DMACR_HM(x) (((x) & 0xf) << 16) 478*4882a593Smuzhiyun #define DMACR_TM(x) ((x) &0xf) 479*4882a593Smuzhiyun 480*4882a593Smuzhiyun #define LCDC_RMCR __REG(IMX_LCDC_BASE+0x34) 481*4882a593Smuzhiyun #define RMCR_LCDC_EN (1<<1) 482*4882a593Smuzhiyun #define RMCR_SELF_REF (1<<0) 483*4882a593Smuzhiyun 484*4882a593Smuzhiyun #define LCDC_LCDICR __REG(IMX_LCDC_BASE+0x38) 485*4882a593Smuzhiyun #define LCDICR_INT_SYN (1<<2) 486*4882a593Smuzhiyun #define LCDICR_INT_CON (1) 487*4882a593Smuzhiyun 488*4882a593Smuzhiyun #define LCDC_LCDISR __REG(IMX_LCDC_BASE+0x40) 489*4882a593Smuzhiyun #define LCDISR_UDR_ERR (1<<3) 490*4882a593Smuzhiyun #define LCDISR_ERR_RES (1<<2) 491*4882a593Smuzhiyun #define LCDISR_EOF (1<<1) 492*4882a593Smuzhiyun #define LCDISR_BOF (1<<0) 493*4882a593Smuzhiyun /* 494*4882a593Smuzhiyun * UART Module 495*4882a593Smuzhiyun */ 496*4882a593Smuzhiyun #define URXD0(x) __REG2( IMX_UART1_BASE + 0x0, ((x) & 1) << 12) /* Receiver Register */ 497*4882a593Smuzhiyun #define URTX0(x) __REG2( IMX_UART1_BASE + 0x40, ((x) & 1) << 12) /* Transmitter Register */ 498*4882a593Smuzhiyun #define UCR1(x) __REG2( IMX_UART1_BASE + 0x80, ((x) & 1) << 12) /* Control Register 1 */ 499*4882a593Smuzhiyun #define UCR2(x) __REG2( IMX_UART1_BASE + 0x84, ((x) & 1) << 12) /* Control Register 2 */ 500*4882a593Smuzhiyun #define UCR3(x) __REG2( IMX_UART1_BASE + 0x88, ((x) & 1) << 12) /* Control Register 3 */ 501*4882a593Smuzhiyun #define UCR4(x) __REG2( IMX_UART1_BASE + 0x8c, ((x) & 1) << 12) /* Control Register 4 */ 502*4882a593Smuzhiyun #define UFCR(x) __REG2( IMX_UART1_BASE + 0x90, ((x) & 1) << 12) /* FIFO Control Register */ 503*4882a593Smuzhiyun #define USR1(x) __REG2( IMX_UART1_BASE + 0x94, ((x) & 1) << 12) /* Status Register 1 */ 504*4882a593Smuzhiyun #define USR2(x) __REG2( IMX_UART1_BASE + 0x98, ((x) & 1) << 12) /* Status Register 2 */ 505*4882a593Smuzhiyun #define UESC(x) __REG2( IMX_UART1_BASE + 0x9c, ((x) & 1) << 12) /* Escape Character Register */ 506*4882a593Smuzhiyun #define UTIM(x) __REG2( IMX_UART1_BASE + 0xa0, ((x) & 1) << 12) /* Escape Timer Register */ 507*4882a593Smuzhiyun #define UBIR(x) __REG2( IMX_UART1_BASE + 0xa4, ((x) & 1) << 12) /* BRM Incremental Register */ 508*4882a593Smuzhiyun #define UBMR(x) __REG2( IMX_UART1_BASE + 0xa8, ((x) & 1) << 12) /* BRM Modulator Register */ 509*4882a593Smuzhiyun #define UBRC(x) __REG2( IMX_UART1_BASE + 0xac, ((x) & 1) << 12) /* Baud Rate Count Register */ 510*4882a593Smuzhiyun #define BIPR1(x) __REG2( IMX_UART1_BASE + 0xb0, ((x) & 1) << 12) /* Incremental Preset Register 1 */ 511*4882a593Smuzhiyun #define BIPR2(x) __REG2( IMX_UART1_BASE + 0xb4, ((x) & 1) << 12) /* Incremental Preset Register 2 */ 512*4882a593Smuzhiyun #define BIPR3(x) __REG2( IMX_UART1_BASE + 0xb8, ((x) & 1) << 12) /* Incremental Preset Register 3 */ 513*4882a593Smuzhiyun #define BIPR4(x) __REG2( IMX_UART1_BASE + 0xbc, ((x) & 1) << 12) /* Incremental Preset Register 4 */ 514*4882a593Smuzhiyun #define BMPR1(x) __REG2( IMX_UART1_BASE + 0xc0, ((x) & 1) << 12) /* BRM Modulator Register 1 */ 515*4882a593Smuzhiyun #define BMPR2(x) __REG2( IMX_UART1_BASE + 0xc4, ((x) & 1) << 12) /* BRM Modulator Register 2 */ 516*4882a593Smuzhiyun #define BMPR3(x) __REG2( IMX_UART1_BASE + 0xc8, ((x) & 1) << 12) /* BRM Modulator Register 3 */ 517*4882a593Smuzhiyun #define BMPR4(x) __REG2( IMX_UART1_BASE + 0xcc, ((x) & 1) << 12) /* BRM Modulator Register 4 */ 518*4882a593Smuzhiyun #define UTS(x) __REG2( IMX_UART1_BASE + 0xd0, ((x) & 1) << 12) /* UART Test Register */ 519*4882a593Smuzhiyun 520*4882a593Smuzhiyun /* UART Control Register Bit Fields.*/ 521*4882a593Smuzhiyun #define URXD_CHARRDY (1<<15) 522*4882a593Smuzhiyun #define URXD_ERR (1<<14) 523*4882a593Smuzhiyun #define URXD_OVRRUN (1<<13) 524*4882a593Smuzhiyun #define URXD_FRMERR (1<<12) 525*4882a593Smuzhiyun #define URXD_BRK (1<<11) 526*4882a593Smuzhiyun #define URXD_PRERR (1<<10) 527*4882a593Smuzhiyun #define UCR1_ADEN (1<<15) /* Auto dectect interrupt */ 528*4882a593Smuzhiyun #define UCR1_ADBR (1<<14) /* Auto detect baud rate */ 529*4882a593Smuzhiyun #define UCR1_TRDYEN (1<<13) /* Transmitter ready interrupt enable */ 530*4882a593Smuzhiyun #define UCR1_IDEN (1<<12) /* Idle condition interrupt */ 531*4882a593Smuzhiyun #define UCR1_RRDYEN (1<<9) /* Recv ready interrupt enable */ 532*4882a593Smuzhiyun #define UCR1_RDMAEN (1<<8) /* Recv ready DMA enable */ 533*4882a593Smuzhiyun #define UCR1_IREN (1<<7) /* Infrared interface enable */ 534*4882a593Smuzhiyun #define UCR1_TXMPTYEN (1<<6) /* Transimitter empty interrupt enable */ 535*4882a593Smuzhiyun #define UCR1_RTSDEN (1<<5) /* RTS delta interrupt enable */ 536*4882a593Smuzhiyun #define UCR1_SNDBRK (1<<4) /* Send break */ 537*4882a593Smuzhiyun #define UCR1_TDMAEN (1<<3) /* Transmitter ready DMA enable */ 538*4882a593Smuzhiyun #define UCR1_UARTCLKEN (1<<2) /* UART clock enabled */ 539*4882a593Smuzhiyun #define UCR1_DOZE (1<<1) /* Doze */ 540*4882a593Smuzhiyun #define UCR1_UARTEN (1<<0) /* UART enabled */ 541*4882a593Smuzhiyun #define UCR2_ESCI (1<<15) /* Escape seq interrupt enable */ 542*4882a593Smuzhiyun #define UCR2_IRTS (1<<14) /* Ignore RTS pin */ 543*4882a593Smuzhiyun #define UCR2_CTSC (1<<13) /* CTS pin control */ 544*4882a593Smuzhiyun #define UCR2_CTS (1<<12) /* Clear to send */ 545*4882a593Smuzhiyun #define UCR2_ESCEN (1<<11) /* Escape enable */ 546*4882a593Smuzhiyun #define UCR2_PREN (1<<8) /* Parity enable */ 547*4882a593Smuzhiyun #define UCR2_PROE (1<<7) /* Parity odd/even */ 548*4882a593Smuzhiyun #define UCR2_STPB (1<<6) /* Stop */ 549*4882a593Smuzhiyun #define UCR2_WS (1<<5) /* Word size */ 550*4882a593Smuzhiyun #define UCR2_RTSEN (1<<4) /* Request to send interrupt enable */ 551*4882a593Smuzhiyun #define UCR2_TXEN (1<<2) /* Transmitter enabled */ 552*4882a593Smuzhiyun #define UCR2_RXEN (1<<1) /* Receiver enabled */ 553*4882a593Smuzhiyun #define UCR2_SRST (1<<0) /* SW reset */ 554*4882a593Smuzhiyun #define UCR3_DTREN (1<<13) /* DTR interrupt enable */ 555*4882a593Smuzhiyun #define UCR3_PARERREN (1<<12) /* Parity enable */ 556*4882a593Smuzhiyun #define UCR3_FRAERREN (1<<11) /* Frame error interrupt enable */ 557*4882a593Smuzhiyun #define UCR3_DSR (1<<10) /* Data set ready */ 558*4882a593Smuzhiyun #define UCR3_DCD (1<<9) /* Data carrier detect */ 559*4882a593Smuzhiyun #define UCR3_RI (1<<8) /* Ring indicator */ 560*4882a593Smuzhiyun #define UCR3_TIMEOUTEN (1<<7) /* Timeout interrupt enable */ 561*4882a593Smuzhiyun #define UCR3_RXDSEN (1<<6) /* Receive status interrupt enable */ 562*4882a593Smuzhiyun #define UCR3_AIRINTEN (1<<5) /* Async IR wake interrupt enable */ 563*4882a593Smuzhiyun #define UCR3_AWAKEN (1<<4) /* Async wake interrupt enable */ 564*4882a593Smuzhiyun #define UCR3_REF25 (1<<3) /* Ref freq 25 MHz */ 565*4882a593Smuzhiyun #define UCR3_REF30 (1<<2) /* Ref Freq 30 MHz */ 566*4882a593Smuzhiyun #define UCR3_INVT (1<<1) /* Inverted Infrared transmission */ 567*4882a593Smuzhiyun #define UCR3_BPEN (1<<0) /* Preset registers enable */ 568*4882a593Smuzhiyun #define UCR4_CTSTL_32 (32<<10) /* CTS trigger level (32 chars) */ 569*4882a593Smuzhiyun #define UCR4_INVR (1<<9) /* Inverted infrared reception */ 570*4882a593Smuzhiyun #define UCR4_ENIRI (1<<8) /* Serial infrared interrupt enable */ 571*4882a593Smuzhiyun #define UCR4_WKEN (1<<7) /* Wake interrupt enable */ 572*4882a593Smuzhiyun #define UCR4_REF16 (1<<6) /* Ref freq 16 MHz */ 573*4882a593Smuzhiyun #define UCR4_IRSC (1<<5) /* IR special case */ 574*4882a593Smuzhiyun #define UCR4_TCEN (1<<3) /* Transmit complete interrupt enable */ 575*4882a593Smuzhiyun #define UCR4_BKEN (1<<2) /* Break condition interrupt enable */ 576*4882a593Smuzhiyun #define UCR4_OREN (1<<1) /* Receiver overrun interrupt enable */ 577*4882a593Smuzhiyun #define UCR4_DREN (1<<0) /* Recv data ready interrupt enable */ 578*4882a593Smuzhiyun #define UFCR_RXTL_SHF 0 /* Receiver trigger level shift */ 579*4882a593Smuzhiyun #define UFCR_RFDIV (7<<7) /* Reference freq divider mask */ 580*4882a593Smuzhiyun #define UFCR_TXTL_SHF 10 /* Transmitter trigger level shift */ 581*4882a593Smuzhiyun #define USR1_PARITYERR (1<<15) /* Parity error interrupt flag */ 582*4882a593Smuzhiyun #define USR1_RTSS (1<<14) /* RTS pin status */ 583*4882a593Smuzhiyun #define USR1_TRDY (1<<13) /* Transmitter ready interrupt/dma flag */ 584*4882a593Smuzhiyun #define USR1_RTSD (1<<12) /* RTS delta */ 585*4882a593Smuzhiyun #define USR1_ESCF (1<<11) /* Escape seq interrupt flag */ 586*4882a593Smuzhiyun #define USR1_FRAMERR (1<<10) /* Frame error interrupt flag */ 587*4882a593Smuzhiyun #define USR1_RRDY (1<<9) /* Receiver ready interrupt/dma flag */ 588*4882a593Smuzhiyun #define USR1_TIMEOUT (1<<7) /* Receive timeout interrupt status */ 589*4882a593Smuzhiyun #define USR1_RXDS (1<<6) /* Receiver idle interrupt flag */ 590*4882a593Smuzhiyun #define USR1_AIRINT (1<<5) /* Async IR wake interrupt flag */ 591*4882a593Smuzhiyun #define USR1_AWAKE (1<<4) /* Aysnc wake interrupt flag */ 592*4882a593Smuzhiyun #define USR2_ADET (1<<15) /* Auto baud rate detect complete */ 593*4882a593Smuzhiyun #define USR2_TXFE (1<<14) /* Transmit buffer FIFO empty */ 594*4882a593Smuzhiyun #define USR2_DTRF (1<<13) /* DTR edge interrupt flag */ 595*4882a593Smuzhiyun #define USR2_IDLE (1<<12) /* Idle condition */ 596*4882a593Smuzhiyun #define USR2_IRINT (1<<8) /* Serial infrared interrupt flag */ 597*4882a593Smuzhiyun #define USR2_WAKE (1<<7) /* Wake */ 598*4882a593Smuzhiyun #define USR2_RTSF (1<<4) /* RTS edge interrupt flag */ 599*4882a593Smuzhiyun #define USR2_TXDC (1<<3) /* Transmitter complete */ 600*4882a593Smuzhiyun #define USR2_BRCD (1<<2) /* Break condition */ 601*4882a593Smuzhiyun #define USR2_ORE (1<<1) /* Overrun error */ 602*4882a593Smuzhiyun #define USR2_RDR (1<<0) /* Recv data ready */ 603*4882a593Smuzhiyun #define UTS_FRCPERR (1<<13) /* Force parity error */ 604*4882a593Smuzhiyun #define UTS_LOOP (1<<12) /* Loop tx and rx */ 605*4882a593Smuzhiyun #define UTS_TXEMPTY (1<<6) /* TxFIFO empty */ 606*4882a593Smuzhiyun #define UTS_RXEMPTY (1<<5) /* RxFIFO empty */ 607*4882a593Smuzhiyun #define UTS_TXFULL (1<<4) /* TxFIFO full */ 608*4882a593Smuzhiyun #define UTS_RXFULL (1<<3) /* RxFIFO full */ 609*4882a593Smuzhiyun #define UTS_SOFTRST (1<<0) /* Software reset */ 610*4882a593Smuzhiyun 611*4882a593Smuzhiyun /* General purpose timers registers */ 612*4882a593Smuzhiyun #define TCTL1 __REG(IMX_TIM1_BASE) 613*4882a593Smuzhiyun #define TPRER1 __REG(IMX_TIM1_BASE + 0x4) 614*4882a593Smuzhiyun #define TCMP1 __REG(IMX_TIM1_BASE + 0x8) 615*4882a593Smuzhiyun #define TCR1 __REG(IMX_TIM1_BASE + 0xc) 616*4882a593Smuzhiyun #define TCN1 __REG(IMX_TIM1_BASE + 0x10) 617*4882a593Smuzhiyun #define TSTAT1 __REG(IMX_TIM1_BASE + 0x14) 618*4882a593Smuzhiyun #define TCTL2 __REG(IMX_TIM2_BASE) 619*4882a593Smuzhiyun #define TPRER2 __REG(IMX_TIM2_BASE + 0x4) 620*4882a593Smuzhiyun #define TCMP2 __REG(IMX_TIM2_BASE + 0x8) 621*4882a593Smuzhiyun #define TCR2 __REG(IMX_TIM2_BASE + 0xc) 622*4882a593Smuzhiyun #define TCN2 __REG(IMX_TIM2_BASE + 0x10) 623*4882a593Smuzhiyun #define TSTAT2 __REG(IMX_TIM2_BASE + 0x14) 624*4882a593Smuzhiyun 625*4882a593Smuzhiyun /* General purpose timers bitfields */ 626*4882a593Smuzhiyun #define TCTL_SWR (1<<15) /* Software reset */ 627*4882a593Smuzhiyun #define TCTL_FRR (1<<8) /* Freerun / restart */ 628*4882a593Smuzhiyun #define TCTL_CAP (3<<6) /* Capture Edge */ 629*4882a593Smuzhiyun #define TCTL_OM (1<<5) /* output mode */ 630*4882a593Smuzhiyun #define TCTL_IRQEN (1<<4) /* interrupt enable */ 631*4882a593Smuzhiyun #define TCTL_CLKSOURCE (7<<1) /* Clock source */ 632*4882a593Smuzhiyun #define TCTL_TEN (1) /* Timer enable */ 633*4882a593Smuzhiyun #define TPRER_PRES (0xff) /* Prescale */ 634*4882a593Smuzhiyun #define TSTAT_CAPT (1<<1) /* Capture event */ 635*4882a593Smuzhiyun #define TSTAT_COMP (1) /* Compare event */ 636*4882a593Smuzhiyun 637*4882a593Smuzhiyun #endif /* _IMX_REGS_H */ 638