1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Copyright 2015 Freescale Semiconductor, Inc. 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 5*4882a593Smuzhiyun */ 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun #ifndef __FSL_NS_ACCESS_H_ 8*4882a593Smuzhiyun #define __FSL_NS_ACCESS_H_ 9*4882a593Smuzhiyun #include <fsl_csu.h> 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun enum csu_cslx_ind { 12*4882a593Smuzhiyun CSU_CSLX_PCIE2_IO = 0, 13*4882a593Smuzhiyun CSU_CSLX_PCIE1_IO, 14*4882a593Smuzhiyun CSU_CSLX_MG2TPR_IP, 15*4882a593Smuzhiyun CSU_CSLX_IFC_MEM, 16*4882a593Smuzhiyun CSU_CSLX_OCRAM, 17*4882a593Smuzhiyun CSU_CSLX_GIC, 18*4882a593Smuzhiyun CSU_CSLX_PCIE1, 19*4882a593Smuzhiyun CSU_CSLX_OCRAM2, 20*4882a593Smuzhiyun CSU_CSLX_QSPI_MEM, 21*4882a593Smuzhiyun CSU_CSLX_PCIE2, 22*4882a593Smuzhiyun CSU_CSLX_SATA, 23*4882a593Smuzhiyun CSU_CSLX_USB1, 24*4882a593Smuzhiyun CSU_CSLX_QM_BM_SWPORTAL, 25*4882a593Smuzhiyun CSU_CSLX_PCIE3 = 16, 26*4882a593Smuzhiyun CSU_CSLX_PCIE3_IO, 27*4882a593Smuzhiyun CSU_CSLX_USB3 = 20, 28*4882a593Smuzhiyun CSU_CSLX_USB2, 29*4882a593Smuzhiyun CSU_CSLX_SERDES = 32, 30*4882a593Smuzhiyun CSU_CSLX_QDMA, 31*4882a593Smuzhiyun CSU_CSLX_LPUART2, 32*4882a593Smuzhiyun CSU_CSLX_LPUART1, 33*4882a593Smuzhiyun CSU_CSLX_LPUART4, 34*4882a593Smuzhiyun CSU_CSLX_LPUART3, 35*4882a593Smuzhiyun CSU_CSLX_LPUART6, 36*4882a593Smuzhiyun CSU_CSLX_LPUART5, 37*4882a593Smuzhiyun CSU_CSLX_DSPI1 = 41, 38*4882a593Smuzhiyun CSU_CSLX_QSPI, 39*4882a593Smuzhiyun CSU_CSLX_ESDHC, 40*4882a593Smuzhiyun CSU_CSLX_IFC = 45, 41*4882a593Smuzhiyun CSU_CSLX_I2C1, 42*4882a593Smuzhiyun CSU_CSLX_I2C3 = 48, 43*4882a593Smuzhiyun CSU_CSLX_I2C2, 44*4882a593Smuzhiyun CSU_CSLX_DUART2 = 50, 45*4882a593Smuzhiyun CSU_CSLX_DUART1, 46*4882a593Smuzhiyun CSU_CSLX_WDT2, 47*4882a593Smuzhiyun CSU_CSLX_WDT1, 48*4882a593Smuzhiyun CSU_CSLX_EDMA, 49*4882a593Smuzhiyun CSU_CSLX_SYS_CNT, 50*4882a593Smuzhiyun CSU_CSLX_DMA_MUX2, 51*4882a593Smuzhiyun CSU_CSLX_DMA_MUX1, 52*4882a593Smuzhiyun CSU_CSLX_DDR, 53*4882a593Smuzhiyun CSU_CSLX_QUICC, 54*4882a593Smuzhiyun CSU_CSLX_DCFG_CCU_RCPM = 60, 55*4882a593Smuzhiyun CSU_CSLX_SECURE_BOOTROM, 56*4882a593Smuzhiyun CSU_CSLX_SFP, 57*4882a593Smuzhiyun CSU_CSLX_TMU, 58*4882a593Smuzhiyun CSU_CSLX_SECURE_MONITOR, 59*4882a593Smuzhiyun CSU_CSLX_SCFG, 60*4882a593Smuzhiyun CSU_CSLX_FM = 66, 61*4882a593Smuzhiyun CSU_CSLX_SEC5_5, 62*4882a593Smuzhiyun CSU_CSLX_BM, 63*4882a593Smuzhiyun CSU_CSLX_QM, 64*4882a593Smuzhiyun CSU_CSLX_GPIO2 = 70, 65*4882a593Smuzhiyun CSU_CSLX_GPIO1, 66*4882a593Smuzhiyun CSU_CSLX_GPIO4, 67*4882a593Smuzhiyun CSU_CSLX_GPIO3, 68*4882a593Smuzhiyun CSU_CSLX_PLATFORM_CONT, 69*4882a593Smuzhiyun CSU_CSLX_CSU, 70*4882a593Smuzhiyun CSU_CSLX_IIC4 = 77, 71*4882a593Smuzhiyun CSU_CSLX_WDT4, 72*4882a593Smuzhiyun CSU_CSLX_WDT3, 73*4882a593Smuzhiyun CSU_CSLX_ESDHC2 = 80, 74*4882a593Smuzhiyun CSU_CSLX_WDT5 = 81, 75*4882a593Smuzhiyun CSU_CSLX_SAI2, 76*4882a593Smuzhiyun CSU_CSLX_SAI1, 77*4882a593Smuzhiyun CSU_CSLX_SAI4, 78*4882a593Smuzhiyun CSU_CSLX_SAI3, 79*4882a593Smuzhiyun CSU_CSLX_FTM2 = 86, 80*4882a593Smuzhiyun CSU_CSLX_FTM1, 81*4882a593Smuzhiyun CSU_CSLX_FTM4, 82*4882a593Smuzhiyun CSU_CSLX_FTM3, 83*4882a593Smuzhiyun CSU_CSLX_FTM6 = 90, 84*4882a593Smuzhiyun CSU_CSLX_FTM5, 85*4882a593Smuzhiyun CSU_CSLX_FTM8, 86*4882a593Smuzhiyun CSU_CSLX_FTM7, 87*4882a593Smuzhiyun CSU_CSLX_DSCR = 121, 88*4882a593Smuzhiyun }; 89*4882a593Smuzhiyun 90*4882a593Smuzhiyun static struct csu_ns_dev ns_dev[] = { 91*4882a593Smuzhiyun {CSU_CSLX_PCIE2_IO, CSU_ALL_RW}, 92*4882a593Smuzhiyun {CSU_CSLX_PCIE1_IO, CSU_ALL_RW}, 93*4882a593Smuzhiyun {CSU_CSLX_MG2TPR_IP, CSU_ALL_RW}, 94*4882a593Smuzhiyun {CSU_CSLX_IFC_MEM, CSU_ALL_RW}, 95*4882a593Smuzhiyun {CSU_CSLX_OCRAM, CSU_ALL_RW}, 96*4882a593Smuzhiyun {CSU_CSLX_GIC, CSU_ALL_RW}, 97*4882a593Smuzhiyun {CSU_CSLX_PCIE1, CSU_ALL_RW}, 98*4882a593Smuzhiyun {CSU_CSLX_OCRAM2, CSU_ALL_RW}, 99*4882a593Smuzhiyun {CSU_CSLX_QSPI_MEM, CSU_ALL_RW}, 100*4882a593Smuzhiyun {CSU_CSLX_PCIE2, CSU_ALL_RW}, 101*4882a593Smuzhiyun {CSU_CSLX_SATA, CSU_ALL_RW}, 102*4882a593Smuzhiyun {CSU_CSLX_USB1, CSU_ALL_RW}, 103*4882a593Smuzhiyun {CSU_CSLX_QM_BM_SWPORTAL, CSU_ALL_RW}, 104*4882a593Smuzhiyun {CSU_CSLX_PCIE3, CSU_ALL_RW}, 105*4882a593Smuzhiyun {CSU_CSLX_PCIE3_IO, CSU_ALL_RW}, 106*4882a593Smuzhiyun {CSU_CSLX_USB3, CSU_ALL_RW}, 107*4882a593Smuzhiyun {CSU_CSLX_USB2, CSU_ALL_RW}, 108*4882a593Smuzhiyun {CSU_CSLX_SERDES, CSU_ALL_RW}, 109*4882a593Smuzhiyun {CSU_CSLX_QDMA, CSU_ALL_RW}, 110*4882a593Smuzhiyun {CSU_CSLX_LPUART2, CSU_ALL_RW}, 111*4882a593Smuzhiyun {CSU_CSLX_LPUART1, CSU_ALL_RW}, 112*4882a593Smuzhiyun {CSU_CSLX_LPUART4, CSU_ALL_RW}, 113*4882a593Smuzhiyun {CSU_CSLX_LPUART3, CSU_ALL_RW}, 114*4882a593Smuzhiyun {CSU_CSLX_LPUART6, CSU_ALL_RW}, 115*4882a593Smuzhiyun {CSU_CSLX_LPUART5, CSU_ALL_RW}, 116*4882a593Smuzhiyun {CSU_CSLX_DSPI1, CSU_ALL_RW}, 117*4882a593Smuzhiyun {CSU_CSLX_QSPI, CSU_ALL_RW}, 118*4882a593Smuzhiyun {CSU_CSLX_ESDHC, CSU_ALL_RW}, 119*4882a593Smuzhiyun {CSU_CSLX_IFC, CSU_ALL_RW}, 120*4882a593Smuzhiyun {CSU_CSLX_I2C1, CSU_ALL_RW}, 121*4882a593Smuzhiyun {CSU_CSLX_I2C3, CSU_ALL_RW}, 122*4882a593Smuzhiyun {CSU_CSLX_I2C2, CSU_ALL_RW}, 123*4882a593Smuzhiyun {CSU_CSLX_DUART2, CSU_ALL_RW}, 124*4882a593Smuzhiyun {CSU_CSLX_DUART1, CSU_ALL_RW}, 125*4882a593Smuzhiyun {CSU_CSLX_WDT2, CSU_ALL_RW}, 126*4882a593Smuzhiyun {CSU_CSLX_WDT1, CSU_ALL_RW}, 127*4882a593Smuzhiyun {CSU_CSLX_EDMA, CSU_ALL_RW}, 128*4882a593Smuzhiyun {CSU_CSLX_SYS_CNT, CSU_ALL_RW}, 129*4882a593Smuzhiyun {CSU_CSLX_DMA_MUX2, CSU_ALL_RW}, 130*4882a593Smuzhiyun {CSU_CSLX_DMA_MUX1, CSU_ALL_RW}, 131*4882a593Smuzhiyun {CSU_CSLX_DDR, CSU_ALL_RW}, 132*4882a593Smuzhiyun {CSU_CSLX_QUICC, CSU_ALL_RW}, 133*4882a593Smuzhiyun {CSU_CSLX_DCFG_CCU_RCPM, CSU_ALL_RW}, 134*4882a593Smuzhiyun {CSU_CSLX_SECURE_BOOTROM, CSU_ALL_RW}, 135*4882a593Smuzhiyun {CSU_CSLX_SFP, CSU_ALL_RW}, 136*4882a593Smuzhiyun {CSU_CSLX_TMU, CSU_ALL_RW}, 137*4882a593Smuzhiyun {CSU_CSLX_SECURE_MONITOR, CSU_ALL_RW}, 138*4882a593Smuzhiyun {CSU_CSLX_SCFG, CSU_ALL_RW}, 139*4882a593Smuzhiyun {CSU_CSLX_FM, CSU_ALL_RW}, 140*4882a593Smuzhiyun {CSU_CSLX_SEC5_5, CSU_ALL_RW}, 141*4882a593Smuzhiyun {CSU_CSLX_BM, CSU_ALL_RW}, 142*4882a593Smuzhiyun {CSU_CSLX_QM, CSU_ALL_RW}, 143*4882a593Smuzhiyun {CSU_CSLX_GPIO2, CSU_ALL_RW}, 144*4882a593Smuzhiyun {CSU_CSLX_GPIO1, CSU_ALL_RW}, 145*4882a593Smuzhiyun {CSU_CSLX_GPIO4, CSU_ALL_RW}, 146*4882a593Smuzhiyun {CSU_CSLX_GPIO3, CSU_ALL_RW}, 147*4882a593Smuzhiyun {CSU_CSLX_PLATFORM_CONT, CSU_ALL_RW}, 148*4882a593Smuzhiyun {CSU_CSLX_CSU, CSU_ALL_RW}, 149*4882a593Smuzhiyun {CSU_CSLX_IIC4, CSU_ALL_RW}, 150*4882a593Smuzhiyun {CSU_CSLX_WDT4, CSU_ALL_RW}, 151*4882a593Smuzhiyun {CSU_CSLX_WDT3, CSU_ALL_RW}, 152*4882a593Smuzhiyun {CSU_CSLX_ESDHC2, CSU_ALL_RW}, 153*4882a593Smuzhiyun {CSU_CSLX_WDT5, CSU_ALL_RW}, 154*4882a593Smuzhiyun {CSU_CSLX_SAI2, CSU_ALL_RW}, 155*4882a593Smuzhiyun {CSU_CSLX_SAI1, CSU_ALL_RW}, 156*4882a593Smuzhiyun {CSU_CSLX_SAI4, CSU_ALL_RW}, 157*4882a593Smuzhiyun {CSU_CSLX_SAI3, CSU_ALL_RW}, 158*4882a593Smuzhiyun {CSU_CSLX_FTM2, CSU_ALL_RW}, 159*4882a593Smuzhiyun {CSU_CSLX_FTM1, CSU_ALL_RW}, 160*4882a593Smuzhiyun {CSU_CSLX_FTM4, CSU_ALL_RW}, 161*4882a593Smuzhiyun {CSU_CSLX_FTM3, CSU_ALL_RW}, 162*4882a593Smuzhiyun {CSU_CSLX_FTM6, CSU_ALL_RW}, 163*4882a593Smuzhiyun {CSU_CSLX_FTM5, CSU_ALL_RW}, 164*4882a593Smuzhiyun {CSU_CSLX_FTM8, CSU_ALL_RW}, 165*4882a593Smuzhiyun {CSU_CSLX_FTM7, CSU_ALL_RW}, 166*4882a593Smuzhiyun {CSU_CSLX_DSCR, CSU_ALL_RW}, 167*4882a593Smuzhiyun }; 168*4882a593Smuzhiyun 169*4882a593Smuzhiyun #endif 170