xref: /OK3568_Linux_fs/u-boot/arch/arm/include/asm/arch-fsl-layerscape/immap_lsch3.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * LayerScape Internal Memory Map
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (C) 2017 NXP Semiconductors
5*4882a593Smuzhiyun  * Copyright 2014 Freescale Semiconductor, Inc.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #ifndef __ARCH_FSL_LSCH3_IMMAP_H_
11*4882a593Smuzhiyun #define __ARCH_FSL_LSCH3_IMMAP_H_
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #define CONFIG_SYS_IMMR				0x01000000
14*4882a593Smuzhiyun #define CONFIG_SYS_FSL_DDR_ADDR			(CONFIG_SYS_IMMR + 0x00080000)
15*4882a593Smuzhiyun #define CONFIG_SYS_FSL_DDR2_ADDR		(CONFIG_SYS_IMMR + 0x00090000)
16*4882a593Smuzhiyun #define CONFIG_SYS_FSL_DDR3_ADDR		0x08210000
17*4882a593Smuzhiyun #define CONFIG_SYS_FSL_GUTS_ADDR		(CONFIG_SYS_IMMR + 0x00E00000)
18*4882a593Smuzhiyun #define CONFIG_SYS_FSL_PMU_ADDR			(CONFIG_SYS_IMMR + 0x00E30000)
19*4882a593Smuzhiyun #define CONFIG_SYS_FSL_RST_ADDR			(CONFIG_SYS_IMMR + 0x00E60000)
20*4882a593Smuzhiyun #define CONFIG_SYS_FSL_CH3_CLK_GRPA_ADDR	(CONFIG_SYS_IMMR + 0x00300000)
21*4882a593Smuzhiyun #define CONFIG_SYS_FSL_CH3_CLK_GRPB_ADDR	(CONFIG_SYS_IMMR + 0x00310000)
22*4882a593Smuzhiyun #define CONFIG_SYS_FSL_CH3_CLK_CTRL_ADDR	(CONFIG_SYS_IMMR + 0x00370000)
23*4882a593Smuzhiyun #define SYS_FSL_QSPI_ADDR			(CONFIG_SYS_IMMR + 0x010c0000)
24*4882a593Smuzhiyun #define CONFIG_SYS_FSL_ESDHC_ADDR		(CONFIG_SYS_IMMR + 0x01140000)
25*4882a593Smuzhiyun #define CONFIG_SYS_IFC_ADDR			(CONFIG_SYS_IMMR + 0x01240000)
26*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM1			(CONFIG_SYS_IMMR + 0x011C0500)
27*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM2			(CONFIG_SYS_IMMR + 0x011C0600)
28*4882a593Smuzhiyun #define SYS_FSL_LS2080A_LS2085A_TIMER_ADDR	0x023d0000
29*4882a593Smuzhiyun #define CONFIG_SYS_FSL_TIMER_ADDR		0x023e0000
30*4882a593Smuzhiyun #define CONFIG_SYS_FSL_PMU_CLTBENR		(CONFIG_SYS_FSL_PMU_ADDR + \
31*4882a593Smuzhiyun 						 0x18A0)
32*4882a593Smuzhiyun #define FSL_PMU_PCTBENR_OFFSET (CONFIG_SYS_FSL_PMU_ADDR + 0x8A0)
33*4882a593Smuzhiyun #define FSL_LSCH3_SVR		(CONFIG_SYS_FSL_GUTS_ADDR + 0xA4)
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #define CONFIG_SYS_FSL_WRIOP1_ADDR		(CONFIG_SYS_IMMR + 0x7B80000)
36*4882a593Smuzhiyun #define CONFIG_SYS_FSL_WRIOP1_MDIO1	(CONFIG_SYS_FSL_WRIOP1_ADDR + 0x16000)
37*4882a593Smuzhiyun #define CONFIG_SYS_FSL_WRIOP1_MDIO2	(CONFIG_SYS_FSL_WRIOP1_ADDR + 0x17000)
38*4882a593Smuzhiyun #define CONFIG_SYS_FSL_LSCH3_SERDES_ADDR	(CONFIG_SYS_IMMR + 0xEA0000)
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun #define CONFIG_SYS_FSL_DCSR_DDR_ADDR		0x70012c000ULL
41*4882a593Smuzhiyun #define CONFIG_SYS_FSL_DCSR_DDR2_ADDR		0x70012d000ULL
42*4882a593Smuzhiyun #define CONFIG_SYS_FSL_DCSR_DDR3_ADDR		0x700132000ULL
43*4882a593Smuzhiyun #define CONFIG_SYS_FSL_DCSR_DDR4_ADDR		0x700133000ULL
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun #define I2C1_BASE_ADDR				(CONFIG_SYS_IMMR + 0x01000000)
46*4882a593Smuzhiyun #define I2C2_BASE_ADDR				(CONFIG_SYS_IMMR + 0x01010000)
47*4882a593Smuzhiyun #define I2C3_BASE_ADDR				(CONFIG_SYS_IMMR + 0x01020000)
48*4882a593Smuzhiyun #define I2C4_BASE_ADDR				(CONFIG_SYS_IMMR + 0x01030000)
49*4882a593Smuzhiyun #define GPIO4_BASE_ADDR				(CONFIG_SYS_IMMR + 0x01330000)
50*4882a593Smuzhiyun #define GPIO4_GPDIR_ADDR			(GPIO4_BASE_ADDR + 0x0)
51*4882a593Smuzhiyun #define GPIO4_GPDAT_ADDR			(GPIO4_BASE_ADDR + 0x8)
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun #define CONFIG_SYS_XHCI_USB1_ADDR		(CONFIG_SYS_IMMR + 0x02100000)
54*4882a593Smuzhiyun #define CONFIG_SYS_XHCI_USB2_ADDR		(CONFIG_SYS_IMMR + 0x02110000)
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun /* TZ Address Space Controller Definitions */
57*4882a593Smuzhiyun #define TZASC1_BASE			0x01100000	/* as per CCSR map. */
58*4882a593Smuzhiyun #define TZASC2_BASE			0x01110000	/* as per CCSR map. */
59*4882a593Smuzhiyun #define TZASC3_BASE			0x01120000	/* as per CCSR map. */
60*4882a593Smuzhiyun #define TZASC4_BASE			0x01130000	/* as per CCSR map. */
61*4882a593Smuzhiyun #define TZASC_BUILD_CONFIG_REG(x)	((TZASC1_BASE + (x * 0x10000)))
62*4882a593Smuzhiyun #define TZASC_ACTION_REG(x)		((TZASC1_BASE + (x * 0x10000)) + 0x004)
63*4882a593Smuzhiyun #define TZASC_GATE_KEEPER(x)		((TZASC1_BASE + (x * 0x10000)) + 0x008)
64*4882a593Smuzhiyun #define TZASC_REGION_BASE_LOW_0(x)	((TZASC1_BASE + (x * 0x10000)) + 0x100)
65*4882a593Smuzhiyun #define TZASC_REGION_BASE_HIGH_0(x)	((TZASC1_BASE + (x * 0x10000)) + 0x104)
66*4882a593Smuzhiyun #define TZASC_REGION_TOP_LOW_0(x)	((TZASC1_BASE + (x * 0x10000)) + 0x108)
67*4882a593Smuzhiyun #define TZASC_REGION_TOP_HIGH_0(x)	((TZASC1_BASE + (x * 0x10000)) + 0x10C)
68*4882a593Smuzhiyun #define TZASC_REGION_ATTRIBUTES_0(x)	((TZASC1_BASE + (x * 0x10000)) + 0x110)
69*4882a593Smuzhiyun #define TZASC_REGION_ID_ACCESS_0(x)	((TZASC1_BASE + (x * 0x10000)) + 0x114)
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun /* SATA */
72*4882a593Smuzhiyun #define AHCI_BASE_ADDR1				(CONFIG_SYS_IMMR + 0x02200000)
73*4882a593Smuzhiyun #define AHCI_BASE_ADDR2				(CONFIG_SYS_IMMR + 0x02210000)
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun /* SFP */
76*4882a593Smuzhiyun #define CONFIG_SYS_SFP_ADDR		(CONFIG_SYS_IMMR + 0x00e80200)
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun /* SEC */
79*4882a593Smuzhiyun #define CONFIG_SYS_FSL_SEC_OFFSET		0x07000000ull
80*4882a593Smuzhiyun #define CONFIG_SYS_FSL_JR0_OFFSET		0x07010000ull
81*4882a593Smuzhiyun #define CONFIG_SYS_FSL_SEC_ADDR \
82*4882a593Smuzhiyun 	(CONFIG_SYS_IMMR + CONFIG_SYS_FSL_SEC_OFFSET)
83*4882a593Smuzhiyun #define CONFIG_SYS_FSL_JR0_ADDR \
84*4882a593Smuzhiyun 	(CONFIG_SYS_IMMR + CONFIG_SYS_FSL_JR0_OFFSET)
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun /* Security Monitor */
87*4882a593Smuzhiyun #define CONFIG_SYS_SEC_MON_ADDR		(CONFIG_SYS_IMMR + 0x00e90000)
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun /* MMU 500 */
90*4882a593Smuzhiyun #define SMMU_SCR0			(SMMU_BASE + 0x0)
91*4882a593Smuzhiyun #define SMMU_SCR1			(SMMU_BASE + 0x4)
92*4882a593Smuzhiyun #define SMMU_SCR2			(SMMU_BASE + 0x8)
93*4882a593Smuzhiyun #define SMMU_SACR			(SMMU_BASE + 0x10)
94*4882a593Smuzhiyun #define SMMU_IDR0			(SMMU_BASE + 0x20)
95*4882a593Smuzhiyun #define SMMU_IDR1			(SMMU_BASE + 0x24)
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun #define SMMU_NSCR0			(SMMU_BASE + 0x400)
98*4882a593Smuzhiyun #define SMMU_NSCR2			(SMMU_BASE + 0x408)
99*4882a593Smuzhiyun #define SMMU_NSACR			(SMMU_BASE + 0x410)
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun #define SCR0_CLIENTPD_MASK		0x00000001
102*4882a593Smuzhiyun #define SCR0_USFCFG_MASK		0x00000400
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun /* PCIe */
106*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_ADDR			(CONFIG_SYS_IMMR + 0x2400000)
107*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_ADDR			(CONFIG_SYS_IMMR + 0x2500000)
108*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_ADDR			(CONFIG_SYS_IMMR + 0x2600000)
109*4882a593Smuzhiyun #define CONFIG_SYS_PCIE4_ADDR			(CONFIG_SYS_IMMR + 0x2700000)
110*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_PHYS_ADDR		0x1000000000ULL
111*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_PHYS_ADDR		0x1200000000ULL
112*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_PHYS_ADDR		0x1400000000ULL
113*4882a593Smuzhiyun #define CONFIG_SYS_PCIE4_PHYS_ADDR		0x1600000000ULL
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun /* Device Configuration */
116*4882a593Smuzhiyun #define DCFG_BASE		0x01e00000
117*4882a593Smuzhiyun #define DCFG_PORSR1			0x000
118*4882a593Smuzhiyun #define DCFG_PORSR1_RCW_SRC		0xff800000
119*4882a593Smuzhiyun #define DCFG_PORSR1_RCW_SRC_NOR		0x12f00000
120*4882a593Smuzhiyun #define DCFG_RCWSR13			0x130
121*4882a593Smuzhiyun #define DCFG_RCWSR13_DSPI		(0 << 8)
122*4882a593Smuzhiyun #define DCFG_RCWSR15			0x138
123*4882a593Smuzhiyun #define DCFG_RCWSR15_IFCGRPABASE_QSPI	0x3
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun #define DCFG_DCSR_BASE		0X700100000ULL
126*4882a593Smuzhiyun #define DCFG_DCSR_PORCR1		0x000
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun /* Interrupt Sampling Control */
129*4882a593Smuzhiyun #define ISC_BASE		0x01F70000
130*4882a593Smuzhiyun #define IRQCR_OFFSET		0x14
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun /* Supplemental Configuration */
133*4882a593Smuzhiyun #define SCFG_BASE		0x01fc0000
134*4882a593Smuzhiyun #define SCFG_USB3PRM1CR			0x000
135*4882a593Smuzhiyun #define SCFG_USB3PRM1CR_INIT		0x27672b2a
136*4882a593Smuzhiyun #define SCFG_QSPICLKCTLR	0x10
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun #define TP_ITYP_AV		0x00000001	/* Initiator available */
139*4882a593Smuzhiyun #define TP_ITYP_TYPE(x)	(((x) & 0x6) >> 1)	/* Initiator Type */
140*4882a593Smuzhiyun #define TP_ITYP_TYPE_ARM	0x0
141*4882a593Smuzhiyun #define TP_ITYP_TYPE_PPC	0x1		/* PowerPC */
142*4882a593Smuzhiyun #define TP_ITYP_TYPE_OTHER	0x2		/* StarCore DSP */
143*4882a593Smuzhiyun #define TP_ITYP_TYPE_HA		0x3		/* HW Accelerator */
144*4882a593Smuzhiyun #define TP_ITYP_THDS(x)	(((x) & 0x18) >> 3)	/* # threads */
145*4882a593Smuzhiyun #define TP_ITYP_VER(x)	(((x) & 0xe0) >> 5)	/* Initiator Version */
146*4882a593Smuzhiyun #define TY_ITYP_VER_A7		0x1
147*4882a593Smuzhiyun #define TY_ITYP_VER_A53		0x2
148*4882a593Smuzhiyun #define TY_ITYP_VER_A57		0x3
149*4882a593Smuzhiyun #define TY_ITYP_VER_A72		0x4
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun #define TP_CLUSTER_EOC		0x80000000	/* end of clusters */
152*4882a593Smuzhiyun #define TP_CLUSTER_INIT_MASK	0x0000003f	/* initiator mask */
153*4882a593Smuzhiyun #define TP_INIT_PER_CLUSTER     4
154*4882a593Smuzhiyun /* This is chassis generation 3 */
155*4882a593Smuzhiyun #ifndef __ASSEMBLY__
156*4882a593Smuzhiyun struct sys_info {
157*4882a593Smuzhiyun 	unsigned long freq_processor[CONFIG_MAX_CPUS];
158*4882a593Smuzhiyun 	/* frequency of platform PLL */
159*4882a593Smuzhiyun 	unsigned long freq_systembus;
160*4882a593Smuzhiyun 	unsigned long freq_ddrbus;
161*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_HAS_DP_DDR
162*4882a593Smuzhiyun 	unsigned long freq_ddrbus2;
163*4882a593Smuzhiyun #endif
164*4882a593Smuzhiyun 	unsigned long freq_localbus;
165*4882a593Smuzhiyun 	unsigned long freq_qe;
166*4882a593Smuzhiyun #ifdef CONFIG_SYS_DPAA_FMAN
167*4882a593Smuzhiyun 	unsigned long freq_fman[CONFIG_SYS_NUM_FMAN];
168*4882a593Smuzhiyun #endif
169*4882a593Smuzhiyun #ifdef CONFIG_SYS_DPAA_QBMAN
170*4882a593Smuzhiyun 	unsigned long freq_qman;
171*4882a593Smuzhiyun #endif
172*4882a593Smuzhiyun #ifdef CONFIG_SYS_DPAA_PME
173*4882a593Smuzhiyun 	unsigned long freq_pme;
174*4882a593Smuzhiyun #endif
175*4882a593Smuzhiyun };
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun /* Global Utilities Block */
178*4882a593Smuzhiyun struct ccsr_gur {
179*4882a593Smuzhiyun 	u32	porsr1;		/* POR status 1 */
180*4882a593Smuzhiyun 	u32	porsr2;		/* POR status 2 */
181*4882a593Smuzhiyun 	u8	res_008[0x20-0x8];
182*4882a593Smuzhiyun 	u32	gpporcr1;	/* General-purpose POR configuration */
183*4882a593Smuzhiyun 	u32	gpporcr2;	/* General-purpose POR configuration 2 */
184*4882a593Smuzhiyun 	u32	gpporcr3;
185*4882a593Smuzhiyun 	u32	gpporcr4;
186*4882a593Smuzhiyun 	u8	res_030[0x60-0x30];
187*4882a593Smuzhiyun #define FSL_CHASSIS3_DCFG_FUSESR_VID_SHIFT	2
188*4882a593Smuzhiyun #define FSL_CHASSIS3_DCFG_FUSESR_VID_MASK	0x1F
189*4882a593Smuzhiyun #define FSL_CHASSIS3_DCFG_FUSESR_ALTVID_SHIFT	7
190*4882a593Smuzhiyun #define FSL_CHASSIS3_DCFG_FUSESR_ALTVID_MASK	0x1F
191*4882a593Smuzhiyun 	u32	dcfg_fusesr;	/* Fuse status register */
192*4882a593Smuzhiyun 	u8	res_064[0x70-0x64];
193*4882a593Smuzhiyun 	u32	devdisr;	/* Device disable control 1 */
194*4882a593Smuzhiyun 	u32	devdisr2;	/* Device disable control 2 */
195*4882a593Smuzhiyun 	u32	devdisr3;	/* Device disable control 3 */
196*4882a593Smuzhiyun 	u32	devdisr4;	/* Device disable control 4 */
197*4882a593Smuzhiyun 	u32	devdisr5;	/* Device disable control 5 */
198*4882a593Smuzhiyun 	u32	devdisr6;	/* Device disable control 6 */
199*4882a593Smuzhiyun 	u8	res_088[0x94-0x88];
200*4882a593Smuzhiyun 	u32	coredisr;	/* Device disable control 7 */
201*4882a593Smuzhiyun #define FSL_CHASSIS3_DEVDISR2_DPMAC1	0x00000001
202*4882a593Smuzhiyun #define FSL_CHASSIS3_DEVDISR2_DPMAC2	0x00000002
203*4882a593Smuzhiyun #define FSL_CHASSIS3_DEVDISR2_DPMAC3	0x00000004
204*4882a593Smuzhiyun #define FSL_CHASSIS3_DEVDISR2_DPMAC4	0x00000008
205*4882a593Smuzhiyun #define FSL_CHASSIS3_DEVDISR2_DPMAC5	0x00000010
206*4882a593Smuzhiyun #define FSL_CHASSIS3_DEVDISR2_DPMAC6	0x00000020
207*4882a593Smuzhiyun #define FSL_CHASSIS3_DEVDISR2_DPMAC7	0x00000040
208*4882a593Smuzhiyun #define FSL_CHASSIS3_DEVDISR2_DPMAC8	0x00000080
209*4882a593Smuzhiyun #define FSL_CHASSIS3_DEVDISR2_DPMAC9	0x00000100
210*4882a593Smuzhiyun #define FSL_CHASSIS3_DEVDISR2_DPMAC10	0x00000200
211*4882a593Smuzhiyun #define FSL_CHASSIS3_DEVDISR2_DPMAC11	0x00000400
212*4882a593Smuzhiyun #define FSL_CHASSIS3_DEVDISR2_DPMAC12	0x00000800
213*4882a593Smuzhiyun #define FSL_CHASSIS3_DEVDISR2_DPMAC13	0x00001000
214*4882a593Smuzhiyun #define FSL_CHASSIS3_DEVDISR2_DPMAC14	0x00002000
215*4882a593Smuzhiyun #define FSL_CHASSIS3_DEVDISR2_DPMAC15	0x00004000
216*4882a593Smuzhiyun #define FSL_CHASSIS3_DEVDISR2_DPMAC16	0x00008000
217*4882a593Smuzhiyun #define FSL_CHASSIS3_DEVDISR2_DPMAC17	0x00010000
218*4882a593Smuzhiyun #define FSL_CHASSIS3_DEVDISR2_DPMAC18	0x00020000
219*4882a593Smuzhiyun #define FSL_CHASSIS3_DEVDISR2_DPMAC19	0x00040000
220*4882a593Smuzhiyun #define FSL_CHASSIS3_DEVDISR2_DPMAC20	0x00080000
221*4882a593Smuzhiyun #define FSL_CHASSIS3_DEVDISR2_DPMAC21	0x00100000
222*4882a593Smuzhiyun #define FSL_CHASSIS3_DEVDISR2_DPMAC22	0x00200000
223*4882a593Smuzhiyun #define FSL_CHASSIS3_DEVDISR2_DPMAC23	0x00400000
224*4882a593Smuzhiyun #define FSL_CHASSIS3_DEVDISR2_DPMAC24	0x00800000
225*4882a593Smuzhiyun 	u8	res_098[0xa0-0x98];
226*4882a593Smuzhiyun 	u32	pvr;		/* Processor version */
227*4882a593Smuzhiyun 	u32	svr;		/* System version */
228*4882a593Smuzhiyun 	u8	res_0a8[0x100-0xa8];
229*4882a593Smuzhiyun 	u32	rcwsr[30];	/* Reset control word status */
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun #define FSL_CHASSIS3_RCWSR0_SYS_PLL_RAT_SHIFT	2
232*4882a593Smuzhiyun #define FSL_CHASSIS3_RCWSR0_SYS_PLL_RAT_MASK	0x1f
233*4882a593Smuzhiyun #define FSL_CHASSIS3_RCWSR0_MEM_PLL_RAT_SHIFT	10
234*4882a593Smuzhiyun #define FSL_CHASSIS3_RCWSR0_MEM_PLL_RAT_MASK	0x3f
235*4882a593Smuzhiyun #define FSL_CHASSIS3_RCWSR0_MEM2_PLL_RAT_SHIFT	18
236*4882a593Smuzhiyun #define FSL_CHASSIS3_RCWSR0_MEM2_PLL_RAT_MASK	0x3f
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun #if defined(CONFIG_ARCH_LS2080A)
239*4882a593Smuzhiyun #define	FSL_CHASSIS3_RCWSR28_SRDS1_PRTCL_MASK	0x00FF0000
240*4882a593Smuzhiyun #define	FSL_CHASSIS3_RCWSR28_SRDS1_PRTCL_SHIFT	16
241*4882a593Smuzhiyun #define	FSL_CHASSIS3_RCWSR28_SRDS2_PRTCL_MASK	0xFF000000
242*4882a593Smuzhiyun #define	FSL_CHASSIS3_RCWSR28_SRDS2_PRTCL_SHIFT	24
243*4882a593Smuzhiyun #define FSL_CHASSIS3_SRDS1_PRTCL_MASK	FSL_CHASSIS3_RCWSR28_SRDS1_PRTCL_MASK
244*4882a593Smuzhiyun #define FSL_CHASSIS3_SRDS1_PRTCL_SHIFT	FSL_CHASSIS3_RCWSR28_SRDS1_PRTCL_SHIFT
245*4882a593Smuzhiyun #define FSL_CHASSIS3_SRDS2_PRTCL_MASK	FSL_CHASSIS3_RCWSR28_SRDS2_PRTCL_MASK
246*4882a593Smuzhiyun #define FSL_CHASSIS3_SRDS2_PRTCL_SHIFT	FSL_CHASSIS3_RCWSR28_SRDS2_PRTCL_SHIFT
247*4882a593Smuzhiyun #define FSL_CHASSIS3_SRDS1_REGSR	29
248*4882a593Smuzhiyun #define FSL_CHASSIS3_SRDS2_REGSR	29
249*4882a593Smuzhiyun #endif
250*4882a593Smuzhiyun #define RCW_SB_EN_REG_INDEX	9
251*4882a593Smuzhiyun #define RCW_SB_EN_MASK		0x00000400
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	u8	res_178[0x200-0x178];
254*4882a593Smuzhiyun 	u32	scratchrw[16];	/* Scratch Read/Write */
255*4882a593Smuzhiyun 	u8	res_240[0x300-0x240];
256*4882a593Smuzhiyun 	u32	scratchw1r[4];	/* Scratch Read (Write once) */
257*4882a593Smuzhiyun 	u8	res_310[0x400-0x310];
258*4882a593Smuzhiyun 	u32	bootlocptrl;	/* Boot location pointer low-order addr */
259*4882a593Smuzhiyun 	u32	bootlocptrh;	/* Boot location pointer high-order addr */
260*4882a593Smuzhiyun 	u8	res_408[0x520-0x408];
261*4882a593Smuzhiyun 	u32	usb1_amqr;
262*4882a593Smuzhiyun 	u32	usb2_amqr;
263*4882a593Smuzhiyun 	u8	res_528[0x530-0x528];	/* add more registers when needed */
264*4882a593Smuzhiyun 	u32	sdmm1_amqr;
265*4882a593Smuzhiyun 	u8	res_534[0x550-0x534];	/* add more registers when needed */
266*4882a593Smuzhiyun 	u32	sata1_amqr;
267*4882a593Smuzhiyun 	u32	sata2_amqr;
268*4882a593Smuzhiyun 	u8	res_558[0x570-0x558];	/* add more registers when needed */
269*4882a593Smuzhiyun 	u32	misc1_amqr;
270*4882a593Smuzhiyun 	u8	res_574[0x590-0x574];	/* add more registers when needed */
271*4882a593Smuzhiyun 	u32	spare1_amqr;
272*4882a593Smuzhiyun 	u32	spare2_amqr;
273*4882a593Smuzhiyun 	u8	res_598[0x620-0x598];	/* add more registers when needed */
274*4882a593Smuzhiyun 	u32	gencr[7];	/* General Control Registers */
275*4882a593Smuzhiyun 	u8	res_63c[0x640-0x63c];	/* add more registers when needed */
276*4882a593Smuzhiyun 	u32	cgensr1;	/* Core General Status Register */
277*4882a593Smuzhiyun 	u8	res_644[0x660-0x644];	/* add more registers when needed */
278*4882a593Smuzhiyun 	u32	cgencr1;	/* Core General Control Register */
279*4882a593Smuzhiyun 	u8	res_664[0x740-0x664];	/* add more registers when needed */
280*4882a593Smuzhiyun 	u32	tp_ityp[64];	/* Topology Initiator Type Register */
281*4882a593Smuzhiyun 	struct {
282*4882a593Smuzhiyun 		u32	upper;
283*4882a593Smuzhiyun 		u32	lower;
284*4882a593Smuzhiyun 	} tp_cluster[4];	/* Core cluster n Topology Register */
285*4882a593Smuzhiyun 	u8	res_864[0x920-0x864];	/* add more registers when needed */
286*4882a593Smuzhiyun 	u32 ioqoscr[8];	/*I/O Quality of Services Register */
287*4882a593Smuzhiyun 	u32 uccr;
288*4882a593Smuzhiyun 	u8	res_944[0x960-0x944];	/* add more registers when needed */
289*4882a593Smuzhiyun 	u32 ftmcr;
290*4882a593Smuzhiyun 	u8	res_964[0x990-0x964];	/* add more registers when needed */
291*4882a593Smuzhiyun 	u32 coredisablesr;
292*4882a593Smuzhiyun 	u8	res_994[0xa00-0x994];	/* add more registers when needed */
293*4882a593Smuzhiyun 	u32 sdbgcr; /*Secure Debug Confifuration Register */
294*4882a593Smuzhiyun 	u8	res_a04[0xbf8-0xa04];	/* add more registers when needed */
295*4882a593Smuzhiyun 	u32 ipbrr1;
296*4882a593Smuzhiyun 	u32 ipbrr2;
297*4882a593Smuzhiyun 	u8	res_858[0x1000-0xc00];
298*4882a593Smuzhiyun };
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun struct ccsr_clk_cluster_group {
301*4882a593Smuzhiyun 	struct {
302*4882a593Smuzhiyun 		u8	res_00[0x10];
303*4882a593Smuzhiyun 		u32	csr;
304*4882a593Smuzhiyun 		u8	res_14[0x20-0x14];
305*4882a593Smuzhiyun 	} hwncsr[3];
306*4882a593Smuzhiyun 	u8	res_60[0x80-0x60];
307*4882a593Smuzhiyun 	struct {
308*4882a593Smuzhiyun 		u32	gsr;
309*4882a593Smuzhiyun 		u8	res_84[0xa0-0x84];
310*4882a593Smuzhiyun 	} pllngsr[3];
311*4882a593Smuzhiyun 	u8	res_e0[0x100-0xe0];
312*4882a593Smuzhiyun };
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun struct ccsr_clk_ctrl {
315*4882a593Smuzhiyun 	struct {
316*4882a593Smuzhiyun 		u32 csr;	/* core cluster n clock control status */
317*4882a593Smuzhiyun 		u8  res_04[0x20-0x04];
318*4882a593Smuzhiyun 	} clkcncsr[8];
319*4882a593Smuzhiyun };
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun struct ccsr_reset {
322*4882a593Smuzhiyun 	u32 rstcr;			/* 0x000 */
323*4882a593Smuzhiyun 	u32 rstcrsp;			/* 0x004 */
324*4882a593Smuzhiyun 	u8 res_008[0x10-0x08];		/* 0x008 */
325*4882a593Smuzhiyun 	u32 rstrqmr1;			/* 0x010 */
326*4882a593Smuzhiyun 	u32 rstrqmr2;			/* 0x014 */
327*4882a593Smuzhiyun 	u32 rstrqsr1;			/* 0x018 */
328*4882a593Smuzhiyun 	u32 rstrqsr2;			/* 0x01c */
329*4882a593Smuzhiyun 	u32 rstrqwdtmrl;		/* 0x020 */
330*4882a593Smuzhiyun 	u32 rstrqwdtmru;		/* 0x024 */
331*4882a593Smuzhiyun 	u8 res_028[0x30-0x28];		/* 0x028 */
332*4882a593Smuzhiyun 	u32 rstrqwdtsrl;		/* 0x030 */
333*4882a593Smuzhiyun 	u32 rstrqwdtsru;		/* 0x034 */
334*4882a593Smuzhiyun 	u8 res_038[0x60-0x38];		/* 0x038 */
335*4882a593Smuzhiyun 	u32 brrl;			/* 0x060 */
336*4882a593Smuzhiyun 	u32 brru;			/* 0x064 */
337*4882a593Smuzhiyun 	u8 res_068[0x80-0x68];		/* 0x068 */
338*4882a593Smuzhiyun 	u32 pirset;			/* 0x080 */
339*4882a593Smuzhiyun 	u32 pirclr;			/* 0x084 */
340*4882a593Smuzhiyun 	u8 res_088[0x90-0x88];		/* 0x088 */
341*4882a593Smuzhiyun 	u32 brcorenbr;			/* 0x090 */
342*4882a593Smuzhiyun 	u8 res_094[0x100-0x94];		/* 0x094 */
343*4882a593Smuzhiyun 	u32 rcw_reqr;			/* 0x100 */
344*4882a593Smuzhiyun 	u32 rcw_completion;		/* 0x104 */
345*4882a593Smuzhiyun 	u8 res_108[0x110-0x108];	/* 0x108 */
346*4882a593Smuzhiyun 	u32 pbi_reqr;			/* 0x110 */
347*4882a593Smuzhiyun 	u32 pbi_completion;		/* 0x114 */
348*4882a593Smuzhiyun 	u8 res_118[0xa00-0x118];	/* 0x118 */
349*4882a593Smuzhiyun 	u32 qmbm_warmrst;		/* 0xa00 */
350*4882a593Smuzhiyun 	u32 soc_warmrst;		/* 0xa04 */
351*4882a593Smuzhiyun 	u8 res_a08[0xbf8-0xa08];	/* 0xa08 */
352*4882a593Smuzhiyun 	u32 ip_rev1;			/* 0xbf8 */
353*4882a593Smuzhiyun 	u32 ip_rev2;			/* 0xbfc */
354*4882a593Smuzhiyun };
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun #endif /*__ASSEMBLY__*/
357*4882a593Smuzhiyun #endif /* __ARCH_FSL_LSCH3_IMMAP_H_ */
358