1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Copyright 2013-2015 Freescale Semiconductor, Inc. 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 5*4882a593Smuzhiyun */ 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun #ifndef __ARCH_FSL_LSCH2_IMMAP_H__ 8*4882a593Smuzhiyun #define __ARCH_FSL_LSCH2_IMMAP_H__ 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun #include <fsl_immap.h> 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun #define CONFIG_SYS_IMMR 0x01000000 13*4882a593Smuzhiyun #define CONFIG_SYS_DCSRBAR 0x20000000 14*4882a593Smuzhiyun #define CONFIG_SYS_DCSR_DCFG_ADDR (CONFIG_SYS_DCSRBAR + 0x00140000) 15*4882a593Smuzhiyun #define CONFIG_SYS_DCSR_COP_CCP_ADDR (CONFIG_SYS_DCSRBAR + 0x02008040) 16*4882a593Smuzhiyun 17*4882a593Smuzhiyun #define CONFIG_SYS_FSL_DDR_ADDR (CONFIG_SYS_IMMR + 0x00080000) 18*4882a593Smuzhiyun #define CONFIG_SYS_CCI400_ADDR (CONFIG_SYS_IMMR + 0x00180000) 19*4882a593Smuzhiyun #define CONFIG_SYS_GIC400_ADDR (CONFIG_SYS_IMMR + 0x00400000) 20*4882a593Smuzhiyun #define CONFIG_SYS_IFC_ADDR (CONFIG_SYS_IMMR + 0x00530000) 21*4882a593Smuzhiyun #define SYS_FSL_QSPI_ADDR (CONFIG_SYS_IMMR + 0x00550000) 22*4882a593Smuzhiyun #define CONFIG_SYS_FSL_ESDHC_ADDR (CONFIG_SYS_IMMR + 0x00560000) 23*4882a593Smuzhiyun #define CONFIG_SYS_FSL_CSU_ADDR (CONFIG_SYS_IMMR + 0x00510000) 24*4882a593Smuzhiyun #define CONFIG_SYS_FSL_GUTS_ADDR (CONFIG_SYS_IMMR + 0x00ee0000) 25*4882a593Smuzhiyun #define CONFIG_SYS_FSL_RST_ADDR (CONFIG_SYS_IMMR + 0x00ee00b0) 26*4882a593Smuzhiyun #define CONFIG_SYS_FSL_SCFG_ADDR (CONFIG_SYS_IMMR + 0x00570000) 27*4882a593Smuzhiyun #define CONFIG_SYS_FSL_FMAN_ADDR (CONFIG_SYS_IMMR + 0x00a00000) 28*4882a593Smuzhiyun #define CONFIG_SYS_FSL_SERDES_ADDR (CONFIG_SYS_IMMR + 0x00ea0000) 29*4882a593Smuzhiyun #define CONFIG_SYS_FSL_DCFG_ADDR (CONFIG_SYS_IMMR + 0x00ee0000) 30*4882a593Smuzhiyun #define CONFIG_SYS_FSL_CLK_ADDR (CONFIG_SYS_IMMR + 0x00ee1000) 31*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x011c0500) 32*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x011c0600) 33*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_IMMR + 0x011d0500) 34*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_IMMR + 0x011d0600) 35*4882a593Smuzhiyun #define CONFIG_SYS_XHCI_USB1_ADDR (CONFIG_SYS_IMMR + 0x01f00000) 36*4882a593Smuzhiyun #define CONFIG_SYS_XHCI_USB2_ADDR (CONFIG_SYS_IMMR + 0x02000000) 37*4882a593Smuzhiyun #define CONFIG_SYS_XHCI_USB3_ADDR (CONFIG_SYS_IMMR + 0x02100000) 38*4882a593Smuzhiyun #define CONFIG_SYS_EHCI_USB1_ADDR (CONFIG_SYS_IMMR + 0x07600000) 39*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_ADDR (CONFIG_SYS_IMMR + 0x2400000) 40*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_ADDR (CONFIG_SYS_IMMR + 0x2500000) 41*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_ADDR (CONFIG_SYS_IMMR + 0x2600000) 42*4882a593Smuzhiyun #define CONFIG_SYS_SEC_MON_ADDR (CONFIG_SYS_IMMR + 0xe90000) 43*4882a593Smuzhiyun #define CONFIG_SYS_SFP_ADDR (CONFIG_SYS_IMMR + 0xe80200) 44*4882a593Smuzhiyun 45*4882a593Smuzhiyun #define CONFIG_SYS_FSL_TIMER_ADDR 0x02b00000 46*4882a593Smuzhiyun 47*4882a593Smuzhiyun #define I2C1_BASE_ADDR (CONFIG_SYS_IMMR + 0x01180000) 48*4882a593Smuzhiyun #define I2C2_BASE_ADDR (CONFIG_SYS_IMMR + 0x01190000) 49*4882a593Smuzhiyun #define I2C3_BASE_ADDR (CONFIG_SYS_IMMR + 0x011a0000) 50*4882a593Smuzhiyun #define I2C4_BASE_ADDR (CONFIG_SYS_IMMR + 0x011b0000) 51*4882a593Smuzhiyun 52*4882a593Smuzhiyun #define WDOG1_BASE_ADDR (CONFIG_SYS_IMMR + 0x01ad0000) 53*4882a593Smuzhiyun 54*4882a593Smuzhiyun #define QSPI0_BASE_ADDR (CONFIG_SYS_IMMR + 0x00550000) 55*4882a593Smuzhiyun #define DSPI1_BASE_ADDR (CONFIG_SYS_IMMR + 0x01100000) 56*4882a593Smuzhiyun 57*4882a593Smuzhiyun #define LPUART_BASE (CONFIG_SYS_IMMR + 0x01950000) 58*4882a593Smuzhiyun 59*4882a593Smuzhiyun #define AHCI_BASE_ADDR (CONFIG_SYS_IMMR + 0x02200000) 60*4882a593Smuzhiyun 61*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_PHYS_ADDR 0x4000000000ULL 62*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_PHYS_ADDR 0x4800000000ULL 63*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_PHYS_ADDR 0x5000000000ULL 64*4882a593Smuzhiyun /* LUT registers */ 65*4882a593Smuzhiyun #ifdef CONFIG_ARCH_LS1012A 66*4882a593Smuzhiyun #define PCIE_LUT_BASE 0xC0000 67*4882a593Smuzhiyun #else 68*4882a593Smuzhiyun #define PCIE_LUT_BASE 0x10000 69*4882a593Smuzhiyun #endif 70*4882a593Smuzhiyun #define PCIE_LUT_LCTRL0 0x7F8 71*4882a593Smuzhiyun #define PCIE_LUT_DBG 0x7FC 72*4882a593Smuzhiyun 73*4882a593Smuzhiyun /* TZ Address Space Controller Definitions */ 74*4882a593Smuzhiyun #define TZASC1_BASE 0x01100000 /* as per CCSR map. */ 75*4882a593Smuzhiyun #define TZASC2_BASE 0x01110000 /* as per CCSR map. */ 76*4882a593Smuzhiyun #define TZASC3_BASE 0x01120000 /* as per CCSR map. */ 77*4882a593Smuzhiyun #define TZASC4_BASE 0x01130000 /* as per CCSR map. */ 78*4882a593Smuzhiyun #define TZASC_BUILD_CONFIG_REG(x) ((TZASC1_BASE + (x * 0x10000))) 79*4882a593Smuzhiyun #define TZASC_ACTION_REG(x) ((TZASC1_BASE + (x * 0x10000)) + 0x004) 80*4882a593Smuzhiyun #define TZASC_GATE_KEEPER(x) ((TZASC1_BASE + (x * 0x10000)) + 0x008) 81*4882a593Smuzhiyun #define TZASC_REGION_BASE_LOW_0(x) ((TZASC1_BASE + (x * 0x10000)) + 0x100) 82*4882a593Smuzhiyun #define TZASC_REGION_BASE_HIGH_0(x) ((TZASC1_BASE + (x * 0x10000)) + 0x104) 83*4882a593Smuzhiyun #define TZASC_REGION_TOP_LOW_0(x) ((TZASC1_BASE + (x * 0x10000)) + 0x108) 84*4882a593Smuzhiyun #define TZASC_REGION_TOP_HIGH_0(x) ((TZASC1_BASE + (x * 0x10000)) + 0x10C) 85*4882a593Smuzhiyun #define TZASC_REGION_ATTRIBUTES_0(x) ((TZASC1_BASE + (x * 0x10000)) + 0x110) 86*4882a593Smuzhiyun #define TZASC_REGION_ID_ACCESS_0(x) ((TZASC1_BASE + (x * 0x10000)) + 0x114) 87*4882a593Smuzhiyun 88*4882a593Smuzhiyun #define TP_ITYP_AV 0x00000001 /* Initiator available */ 89*4882a593Smuzhiyun #define TP_ITYP_TYPE(x) (((x) & 0x6) >> 1) /* Initiator Type */ 90*4882a593Smuzhiyun #define TP_ITYP_TYPE_ARM 0x0 91*4882a593Smuzhiyun #define TP_ITYP_TYPE_PPC 0x1 /* PowerPC */ 92*4882a593Smuzhiyun #define TP_ITYP_TYPE_OTHER 0x2 /* StarCore DSP */ 93*4882a593Smuzhiyun #define TP_ITYP_TYPE_HA 0x3 /* HW Accelerator */ 94*4882a593Smuzhiyun #define TP_ITYP_THDS(x) (((x) & 0x18) >> 3) /* # threads */ 95*4882a593Smuzhiyun #define TP_ITYP_VER(x) (((x) & 0xe0) >> 5) /* Initiator Version */ 96*4882a593Smuzhiyun #define TY_ITYP_VER_A7 0x1 97*4882a593Smuzhiyun #define TY_ITYP_VER_A53 0x2 98*4882a593Smuzhiyun #define TY_ITYP_VER_A57 0x3 99*4882a593Smuzhiyun #define TY_ITYP_VER_A72 0x4 100*4882a593Smuzhiyun 101*4882a593Smuzhiyun #define TP_CLUSTER_EOC 0xc0000000 /* end of clusters */ 102*4882a593Smuzhiyun #define TP_CLUSTER_INIT_MASK 0x0000003f /* initiator mask */ 103*4882a593Smuzhiyun #define TP_INIT_PER_CLUSTER 4 104*4882a593Smuzhiyun 105*4882a593Smuzhiyun /* 106*4882a593Smuzhiyun * Define default values for some CCSR macros to make header files cleaner* 107*4882a593Smuzhiyun * 108*4882a593Smuzhiyun * To completely disable CCSR relocation in a board header file, define 109*4882a593Smuzhiyun * CONFIG_SYS_CCSR_DO_NOT_RELOCATE. This will force CONFIG_SYS_CCSRBAR_PHYS 110*4882a593Smuzhiyun * to a value that is the same as CONFIG_SYS_CCSRBAR. 111*4882a593Smuzhiyun */ 112*4882a593Smuzhiyun 113*4882a593Smuzhiyun #ifdef CONFIG_SYS_CCSRBAR_PHYS 114*4882a593Smuzhiyun #error "Do not define CONFIG_SYS_CCSRBAR_PHYS directly. Use \ 115*4882a593Smuzhiyun CONFIG_SYS_CCSRBAR_PHYS_LOW and/or CONFIG_SYS_CCSRBAR_PHYS_HIGH instead." 116*4882a593Smuzhiyun #endif 117*4882a593Smuzhiyun 118*4882a593Smuzhiyun #ifdef CONFIG_SYS_CCSR_DO_NOT_RELOCATE 119*4882a593Smuzhiyun #undef CONFIG_SYS_CCSRBAR_PHYS_HIGH 120*4882a593Smuzhiyun #undef CONFIG_SYS_CCSRBAR_PHYS_LOW 121*4882a593Smuzhiyun #define CONFIG_SYS_CCSRBAR_PHYS_HIGH 0 122*4882a593Smuzhiyun #endif 123*4882a593Smuzhiyun 124*4882a593Smuzhiyun #ifndef CONFIG_SYS_CCSRBAR 125*4882a593Smuzhiyun #define CONFIG_SYS_CCSRBAR 0x01000000 126*4882a593Smuzhiyun #endif 127*4882a593Smuzhiyun 128*4882a593Smuzhiyun #ifndef CONFIG_SYS_CCSRBAR_PHYS_HIGH 129*4882a593Smuzhiyun #define CONFIG_SYS_CCSRBAR_PHYS_HIGH 0 130*4882a593Smuzhiyun #endif 131*4882a593Smuzhiyun 132*4882a593Smuzhiyun #ifndef CONFIG_SYS_CCSRBAR_PHYS_LOW 133*4882a593Smuzhiyun #define CONFIG_SYS_CCSRBAR_PHYS_LOW 0x01000000 134*4882a593Smuzhiyun #endif 135*4882a593Smuzhiyun 136*4882a593Smuzhiyun #define CONFIG_SYS_CCSRBAR_PHYS ((CONFIG_SYS_CCSRBAR_PHYS_HIGH * 1ull) << 32 | \ 137*4882a593Smuzhiyun CONFIG_SYS_CCSRBAR_PHYS_LOW) 138*4882a593Smuzhiyun 139*4882a593Smuzhiyun struct sys_info { 140*4882a593Smuzhiyun unsigned long freq_processor[CONFIG_MAX_CPUS]; 141*4882a593Smuzhiyun /* frequency of platform PLL */ 142*4882a593Smuzhiyun unsigned long freq_systembus; 143*4882a593Smuzhiyun unsigned long freq_ddrbus; 144*4882a593Smuzhiyun unsigned long freq_localbus; 145*4882a593Smuzhiyun unsigned long freq_sdhc; 146*4882a593Smuzhiyun #ifdef CONFIG_SYS_DPAA_FMAN 147*4882a593Smuzhiyun unsigned long freq_fman[CONFIG_SYS_NUM_FMAN]; 148*4882a593Smuzhiyun #endif 149*4882a593Smuzhiyun unsigned long freq_qman; 150*4882a593Smuzhiyun }; 151*4882a593Smuzhiyun 152*4882a593Smuzhiyun #define CONFIG_SYS_FSL_FM1_OFFSET 0xa00000 153*4882a593Smuzhiyun #define CONFIG_SYS_FSL_FM1_RX0_1G_OFFSET 0xa88000 154*4882a593Smuzhiyun #define CONFIG_SYS_FSL_FM1_RX1_1G_OFFSET 0xa89000 155*4882a593Smuzhiyun #define CONFIG_SYS_FSL_FM1_RX2_1G_OFFSET 0xa8a000 156*4882a593Smuzhiyun #define CONFIG_SYS_FSL_FM1_RX3_1G_OFFSET 0xa8b000 157*4882a593Smuzhiyun #define CONFIG_SYS_FSL_FM1_RX4_1G_OFFSET 0xa8c000 158*4882a593Smuzhiyun #define CONFIG_SYS_FSL_FM1_RX5_1G_OFFSET 0xa8d000 159*4882a593Smuzhiyun 160*4882a593Smuzhiyun #define CONFIG_SYS_FSL_FM1_DTSEC1_OFFSET 0xae0000 161*4882a593Smuzhiyun #define CONFIG_SYS_FSL_FM1_ADDR \ 162*4882a593Smuzhiyun (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_FM1_OFFSET) 163*4882a593Smuzhiyun #define CONFIG_SYS_FSL_FM1_DTSEC1_ADDR \ 164*4882a593Smuzhiyun (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_FM1_DTSEC1_OFFSET) 165*4882a593Smuzhiyun 166*4882a593Smuzhiyun #define CONFIG_SYS_FSL_SEC_OFFSET 0x700000ull 167*4882a593Smuzhiyun #define CONFIG_SYS_FSL_JR0_OFFSET 0x710000ull 168*4882a593Smuzhiyun #define CONFIG_SYS_FSL_SEC_ADDR \ 169*4882a593Smuzhiyun (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_SEC_OFFSET) 170*4882a593Smuzhiyun #define CONFIG_SYS_FSL_JR0_ADDR \ 171*4882a593Smuzhiyun (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_JR0_OFFSET) 172*4882a593Smuzhiyun 173*4882a593Smuzhiyun /* Device Configuration and Pin Control */ 174*4882a593Smuzhiyun #define DCFG_DCSR_PORCR1 0x0 175*4882a593Smuzhiyun 176*4882a593Smuzhiyun struct ccsr_gur { 177*4882a593Smuzhiyun u32 porsr1; /* POR status 1 */ 178*4882a593Smuzhiyun #define FSL_CHASSIS2_CCSR_PORSR1_RCW_MASK 0xFF800000 179*4882a593Smuzhiyun u32 porsr2; /* POR status 2 */ 180*4882a593Smuzhiyun u8 res_008[0x20-0x8]; 181*4882a593Smuzhiyun u32 gpporcr1; /* General-purpose POR configuration */ 182*4882a593Smuzhiyun u32 gpporcr2; 183*4882a593Smuzhiyun #define FSL_CHASSIS2_DCFG_FUSESR_VID_SHIFT 25 184*4882a593Smuzhiyun #define FSL_CHASSIS2_DCFG_FUSESR_VID_MASK 0x1F 185*4882a593Smuzhiyun #define FSL_CHASSIS2_DCFG_FUSESR_ALTVID_SHIFT 20 186*4882a593Smuzhiyun #define FSL_CHASSIS2_DCFG_FUSESR_ALTVID_MASK 0x1F 187*4882a593Smuzhiyun u32 dcfg_fusesr; /* Fuse status register */ 188*4882a593Smuzhiyun u8 res_02c[0x70-0x2c]; 189*4882a593Smuzhiyun u32 devdisr; /* Device disable control */ 190*4882a593Smuzhiyun #define FSL_CHASSIS2_DEVDISR2_DTSEC1_1 0x80000000 191*4882a593Smuzhiyun #define FSL_CHASSIS2_DEVDISR2_DTSEC1_2 0x40000000 192*4882a593Smuzhiyun #define FSL_CHASSIS2_DEVDISR2_DTSEC1_3 0x20000000 193*4882a593Smuzhiyun #define FSL_CHASSIS2_DEVDISR2_DTSEC1_4 0x10000000 194*4882a593Smuzhiyun #define FSL_CHASSIS2_DEVDISR2_DTSEC1_5 0x08000000 195*4882a593Smuzhiyun #define FSL_CHASSIS2_DEVDISR2_DTSEC1_6 0x04000000 196*4882a593Smuzhiyun #define FSL_CHASSIS2_DEVDISR2_DTSEC1_9 0x00800000 197*4882a593Smuzhiyun #define FSL_CHASSIS2_DEVDISR2_DTSEC1_10 0x00400000 198*4882a593Smuzhiyun #define FSL_CHASSIS2_DEVDISR2_10GEC1_1 0x00800000 199*4882a593Smuzhiyun #define FSL_CHASSIS2_DEVDISR2_10GEC1_2 0x00400000 200*4882a593Smuzhiyun #define FSL_CHASSIS2_DEVDISR2_10GEC1_3 0x80000000 201*4882a593Smuzhiyun #define FSL_CHASSIS2_DEVDISR2_10GEC1_4 0x40000000 202*4882a593Smuzhiyun u32 devdisr2; /* Device disable control 2 */ 203*4882a593Smuzhiyun u32 devdisr3; /* Device disable control 3 */ 204*4882a593Smuzhiyun u32 devdisr4; /* Device disable control 4 */ 205*4882a593Smuzhiyun u32 devdisr5; /* Device disable control 5 */ 206*4882a593Smuzhiyun u32 devdisr6; /* Device disable control 6 */ 207*4882a593Smuzhiyun u32 devdisr7; /* Device disable control 7 */ 208*4882a593Smuzhiyun u8 res_08c[0x94-0x8c]; 209*4882a593Smuzhiyun u32 coredisru; /* uppper portion for support of 64 cores */ 210*4882a593Smuzhiyun u32 coredisrl; /* lower portion for support of 64 cores */ 211*4882a593Smuzhiyun u8 res_09c[0xa0-0x9c]; 212*4882a593Smuzhiyun u32 pvr; /* Processor version */ 213*4882a593Smuzhiyun u32 svr; /* System version */ 214*4882a593Smuzhiyun u32 mvr; /* Manufacturing version */ 215*4882a593Smuzhiyun u8 res_0ac[0xb0-0xac]; 216*4882a593Smuzhiyun u32 rstcr; /* Reset control */ 217*4882a593Smuzhiyun u32 rstrqpblsr; /* Reset request preboot loader status */ 218*4882a593Smuzhiyun u8 res_0b8[0xc0-0xb8]; 219*4882a593Smuzhiyun u32 rstrqmr1; /* Reset request mask */ 220*4882a593Smuzhiyun u8 res_0c4[0xc8-0xc4]; 221*4882a593Smuzhiyun u32 rstrqsr1; /* Reset request status */ 222*4882a593Smuzhiyun u8 res_0cc[0xd4-0xcc]; 223*4882a593Smuzhiyun u32 rstrqwdtmrl; /* Reset request WDT mask */ 224*4882a593Smuzhiyun u8 res_0d8[0xdc-0xd8]; 225*4882a593Smuzhiyun u32 rstrqwdtsrl; /* Reset request WDT status */ 226*4882a593Smuzhiyun u8 res_0e0[0xe4-0xe0]; 227*4882a593Smuzhiyun u32 brrl; /* Boot release */ 228*4882a593Smuzhiyun u8 res_0e8[0x100-0xe8]; 229*4882a593Smuzhiyun u32 rcwsr[16]; /* Reset control word status */ 230*4882a593Smuzhiyun #define FSL_CHASSIS2_RCWSR0_SYS_PLL_RAT_SHIFT 25 231*4882a593Smuzhiyun #define FSL_CHASSIS2_RCWSR0_SYS_PLL_RAT_MASK 0x1f 232*4882a593Smuzhiyun #define FSL_CHASSIS2_RCWSR0_MEM_PLL_RAT_SHIFT 16 233*4882a593Smuzhiyun #define FSL_CHASSIS2_RCWSR0_MEM_PLL_RAT_MASK 0x3f 234*4882a593Smuzhiyun #define FSL_CHASSIS2_RCWSR4_SRDS1_PRTCL_MASK 0xffff0000 235*4882a593Smuzhiyun #define FSL_CHASSIS2_RCWSR4_SRDS1_PRTCL_SHIFT 16 236*4882a593Smuzhiyun #define FSL_CHASSIS2_RCWSR4_SRDS2_PRTCL_MASK 0x0000ffff 237*4882a593Smuzhiyun #define FSL_CHASSIS2_RCWSR4_SRDS2_PRTCL_SHIFT 0 238*4882a593Smuzhiyun #define RCW_SB_EN_REG_INDEX 7 239*4882a593Smuzhiyun #define RCW_SB_EN_MASK 0x00200000 240*4882a593Smuzhiyun 241*4882a593Smuzhiyun u8 res_140[0x200-0x140]; 242*4882a593Smuzhiyun u32 scratchrw[4]; /* Scratch Read/Write */ 243*4882a593Smuzhiyun u8 res_210[0x300-0x210]; 244*4882a593Smuzhiyun u32 scratchw1r[4]; /* Scratch Read (Write once) */ 245*4882a593Smuzhiyun u8 res_310[0x400-0x310]; 246*4882a593Smuzhiyun u32 crstsr[12]; 247*4882a593Smuzhiyun u8 res_430[0x500-0x430]; 248*4882a593Smuzhiyun 249*4882a593Smuzhiyun /* PCI Express n Logical I/O Device Number register */ 250*4882a593Smuzhiyun u32 dcfg_ccsr_pex1liodnr; 251*4882a593Smuzhiyun u32 dcfg_ccsr_pex2liodnr; 252*4882a593Smuzhiyun u32 dcfg_ccsr_pex3liodnr; 253*4882a593Smuzhiyun u32 dcfg_ccsr_pex4liodnr; 254*4882a593Smuzhiyun /* RIO n Logical I/O Device Number register */ 255*4882a593Smuzhiyun u32 dcfg_ccsr_rio1liodnr; 256*4882a593Smuzhiyun u32 dcfg_ccsr_rio2liodnr; 257*4882a593Smuzhiyun u32 dcfg_ccsr_rio3liodnr; 258*4882a593Smuzhiyun u32 dcfg_ccsr_rio4liodnr; 259*4882a593Smuzhiyun /* USB Logical I/O Device Number register */ 260*4882a593Smuzhiyun u32 dcfg_ccsr_usb1liodnr; 261*4882a593Smuzhiyun u32 dcfg_ccsr_usb2liodnr; 262*4882a593Smuzhiyun u32 dcfg_ccsr_usb3liodnr; 263*4882a593Smuzhiyun u32 dcfg_ccsr_usb4liodnr; 264*4882a593Smuzhiyun /* SD/MMC Logical I/O Device Number register */ 265*4882a593Smuzhiyun u32 dcfg_ccsr_sdmmc1liodnr; 266*4882a593Smuzhiyun u32 dcfg_ccsr_sdmmc2liodnr; 267*4882a593Smuzhiyun u32 dcfg_ccsr_sdmmc3liodnr; 268*4882a593Smuzhiyun u32 dcfg_ccsr_sdmmc4liodnr; 269*4882a593Smuzhiyun /* RIO Message Unit Logical I/O Device Number register */ 270*4882a593Smuzhiyun u32 dcfg_ccsr_riomaintliodnr; 271*4882a593Smuzhiyun 272*4882a593Smuzhiyun u8 res_544[0x550-0x544]; 273*4882a593Smuzhiyun u32 sataliodnr[4]; 274*4882a593Smuzhiyun u8 res_560[0x570-0x560]; 275*4882a593Smuzhiyun 276*4882a593Smuzhiyun u32 dcfg_ccsr_misc1liodnr; 277*4882a593Smuzhiyun u32 dcfg_ccsr_misc2liodnr; 278*4882a593Smuzhiyun u32 dcfg_ccsr_misc3liodnr; 279*4882a593Smuzhiyun u32 dcfg_ccsr_misc4liodnr; 280*4882a593Smuzhiyun u32 dcfg_ccsr_dma1liodnr; 281*4882a593Smuzhiyun u32 dcfg_ccsr_dma2liodnr; 282*4882a593Smuzhiyun u32 dcfg_ccsr_dma3liodnr; 283*4882a593Smuzhiyun u32 dcfg_ccsr_dma4liodnr; 284*4882a593Smuzhiyun u32 dcfg_ccsr_spare1liodnr; 285*4882a593Smuzhiyun u32 dcfg_ccsr_spare2liodnr; 286*4882a593Smuzhiyun u32 dcfg_ccsr_spare3liodnr; 287*4882a593Smuzhiyun u32 dcfg_ccsr_spare4liodnr; 288*4882a593Smuzhiyun u8 res_5a0[0x600-0x5a0]; 289*4882a593Smuzhiyun u32 dcfg_ccsr_pblsr; 290*4882a593Smuzhiyun 291*4882a593Smuzhiyun u32 pamubypenr; 292*4882a593Smuzhiyun u32 dmacr1; 293*4882a593Smuzhiyun 294*4882a593Smuzhiyun u8 res_60c[0x610-0x60c]; 295*4882a593Smuzhiyun u32 dcfg_ccsr_gensr1; 296*4882a593Smuzhiyun u32 dcfg_ccsr_gensr2; 297*4882a593Smuzhiyun u32 dcfg_ccsr_gensr3; 298*4882a593Smuzhiyun u32 dcfg_ccsr_gensr4; 299*4882a593Smuzhiyun u32 dcfg_ccsr_gencr1; 300*4882a593Smuzhiyun u32 dcfg_ccsr_gencr2; 301*4882a593Smuzhiyun u32 dcfg_ccsr_gencr3; 302*4882a593Smuzhiyun u32 dcfg_ccsr_gencr4; 303*4882a593Smuzhiyun u32 dcfg_ccsr_gencr5; 304*4882a593Smuzhiyun u32 dcfg_ccsr_gencr6; 305*4882a593Smuzhiyun u32 dcfg_ccsr_gencr7; 306*4882a593Smuzhiyun u8 res_63c[0x658-0x63c]; 307*4882a593Smuzhiyun u32 dcfg_ccsr_cgensr1; 308*4882a593Smuzhiyun u32 dcfg_ccsr_cgensr0; 309*4882a593Smuzhiyun u8 res_660[0x678-0x660]; 310*4882a593Smuzhiyun u32 dcfg_ccsr_cgencr1; 311*4882a593Smuzhiyun 312*4882a593Smuzhiyun u32 dcfg_ccsr_cgencr0; 313*4882a593Smuzhiyun u8 res_680[0x700-0x680]; 314*4882a593Smuzhiyun u32 dcfg_ccsr_sriopstecr; 315*4882a593Smuzhiyun u32 dcfg_ccsr_dcsrcr; 316*4882a593Smuzhiyun 317*4882a593Smuzhiyun u8 res_708[0x740-0x708]; /* add more registers when needed */ 318*4882a593Smuzhiyun u32 tp_ityp[64]; /* Topology Initiator Type Register */ 319*4882a593Smuzhiyun struct { 320*4882a593Smuzhiyun u32 upper; 321*4882a593Smuzhiyun u32 lower; 322*4882a593Smuzhiyun } tp_cluster[16]; 323*4882a593Smuzhiyun u8 res_8c0[0xa00-0x8c0]; /* add more registers when needed */ 324*4882a593Smuzhiyun u32 dcfg_ccsr_qmbm_warmrst; 325*4882a593Smuzhiyun u8 res_a04[0xa20-0xa04]; /* add more registers when needed */ 326*4882a593Smuzhiyun u32 dcfg_ccsr_reserved0; 327*4882a593Smuzhiyun u32 dcfg_ccsr_reserved1; 328*4882a593Smuzhiyun }; 329*4882a593Smuzhiyun 330*4882a593Smuzhiyun #define SCFG_QSPI_CLKSEL 0x40100000 331*4882a593Smuzhiyun #define SCFG_USBDRVVBUS_SELCR_USB1 0x00000000 332*4882a593Smuzhiyun #define SCFG_USBDRVVBUS_SELCR_USB2 0x00000001 333*4882a593Smuzhiyun #define SCFG_USBDRVVBUS_SELCR_USB3 0x00000002 334*4882a593Smuzhiyun #define SCFG_USBPWRFAULT_INACTIVE 0x00000000 335*4882a593Smuzhiyun #define SCFG_USBPWRFAULT_SHARED 0x00000001 336*4882a593Smuzhiyun #define SCFG_USBPWRFAULT_DEDICATED 0x00000002 337*4882a593Smuzhiyun #define SCFG_USBPWRFAULT_USB3_SHIFT 4 338*4882a593Smuzhiyun #define SCFG_USBPWRFAULT_USB2_SHIFT 2 339*4882a593Smuzhiyun #define SCFG_USBPWRFAULT_USB1_SHIFT 0 340*4882a593Smuzhiyun 341*4882a593Smuzhiyun #define SCFG_SNPCNFGCR_SECRDSNP 0x80000000 342*4882a593Smuzhiyun #define SCFG_SNPCNFGCR_SECWRSNP 0x40000000 343*4882a593Smuzhiyun #define SCFG_SNPCNFGCR_SATARDSNP 0x00800000 344*4882a593Smuzhiyun #define SCFG_SNPCNFGCR_SATAWRSNP 0x00400000 345*4882a593Smuzhiyun 346*4882a593Smuzhiyun /* Supplemental Configuration Unit */ 347*4882a593Smuzhiyun struct ccsr_scfg { 348*4882a593Smuzhiyun u8 res_000[0x100-0x000]; 349*4882a593Smuzhiyun u32 usb2_icid; 350*4882a593Smuzhiyun u32 usb3_icid; 351*4882a593Smuzhiyun u8 res_108[0x114-0x108]; 352*4882a593Smuzhiyun u32 dma_icid; 353*4882a593Smuzhiyun u32 sata_icid; 354*4882a593Smuzhiyun u32 usb1_icid; 355*4882a593Smuzhiyun u32 qe_icid; 356*4882a593Smuzhiyun u32 sdhc_icid; 357*4882a593Smuzhiyun u32 edma_icid; 358*4882a593Smuzhiyun u32 etr_icid; 359*4882a593Smuzhiyun u32 core_sft_rst[4]; 360*4882a593Smuzhiyun u8 res_140[0x158-0x140]; 361*4882a593Smuzhiyun u32 altcbar; 362*4882a593Smuzhiyun u32 qspi_cfg; 363*4882a593Smuzhiyun u8 res_160[0x180-0x160]; 364*4882a593Smuzhiyun u32 dmamcr; 365*4882a593Smuzhiyun u8 res_184[0x188-0x184]; 366*4882a593Smuzhiyun u32 gic_align; 367*4882a593Smuzhiyun u32 debug_icid; 368*4882a593Smuzhiyun u8 res_190[0x1a4-0x190]; 369*4882a593Smuzhiyun u32 snpcnfgcr; 370*4882a593Smuzhiyun u8 res_1a8[0x1ac-0x1a8]; 371*4882a593Smuzhiyun u32 intpcr; 372*4882a593Smuzhiyun u8 res_1b0[0x204-0x1b0]; 373*4882a593Smuzhiyun u32 coresrencr; 374*4882a593Smuzhiyun u8 res_208[0x220-0x208]; 375*4882a593Smuzhiyun u32 rvbar0_0; 376*4882a593Smuzhiyun u32 rvbar0_1; 377*4882a593Smuzhiyun u32 rvbar1_0; 378*4882a593Smuzhiyun u32 rvbar1_1; 379*4882a593Smuzhiyun u32 rvbar2_0; 380*4882a593Smuzhiyun u32 rvbar2_1; 381*4882a593Smuzhiyun u32 rvbar3_0; 382*4882a593Smuzhiyun u32 rvbar3_1; 383*4882a593Smuzhiyun u32 lpmcsr; 384*4882a593Smuzhiyun u8 res_244[0x400-0x244]; 385*4882a593Smuzhiyun u32 qspidqscr; 386*4882a593Smuzhiyun u32 ecgtxcmcr; 387*4882a593Smuzhiyun u32 sdhciovselcr; 388*4882a593Smuzhiyun u32 rcwpmuxcr0; 389*4882a593Smuzhiyun u32 usbdrvvbus_selcr; 390*4882a593Smuzhiyun u32 usbpwrfault_selcr; 391*4882a593Smuzhiyun u32 usb_refclk_selcr1; 392*4882a593Smuzhiyun u32 usb_refclk_selcr2; 393*4882a593Smuzhiyun u32 usb_refclk_selcr3; 394*4882a593Smuzhiyun u8 res_424[0x600-0x424]; 395*4882a593Smuzhiyun u32 scratchrw[4]; 396*4882a593Smuzhiyun u8 res_610[0x680-0x610]; 397*4882a593Smuzhiyun u32 corebcr; 398*4882a593Smuzhiyun u8 res_684[0x1000-0x684]; 399*4882a593Smuzhiyun u32 pex1msiir; 400*4882a593Smuzhiyun u32 pex1msir; 401*4882a593Smuzhiyun u8 res_1008[0x2000-0x1008]; 402*4882a593Smuzhiyun u32 pex2; 403*4882a593Smuzhiyun u32 pex2msir; 404*4882a593Smuzhiyun u8 res_2008[0x3000-0x2008]; 405*4882a593Smuzhiyun u32 pex3msiir; 406*4882a593Smuzhiyun u32 pex3msir; 407*4882a593Smuzhiyun }; 408*4882a593Smuzhiyun 409*4882a593Smuzhiyun /* Clocking */ 410*4882a593Smuzhiyun struct ccsr_clk { 411*4882a593Smuzhiyun struct { 412*4882a593Smuzhiyun u32 clkcncsr; /* core cluster n clock control status */ 413*4882a593Smuzhiyun u8 res_004[0x0c]; 414*4882a593Smuzhiyun u32 clkcghwacsr; /* Clock generator n hardware accelerator */ 415*4882a593Smuzhiyun u8 res_014[0x0c]; 416*4882a593Smuzhiyun } clkcsr[4]; 417*4882a593Smuzhiyun u8 res_040[0x780]; /* 0x100 */ 418*4882a593Smuzhiyun struct { 419*4882a593Smuzhiyun u32 pllcngsr; 420*4882a593Smuzhiyun u8 res_804[0x1c]; 421*4882a593Smuzhiyun } pllcgsr[2]; 422*4882a593Smuzhiyun u8 res_840[0x1c0]; 423*4882a593Smuzhiyun u32 clkpcsr; /* 0xa00 Platform clock domain control/status */ 424*4882a593Smuzhiyun u8 res_a04[0x1fc]; 425*4882a593Smuzhiyun u32 pllpgsr; /* 0xc00 Platform PLL General Status */ 426*4882a593Smuzhiyun u8 res_c04[0x1c]; 427*4882a593Smuzhiyun u32 plldgsr; /* 0xc20 DDR PLL General Status */ 428*4882a593Smuzhiyun u8 res_c24[0x3dc]; 429*4882a593Smuzhiyun }; 430*4882a593Smuzhiyun 431*4882a593Smuzhiyun /* System Counter */ 432*4882a593Smuzhiyun struct sctr_regs { 433*4882a593Smuzhiyun u32 cntcr; 434*4882a593Smuzhiyun u32 cntsr; 435*4882a593Smuzhiyun u32 cntcv1; 436*4882a593Smuzhiyun u32 cntcv2; 437*4882a593Smuzhiyun u32 resv1[4]; 438*4882a593Smuzhiyun u32 cntfid0; 439*4882a593Smuzhiyun u32 cntfid1; 440*4882a593Smuzhiyun u32 resv2[1002]; 441*4882a593Smuzhiyun u32 counterid[12]; 442*4882a593Smuzhiyun }; 443*4882a593Smuzhiyun 444*4882a593Smuzhiyun #define SRDS_MAX_LANES 4 445*4882a593Smuzhiyun struct ccsr_serdes { 446*4882a593Smuzhiyun struct { 447*4882a593Smuzhiyun u32 rstctl; /* Reset Control Register */ 448*4882a593Smuzhiyun #define SRDS_RSTCTL_RST 0x80000000 449*4882a593Smuzhiyun #define SRDS_RSTCTL_RSTDONE 0x40000000 450*4882a593Smuzhiyun #define SRDS_RSTCTL_RSTERR 0x20000000 451*4882a593Smuzhiyun #define SRDS_RSTCTL_SWRST 0x10000000 452*4882a593Smuzhiyun #define SRDS_RSTCTL_SDEN 0x00000020 453*4882a593Smuzhiyun #define SRDS_RSTCTL_SDRST_B 0x00000040 454*4882a593Smuzhiyun #define SRDS_RSTCTL_PLLRST_B 0x00000080 455*4882a593Smuzhiyun u32 pllcr0; /* PLL Control Register 0 */ 456*4882a593Smuzhiyun #define SRDS_PLLCR0_POFF 0x80000000 457*4882a593Smuzhiyun #define SRDS_PLLCR0_RFCK_SEL_MASK 0x70000000 458*4882a593Smuzhiyun #define SRDS_PLLCR0_RFCK_SEL_100 0x00000000 459*4882a593Smuzhiyun #define SRDS_PLLCR0_RFCK_SEL_125 0x10000000 460*4882a593Smuzhiyun #define SRDS_PLLCR0_RFCK_SEL_156_25 0x20000000 461*4882a593Smuzhiyun #define SRDS_PLLCR0_RFCK_SEL_150 0x30000000 462*4882a593Smuzhiyun #define SRDS_PLLCR0_RFCK_SEL_161_13 0x40000000 463*4882a593Smuzhiyun #define SRDS_PLLCR0_RFCK_SEL_122_88 0x50000000 464*4882a593Smuzhiyun #define SRDS_PLLCR0_PLL_LCK 0x00800000 465*4882a593Smuzhiyun #define SRDS_PLLCR0_FRATE_SEL_MASK 0x000f0000 466*4882a593Smuzhiyun #define SRDS_PLLCR0_FRATE_SEL_5 0x00000000 467*4882a593Smuzhiyun #define SRDS_PLLCR0_FRATE_SEL_3_75 0x00050000 468*4882a593Smuzhiyun #define SRDS_PLLCR0_FRATE_SEL_5_15 0x00060000 469*4882a593Smuzhiyun #define SRDS_PLLCR0_FRATE_SEL_4 0x00070000 470*4882a593Smuzhiyun #define SRDS_PLLCR0_FRATE_SEL_3_12 0x00090000 471*4882a593Smuzhiyun #define SRDS_PLLCR0_FRATE_SEL_3 0x000a0000 472*4882a593Smuzhiyun u32 pllcr1; /* PLL Control Register 1 */ 473*4882a593Smuzhiyun #define SRDS_PLLCR1_PLL_BWSEL 0x08000000 474*4882a593Smuzhiyun u32 res_0c; /* 0x00c */ 475*4882a593Smuzhiyun u32 pllcr3; 476*4882a593Smuzhiyun u32 pllcr4; 477*4882a593Smuzhiyun u32 pllcr5; /* 0x018 SerDes PLL1 Control 5 */ 478*4882a593Smuzhiyun u8 res_1c[0x20-0x1c]; 479*4882a593Smuzhiyun } bank[2]; 480*4882a593Smuzhiyun u8 res_40[0x90-0x40]; 481*4882a593Smuzhiyun u32 srdstcalcr; /* 0x90 TX Calibration Control */ 482*4882a593Smuzhiyun u8 res_94[0xa0-0x94]; 483*4882a593Smuzhiyun u32 srdsrcalcr; /* 0xa0 RX Calibration Control */ 484*4882a593Smuzhiyun u8 res_a4[0xb0-0xa4]; 485*4882a593Smuzhiyun u32 srdsgr0; /* 0xb0 General Register 0 */ 486*4882a593Smuzhiyun u8 res_b4[0x100-0xb4]; 487*4882a593Smuzhiyun struct { 488*4882a593Smuzhiyun u32 lnpssr0; /* 0x100, 0x120, 0x140, 0x160 */ 489*4882a593Smuzhiyun u8 res_104[0x120-0x104]; 490*4882a593Smuzhiyun } lnpssr[4]; /* Lane A, B, C, D */ 491*4882a593Smuzhiyun u8 res_180[0x200-0x180]; 492*4882a593Smuzhiyun u32 srdspccr0; /* 0x200 Protocol Configuration 0 */ 493*4882a593Smuzhiyun u32 srdspccr1; /* 0x204 Protocol Configuration 1 */ 494*4882a593Smuzhiyun u32 srdspccr2; /* 0x208 Protocol Configuration 2 */ 495*4882a593Smuzhiyun u32 srdspccr3; /* 0x20c Protocol Configuration 3 */ 496*4882a593Smuzhiyun u32 srdspccr4; /* 0x210 Protocol Configuration 4 */ 497*4882a593Smuzhiyun u32 srdspccr5; /* 0x214 Protocol Configuration 5 */ 498*4882a593Smuzhiyun u32 srdspccr6; /* 0x218 Protocol Configuration 6 */ 499*4882a593Smuzhiyun u32 srdspccr7; /* 0x21c Protocol Configuration 7 */ 500*4882a593Smuzhiyun u32 srdspccr8; /* 0x220 Protocol Configuration 8 */ 501*4882a593Smuzhiyun u32 srdspccr9; /* 0x224 Protocol Configuration 9 */ 502*4882a593Smuzhiyun u32 srdspccra; /* 0x228 Protocol Configuration A */ 503*4882a593Smuzhiyun u32 srdspccrb; /* 0x22c Protocol Configuration B */ 504*4882a593Smuzhiyun u8 res_230[0x800-0x230]; 505*4882a593Smuzhiyun struct { 506*4882a593Smuzhiyun u32 gcr0; /* 0x800 General Control Register 0 */ 507*4882a593Smuzhiyun u32 gcr1; /* 0x804 General Control Register 1 */ 508*4882a593Smuzhiyun u32 gcr2; /* 0x808 General Control Register 2 */ 509*4882a593Smuzhiyun u32 sscr0; 510*4882a593Smuzhiyun u32 recr0; /* 0x810 Receive Equalization Control */ 511*4882a593Smuzhiyun u32 recr1; 512*4882a593Smuzhiyun u32 tecr0; /* 0x818 Transmit Equalization Control */ 513*4882a593Smuzhiyun u32 sscr1; 514*4882a593Smuzhiyun u32 ttlcr0; /* 0x820 Transition Tracking Loop Ctrl 0 */ 515*4882a593Smuzhiyun u8 res_824[0x83c-0x824]; 516*4882a593Smuzhiyun u32 tcsr3; 517*4882a593Smuzhiyun } lane[4]; /* Lane A, B, C, D */ 518*4882a593Smuzhiyun u8 res_900[0x1000-0x900]; /* from 0x900 to 0xfff */ 519*4882a593Smuzhiyun struct { 520*4882a593Smuzhiyun u32 srdspexcr0; /* 0x1000, 0x1040, 0x1080 */ 521*4882a593Smuzhiyun u8 res_1004[0x1040-0x1004]; 522*4882a593Smuzhiyun } pcie[3]; 523*4882a593Smuzhiyun u8 res_10c0[0x1800-0x10c0]; 524*4882a593Smuzhiyun struct { 525*4882a593Smuzhiyun u8 res_1800[0x1804-0x1800]; 526*4882a593Smuzhiyun u32 srdssgmiicr1; /* 0x1804 SGMII Protocol Control 1 */ 527*4882a593Smuzhiyun u8 res_1808[0x180c-0x1808]; 528*4882a593Smuzhiyun u32 srdssgmiicr3; /* 0x180c SGMII Protocol Control 3 */ 529*4882a593Smuzhiyun } sgmii[4]; /* Lane A, B, C, D */ 530*4882a593Smuzhiyun u8 res_1840[0x1880-0x1840]; 531*4882a593Smuzhiyun struct { 532*4882a593Smuzhiyun u8 res_1880[0x1884-0x1880]; 533*4882a593Smuzhiyun u32 srdsqsgmiicr1; /* 0x1884 QSGMII Protocol Control 1 */ 534*4882a593Smuzhiyun u8 res_1888[0x188c-0x1888]; 535*4882a593Smuzhiyun u32 srdsqsgmiicr3; /* 0x188c QSGMII Protocol Control 3 */ 536*4882a593Smuzhiyun } qsgmii[2]; /* Lane A, B */ 537*4882a593Smuzhiyun u8 res_18a0[0x1980-0x18a0]; 538*4882a593Smuzhiyun struct { 539*4882a593Smuzhiyun u8 res_1980[0x1984-0x1980]; 540*4882a593Smuzhiyun u32 srdsxficr1; /* 0x1984 XFI Protocol Control 1 */ 541*4882a593Smuzhiyun u8 res_1988[0x198c-0x1988]; 542*4882a593Smuzhiyun u32 srdsxficr3; /* 0x198c XFI Protocol Control 3 */ 543*4882a593Smuzhiyun } xfi[2]; /* Lane A, B */ 544*4882a593Smuzhiyun u8 res_19a0[0x2000-0x19a0]; /* from 0x19a0 to 0x1fff */ 545*4882a593Smuzhiyun }; 546*4882a593Smuzhiyun 547*4882a593Smuzhiyun #define CCI400_CTRLORD_TERM_BARRIER 0x00000008 548*4882a593Smuzhiyun #define CCI400_CTRLORD_EN_BARRIER 0 549*4882a593Smuzhiyun #define CCI400_SHAORD_NON_SHAREABLE 0x00000002 550*4882a593Smuzhiyun #define CCI400_DVM_MESSAGE_REQ_EN 0x00000002 551*4882a593Smuzhiyun #define CCI400_SNOOP_REQ_EN 0x00000001 552*4882a593Smuzhiyun 553*4882a593Smuzhiyun /* CCI-400 registers */ 554*4882a593Smuzhiyun struct ccsr_cci400 { 555*4882a593Smuzhiyun u32 ctrl_ord; /* Control Override */ 556*4882a593Smuzhiyun u32 spec_ctrl; /* Speculation Control */ 557*4882a593Smuzhiyun u32 secure_access; /* Secure Access */ 558*4882a593Smuzhiyun u32 status; /* Status */ 559*4882a593Smuzhiyun u32 impr_err; /* Imprecise Error */ 560*4882a593Smuzhiyun u8 res_14[0x100 - 0x14]; 561*4882a593Smuzhiyun u32 pmcr; /* Performance Monitor Control */ 562*4882a593Smuzhiyun u8 res_104[0xfd0 - 0x104]; 563*4882a593Smuzhiyun u32 pid[8]; /* Peripheral ID */ 564*4882a593Smuzhiyun u32 cid[4]; /* Component ID */ 565*4882a593Smuzhiyun struct { 566*4882a593Smuzhiyun u32 snoop_ctrl; /* Snoop Control */ 567*4882a593Smuzhiyun u32 sha_ord; /* Shareable Override */ 568*4882a593Smuzhiyun u8 res_1008[0x1100 - 0x1008]; 569*4882a593Smuzhiyun u32 rc_qos_ord; /* read channel QoS Value Override */ 570*4882a593Smuzhiyun u32 wc_qos_ord; /* read channel QoS Value Override */ 571*4882a593Smuzhiyun u8 res_1108[0x110c - 0x1108]; 572*4882a593Smuzhiyun u32 qos_ctrl; /* QoS Control */ 573*4882a593Smuzhiyun u32 max_ot; /* Max OT */ 574*4882a593Smuzhiyun u8 res_1114[0x1130 - 0x1114]; 575*4882a593Smuzhiyun u32 target_lat; /* Target Latency */ 576*4882a593Smuzhiyun u32 latency_regu; /* Latency Regulation */ 577*4882a593Smuzhiyun u32 qos_range; /* QoS Range */ 578*4882a593Smuzhiyun u8 res_113c[0x2000 - 0x113c]; 579*4882a593Smuzhiyun } slave[5]; /* Slave Interface */ 580*4882a593Smuzhiyun u8 res_6000[0x9004 - 0x6000]; 581*4882a593Smuzhiyun u32 cycle_counter; /* Cycle counter */ 582*4882a593Smuzhiyun u32 count_ctrl; /* Count Control */ 583*4882a593Smuzhiyun u32 overflow_status; /* Overflow Flag Status */ 584*4882a593Smuzhiyun u8 res_9010[0xa000 - 0x9010]; 585*4882a593Smuzhiyun struct { 586*4882a593Smuzhiyun u32 event_select; /* Event Select */ 587*4882a593Smuzhiyun u32 event_count; /* Event Count */ 588*4882a593Smuzhiyun u32 counter_ctrl; /* Counter Control */ 589*4882a593Smuzhiyun u32 overflow_status; /* Overflow Flag Status */ 590*4882a593Smuzhiyun u8 res_a010[0xb000 - 0xa010]; 591*4882a593Smuzhiyun } pcounter[4]; /* Performance Counter */ 592*4882a593Smuzhiyun u8 res_e004[0x10000 - 0xe004]; 593*4882a593Smuzhiyun }; 594*4882a593Smuzhiyun 595*4882a593Smuzhiyun /* MMU 500 */ 596*4882a593Smuzhiyun #define SMMU_SCR0 (SMMU_BASE + 0x0) 597*4882a593Smuzhiyun #define SMMU_SCR1 (SMMU_BASE + 0x4) 598*4882a593Smuzhiyun #define SMMU_SCR2 (SMMU_BASE + 0x8) 599*4882a593Smuzhiyun #define SMMU_SACR (SMMU_BASE + 0x10) 600*4882a593Smuzhiyun #define SMMU_IDR0 (SMMU_BASE + 0x20) 601*4882a593Smuzhiyun #define SMMU_IDR1 (SMMU_BASE + 0x24) 602*4882a593Smuzhiyun 603*4882a593Smuzhiyun #define SMMU_NSCR0 (SMMU_BASE + 0x400) 604*4882a593Smuzhiyun #define SMMU_NSCR2 (SMMU_BASE + 0x408) 605*4882a593Smuzhiyun #define SMMU_NSACR (SMMU_BASE + 0x410) 606*4882a593Smuzhiyun 607*4882a593Smuzhiyun #define SCR0_CLIENTPD_MASK 0x00000001 608*4882a593Smuzhiyun #define SCR0_USFCFG_MASK 0x00000400 609*4882a593Smuzhiyun 610*4882a593Smuzhiyun uint get_svr(void); 611*4882a593Smuzhiyun 612*4882a593Smuzhiyun #endif /* __ARCH_FSL_LSCH2_IMMAP_H__*/ 613