xref: /OK3568_Linux_fs/u-boot/arch/arm/include/asm/arch-fsl-layerscape/config.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2015, Freescale Semiconductor
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #ifndef _ASM_ARMV8_FSL_LAYERSCAPE_CONFIG_H_
8*4882a593Smuzhiyun #define _ASM_ARMV8_FSL_LAYERSCAPE_CONFIG_H_
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <linux/kconfig.h>
11*4882a593Smuzhiyun #include <fsl_ddrc_version.h>
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #define CONFIG_STANDALONE_LOAD_ADDR	0x80300000
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun /*
16*4882a593Smuzhiyun  * Reserve secure memory
17*4882a593Smuzhiyun  * To be aligned with MMU block size
18*4882a593Smuzhiyun  */
19*4882a593Smuzhiyun #define CONFIG_SYS_MEM_RESERVE_SECURE	(2048 * 1024)	/* 2MB */
20*4882a593Smuzhiyun #define SPL_TLB_SETBACK	0x1000000	/* 16MB under effective memory top */
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #ifdef CONFIG_ARCH_LS2080A
23*4882a593Smuzhiyun #define CONFIG_SYS_FSL_CLUSTER_CLOCKS		{ 1, 1, 4, 4 }
24*4882a593Smuzhiyun #define	SRDS_MAX_LANES	8
25*4882a593Smuzhiyun #define CONFIG_SYS_PAGE_SIZE		0x10000
26*4882a593Smuzhiyun #ifndef L1_CACHE_BYTES
27*4882a593Smuzhiyun #define L1_CACHE_SHIFT		6
28*4882a593Smuzhiyun #define L1_CACHE_BYTES		BIT(L1_CACHE_SHIFT)
29*4882a593Smuzhiyun #define CONFIG_FSL_TZASC_400
30*4882a593Smuzhiyun #endif
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #define CONFIG_SYS_FSL_OCRAM_BASE	0x18000000 /* initial RAM */
33*4882a593Smuzhiyun #define SYS_FSL_OCRAM_SPACE_SIZE	0x00200000 /* 2M space */
34*4882a593Smuzhiyun #define CONFIG_SYS_FSL_OCRAM_SIZE	0x00020000 /* Real size 128K */
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun /* DDR */
37*4882a593Smuzhiyun #define CONFIG_SYS_DDR_BLOCK1_SIZE	((phys_size_t)2 << 30)
38*4882a593Smuzhiyun #define CONFIG_MAX_MEM_MAPPED		CONFIG_SYS_DDR_BLOCK1_SIZE
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun #define CONFIG_SYS_FSL_CCSR_GUR_LE
41*4882a593Smuzhiyun #define CONFIG_SYS_FSL_CCSR_SCFG_LE
42*4882a593Smuzhiyun #define CONFIG_SYS_FSL_ESDHC_LE
43*4882a593Smuzhiyun #define CONFIG_SYS_FSL_IFC_LE
44*4882a593Smuzhiyun #define CONFIG_SYS_FSL_PEX_LUT_LE
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun #define CONFIG_SYS_MEMAC_LITTLE_ENDIAN
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun /* Generic Interrupt Controller Definitions */
49*4882a593Smuzhiyun #define GICD_BASE			0x06000000
50*4882a593Smuzhiyun #define GICR_BASE			0x06100000
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun /* SMMU Defintions */
53*4882a593Smuzhiyun #define SMMU_BASE			0x05000000 /* GR0 Base */
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun /* SFP */
56*4882a593Smuzhiyun #define CONFIG_SYS_FSL_SFP_VER_3_4
57*4882a593Smuzhiyun #define CONFIG_SYS_FSL_SFP_LE
58*4882a593Smuzhiyun #define CONFIG_SYS_FSL_SRK_LE
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun /* Security Monitor */
61*4882a593Smuzhiyun #define CONFIG_SYS_FSL_SEC_MON_LE
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun /* Secure Boot */
64*4882a593Smuzhiyun #define CONFIG_ESBC_HDR_LS
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun /* DCFG - GUR */
67*4882a593Smuzhiyun #define CONFIG_SYS_FSL_CCSR_GUR_LE
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun /* Cache Coherent Interconnect */
70*4882a593Smuzhiyun #define CCI_MN_BASE			0x04000000
71*4882a593Smuzhiyun #define CCI_MN_RNF_NODEID_LIST		0x180
72*4882a593Smuzhiyun #define CCI_MN_DVM_DOMAIN_CTL		0x200
73*4882a593Smuzhiyun #define CCI_MN_DVM_DOMAIN_CTL_SET	0x210
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun #define CCI_HN_F_0_BASE			(CCI_MN_BASE + 0x200000)
76*4882a593Smuzhiyun #define CCI_HN_F_1_BASE			(CCI_MN_BASE + 0x210000)
77*4882a593Smuzhiyun #define CCN_HN_F_SAM_CTL		0x8	/* offset on base HN_F base */
78*4882a593Smuzhiyun #define CCN_HN_F_SAM_NODEID_MASK	0x7f
79*4882a593Smuzhiyun #define CCN_HN_F_SAM_NODEID_DDR0	0x4
80*4882a593Smuzhiyun #define CCN_HN_F_SAM_NODEID_DDR1	0xe
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun #define CCI_RN_I_0_BASE			(CCI_MN_BASE + 0x800000)
83*4882a593Smuzhiyun #define CCI_RN_I_2_BASE			(CCI_MN_BASE + 0x820000)
84*4882a593Smuzhiyun #define CCI_RN_I_6_BASE			(CCI_MN_BASE + 0x860000)
85*4882a593Smuzhiyun #define CCI_RN_I_12_BASE		(CCI_MN_BASE + 0x8C0000)
86*4882a593Smuzhiyun #define CCI_RN_I_16_BASE		(CCI_MN_BASE + 0x900000)
87*4882a593Smuzhiyun #define CCI_RN_I_20_BASE		(CCI_MN_BASE + 0x940000)
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun #define CCI_S0_QOS_CONTROL_BASE(x) ((CCI_RN_I_0_BASE + (x * 0x10000)) + 0x10)
90*4882a593Smuzhiyun #define CCI_S1_QOS_CONTROL_BASE(x) ((CCI_RN_I_0_BASE + (x * 0x10000)) + 0x110)
91*4882a593Smuzhiyun #define CCI_S2_QOS_CONTROL_BASE(x) ((CCI_RN_I_0_BASE + (x * 0x10000)) + 0x210)
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun #define CCI_AUX_CONTROL_BASE(x) ((CCI_RN_I_0_BASE + (x * 0x10000)) + 0x0500)
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun /* TZ Protection Controller Definitions */
96*4882a593Smuzhiyun #define TZPC_BASE				0x02200000
97*4882a593Smuzhiyun #define TZPCR0SIZE_BASE				(TZPC_BASE)
98*4882a593Smuzhiyun #define TZPCDECPROT_0_STAT_BASE			(TZPC_BASE + 0x800)
99*4882a593Smuzhiyun #define TZPCDECPROT_0_SET_BASE			(TZPC_BASE + 0x804)
100*4882a593Smuzhiyun #define TZPCDECPROT_0_CLR_BASE			(TZPC_BASE + 0x808)
101*4882a593Smuzhiyun #define TZPCDECPROT_1_STAT_BASE			(TZPC_BASE + 0x80C)
102*4882a593Smuzhiyun #define TZPCDECPROT_1_SET_BASE			(TZPC_BASE + 0x810)
103*4882a593Smuzhiyun #define TZPCDECPROT_1_CLR_BASE			(TZPC_BASE + 0x814)
104*4882a593Smuzhiyun #define TZPCDECPROT_2_STAT_BASE			(TZPC_BASE + 0x818)
105*4882a593Smuzhiyun #define TZPCDECPROT_2_SET_BASE			(TZPC_BASE + 0x81C)
106*4882a593Smuzhiyun #define TZPCDECPROT_2_CLR_BASE			(TZPC_BASE + 0x820)
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun #define DCSR_CGACRE5		0x700070914ULL
109*4882a593Smuzhiyun #define EPU_EPCMPR5		0x700060914ULL
110*4882a593Smuzhiyun #define EPU_EPCCR5		0x700060814ULL
111*4882a593Smuzhiyun #define EPU_EPSMCR5		0x700060228ULL
112*4882a593Smuzhiyun #define EPU_EPECR5		0x700060314ULL
113*4882a593Smuzhiyun #define EPU_EPCTR5		0x700060a14ULL
114*4882a593Smuzhiyun #define EPU_EPGCR		0x700060000ULL
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun #define CONFIG_SYS_FSL_ERRATUM_A008751
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun #define CONFIG_SYS_FSL_MAX_NUM_OF_SEC		1
119*4882a593Smuzhiyun #elif defined(CONFIG_FSL_LSCH2)
120*4882a593Smuzhiyun #define CONFIG_SYS_FSL_OCRAM_BASE		0x10000000 /* initial RAM */
121*4882a593Smuzhiyun #define SYS_FSL_OCRAM_SPACE_SIZE		0x00200000 /* 2M space */
122*4882a593Smuzhiyun #define CONFIG_SYS_FSL_OCRAM_SIZE		0x00020000 /* Real size 128K */
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun #define DCSR_DCFG_SBEESR2			0x20140534
125*4882a593Smuzhiyun #define DCSR_DCFG_MBEESR2			0x20140544
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun #define CONFIG_SYS_FSL_CCSR_SCFG_BE
128*4882a593Smuzhiyun #define CONFIG_SYS_FSL_ESDHC_BE
129*4882a593Smuzhiyun #define CONFIG_SYS_FSL_WDOG_BE
130*4882a593Smuzhiyun #define CONFIG_SYS_FSL_DSPI_BE
131*4882a593Smuzhiyun #define CONFIG_SYS_FSL_QSPI_BE
132*4882a593Smuzhiyun #define CONFIG_SYS_FSL_CCSR_GUR_BE
133*4882a593Smuzhiyun #define CONFIG_SYS_FSL_PEX_LUT_BE
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun /* SoC related */
136*4882a593Smuzhiyun #ifdef CONFIG_ARCH_LS1043A
137*4882a593Smuzhiyun #define CONFIG_SYS_FMAN_V3
138*4882a593Smuzhiyun #define CONFIG_SYS_NUM_FMAN			1
139*4882a593Smuzhiyun #define CONFIG_SYS_NUM_FM1_DTSEC		7
140*4882a593Smuzhiyun #define CONFIG_SYS_NUM_FM1_10GEC		1
141*4882a593Smuzhiyun #define CONFIG_SYS_DDR_BLOCK1_SIZE		((phys_size_t)2 << 30)
142*4882a593Smuzhiyun #define CONFIG_MAX_MEM_MAPPED			CONFIG_SYS_DDR_BLOCK1_SIZE
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun #define QE_MURAM_SIZE		0x6000UL
145*4882a593Smuzhiyun #define MAX_QE_RISC		1
146*4882a593Smuzhiyun #define QE_NUM_OF_SNUM		28
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun #define CONFIG_SYS_FSL_IFC_BE
149*4882a593Smuzhiyun #define CONFIG_SYS_FSL_SFP_VER_3_2
150*4882a593Smuzhiyun #define CONFIG_SYS_FSL_SEC_MON_BE
151*4882a593Smuzhiyun #define CONFIG_SYS_FSL_SFP_BE
152*4882a593Smuzhiyun #define CONFIG_SYS_FSL_SRK_LE
153*4882a593Smuzhiyun #define CONFIG_KEY_REVOCATION
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun /* SMMU Defintions */
156*4882a593Smuzhiyun #define SMMU_BASE		0x09000000
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun /* Generic Interrupt Controller Definitions */
159*4882a593Smuzhiyun #define GICD_BASE		0x01401000
160*4882a593Smuzhiyun #define GICC_BASE		0x01402000
161*4882a593Smuzhiyun #define GICH_BASE		0x01404000
162*4882a593Smuzhiyun #define GICV_BASE		0x01406000
163*4882a593Smuzhiyun #define GICD_SIZE		0x1000
164*4882a593Smuzhiyun #define GICC_SIZE		0x2000
165*4882a593Smuzhiyun #define GICH_SIZE		0x2000
166*4882a593Smuzhiyun #define GICV_SIZE		0x2000
167*4882a593Smuzhiyun #ifdef CONFIG_HAS_FEATURE_GIC64K_ALIGN
168*4882a593Smuzhiyun #define GICD_BASE_64K		0x01410000
169*4882a593Smuzhiyun #define GICC_BASE_64K		0x01420000
170*4882a593Smuzhiyun #define GICH_BASE_64K		0x01440000
171*4882a593Smuzhiyun #define GICV_BASE_64K		0x01460000
172*4882a593Smuzhiyun #define GICD_SIZE_64K		0x10000
173*4882a593Smuzhiyun #define GICC_SIZE_64K		0x20000
174*4882a593Smuzhiyun #define GICH_SIZE_64K		0x20000
175*4882a593Smuzhiyun #define GICV_SIZE_64K		0x20000
176*4882a593Smuzhiyun #endif
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun #define DCFG_CCSR_SVR		0x1ee00a4
179*4882a593Smuzhiyun #define REV1_0			0x10
180*4882a593Smuzhiyun #define REV1_1			0x11
181*4882a593Smuzhiyun #define GIC_ADDR_BIT		31
182*4882a593Smuzhiyun #define SCFG_GIC400_ALIGN	0x1570188
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun #define CONFIG_SYS_FSL_MAX_NUM_OF_SEC		1
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun #elif defined(CONFIG_ARCH_LS1012A)
187*4882a593Smuzhiyun #define GICD_BASE		0x01401000
188*4882a593Smuzhiyun #define GICC_BASE		0x01402000
189*4882a593Smuzhiyun #define CONFIG_SYS_FSL_SFP_VER_3_2
190*4882a593Smuzhiyun #define CONFIG_SYS_FSL_SEC_MON_BE
191*4882a593Smuzhiyun #define CONFIG_SYS_FSL_SFP_BE
192*4882a593Smuzhiyun #define CONFIG_SYS_FSL_SRK_LE
193*4882a593Smuzhiyun #define CONFIG_KEY_REVOCATION
194*4882a593Smuzhiyun #define CONFIG_SYS_FSL_MAX_NUM_OF_SEC           1
195*4882a593Smuzhiyun #define CONFIG_SYS_DDR_BLOCK1_SIZE	((phys_size_t)2 << 30)
196*4882a593Smuzhiyun #define CONFIG_MAX_MEM_MAPPED		CONFIG_SYS_DDR_BLOCK1_SIZE
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun #elif defined(CONFIG_ARCH_LS1046A)
199*4882a593Smuzhiyun #define CONFIG_SYS_FMAN_V3
200*4882a593Smuzhiyun #define CONFIG_SYS_NUM_FMAN			1
201*4882a593Smuzhiyun #define CONFIG_SYS_NUM_FM1_DTSEC		8
202*4882a593Smuzhiyun #define CONFIG_SYS_NUM_FM1_10GEC		2
203*4882a593Smuzhiyun #define CONFIG_SYS_DDR_BLOCK1_SIZE  ((phys_size_t)2 << 30)
204*4882a593Smuzhiyun #define CONFIG_MAX_MEM_MAPPED           CONFIG_SYS_DDR_BLOCK1_SIZE
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun #define CONFIG_SYS_FSL_IFC_BE
207*4882a593Smuzhiyun #define CONFIG_SYS_FSL_SFP_VER_3_2
208*4882a593Smuzhiyun #define CONFIG_SYS_FSL_SEC_MON_BE
209*4882a593Smuzhiyun #define CONFIG_SYS_FSL_SFP_BE
210*4882a593Smuzhiyun #define CONFIG_SYS_FSL_SRK_LE
211*4882a593Smuzhiyun #define CONFIG_KEY_REVOCATION
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun /* SMMU Defintions */
214*4882a593Smuzhiyun #define SMMU_BASE		0x09000000
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun /* Generic Interrupt Controller Definitions */
217*4882a593Smuzhiyun #define GICD_BASE		0x01410000
218*4882a593Smuzhiyun #define GICC_BASE		0x01420000
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun #define CONFIG_SYS_FSL_MAX_NUM_OF_SEC		1
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun #else
223*4882a593Smuzhiyun #error SoC not defined
224*4882a593Smuzhiyun #endif
225*4882a593Smuzhiyun #endif
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun #endif /* _ASM_ARMV8_FSL_LAYERSCAPE_CONFIG_H_ */
228