1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Copyright (c) 2016 Google, Inc 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 5*4882a593Smuzhiyun */ 6*4882a593Smuzhiyun #ifndef _ASM_ARCH_SCU_AST2500_H 7*4882a593Smuzhiyun #define _ASM_ARCH_SCU_AST2500_H 8*4882a593Smuzhiyun 9*4882a593Smuzhiyun #define SCU_UNLOCK_VALUE 0x1688a8a8 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun #define SCU_HWSTRAP_VGAMEM_SHIFT 2 12*4882a593Smuzhiyun #define SCU_HWSTRAP_VGAMEM_MASK (3 << SCU_HWSTRAP_VGAMEM_SHIFT) 13*4882a593Smuzhiyun #define SCU_HWSTRAP_MAC1_RGMII (1 << 6) 14*4882a593Smuzhiyun #define SCU_HWSTRAP_MAC2_RGMII (1 << 7) 15*4882a593Smuzhiyun #define SCU_HWSTRAP_DDR4 (1 << 24) 16*4882a593Smuzhiyun #define SCU_HWSTRAP_CLKIN_25MHZ (1 << 23) 17*4882a593Smuzhiyun 18*4882a593Smuzhiyun #define SCU_MPLL_DENUM_SHIFT 0 19*4882a593Smuzhiyun #define SCU_MPLL_DENUM_MASK 0x1f 20*4882a593Smuzhiyun #define SCU_MPLL_NUM_SHIFT 5 21*4882a593Smuzhiyun #define SCU_MPLL_NUM_MASK (0xff << SCU_MPLL_NUM_SHIFT) 22*4882a593Smuzhiyun #define SCU_MPLL_POST_SHIFT 13 23*4882a593Smuzhiyun #define SCU_MPLL_POST_MASK (0x3f << SCU_MPLL_POST_SHIFT) 24*4882a593Smuzhiyun #define SCU_PCLK_DIV_SHIFT 23 25*4882a593Smuzhiyun #define SCU_PCLK_DIV_MASK (7 << SCU_PCLK_DIV_SHIFT) 26*4882a593Smuzhiyun #define SCU_HPLL_DENUM_SHIFT 0 27*4882a593Smuzhiyun #define SCU_HPLL_DENUM_MASK 0x1f 28*4882a593Smuzhiyun #define SCU_HPLL_NUM_SHIFT 5 29*4882a593Smuzhiyun #define SCU_HPLL_NUM_MASK (0xff << SCU_HPLL_NUM_SHIFT) 30*4882a593Smuzhiyun #define SCU_HPLL_POST_SHIFT 13 31*4882a593Smuzhiyun #define SCU_HPLL_POST_MASK (0x3f << SCU_HPLL_POST_SHIFT) 32*4882a593Smuzhiyun 33*4882a593Smuzhiyun #define SCU_MACCLK_SHIFT 16 34*4882a593Smuzhiyun #define SCU_MACCLK_MASK (7 << SCU_MACCLK_SHIFT) 35*4882a593Smuzhiyun 36*4882a593Smuzhiyun #define SCU_MISC2_RGMII_HPLL (1 << 23) 37*4882a593Smuzhiyun #define SCU_MISC2_RGMII_CLKDIV_SHIFT 20 38*4882a593Smuzhiyun #define SCU_MISC2_RGMII_CLKDIV_MASK (3 << SCU_MISC2_RGMII_CLKDIV_SHIFT) 39*4882a593Smuzhiyun #define SCU_MISC2_RMII_MPLL (1 << 19) 40*4882a593Smuzhiyun #define SCU_MISC2_RMII_CLKDIV_SHIFT 16 41*4882a593Smuzhiyun #define SCU_MISC2_RMII_CLKDIV_MASK (3 << SCU_MISC2_RMII_CLKDIV_SHIFT) 42*4882a593Smuzhiyun #define SCU_MISC2_UARTCLK_SHIFT 24 43*4882a593Smuzhiyun 44*4882a593Smuzhiyun #define SCU_MISC_D2PLL_OFF (1 << 4) 45*4882a593Smuzhiyun #define SCU_MISC_UARTCLK_DIV13 (1 << 12) 46*4882a593Smuzhiyun #define SCU_MISC_GCRT_USB20CLK (1 << 21) 47*4882a593Smuzhiyun 48*4882a593Smuzhiyun #define SCU_MICDS_MAC1RGMII_TXDLY_SHIFT 0 49*4882a593Smuzhiyun #define SCU_MICDS_MAC1RGMII_TXDLY_MASK (0x3f\ 50*4882a593Smuzhiyun << SCU_MICDS_MAC1RGMII_TXDLY_SHIFT) 51*4882a593Smuzhiyun #define SCU_MICDS_MAC2RGMII_TXDLY_SHIFT 6 52*4882a593Smuzhiyun #define SCU_MICDS_MAC2RGMII_TXDLY_MASK (0x3f\ 53*4882a593Smuzhiyun << SCU_MICDS_MAC2RGMII_TXDLY_SHIFT) 54*4882a593Smuzhiyun #define SCU_MICDS_MAC1RMII_RDLY_SHIFT 12 55*4882a593Smuzhiyun #define SCU_MICDS_MAC1RMII_RDLY_MASK (0x3f << SCU_MICDS_MAC1RMII_RDLY_SHIFT) 56*4882a593Smuzhiyun #define SCU_MICDS_MAC2RMII_RDLY_SHIFT 18 57*4882a593Smuzhiyun #define SCU_MICDS_MAC2RMII_RDLY_MASK (0x3f << SCU_MICDS_MAC2RMII_RDLY_SHIFT) 58*4882a593Smuzhiyun #define SCU_MICDS_MAC1RMII_TXFALL (1 << 24) 59*4882a593Smuzhiyun #define SCU_MICDS_MAC2RMII_TXFALL (1 << 25) 60*4882a593Smuzhiyun #define SCU_MICDS_RMII1_RCLKEN (1 << 29) 61*4882a593Smuzhiyun #define SCU_MICDS_RMII2_RCLKEN (1 << 30) 62*4882a593Smuzhiyun #define SCU_MICDS_RGMIIPLL (1 << 31) 63*4882a593Smuzhiyun 64*4882a593Smuzhiyun /* 65*4882a593Smuzhiyun * SYSRESET is actually more like a Power register, 66*4882a593Smuzhiyun * except that corresponding bit set to 1 means that 67*4882a593Smuzhiyun * the peripheral is off. 68*4882a593Smuzhiyun */ 69*4882a593Smuzhiyun #define SCU_SYSRESET_XDMA (1 << 25) 70*4882a593Smuzhiyun #define SCU_SYSRESET_MCTP (1 << 24) 71*4882a593Smuzhiyun #define SCU_SYSRESET_ADC (1 << 23) 72*4882a593Smuzhiyun #define SCU_SYSRESET_JTAG (1 << 22) 73*4882a593Smuzhiyun #define SCU_SYSRESET_MIC (1 << 18) 74*4882a593Smuzhiyun #define SCU_SYSRESET_SDIO (1 << 16) 75*4882a593Smuzhiyun #define SCU_SYSRESET_USB11HOST (1 << 15) 76*4882a593Smuzhiyun #define SCU_SYSRESET_USBHUB (1 << 14) 77*4882a593Smuzhiyun #define SCU_SYSRESET_CRT (1 << 13) 78*4882a593Smuzhiyun #define SCU_SYSRESET_MAC2 (1 << 12) 79*4882a593Smuzhiyun #define SCU_SYSRESET_MAC1 (1 << 11) 80*4882a593Smuzhiyun #define SCU_SYSRESET_PECI (1 << 10) 81*4882a593Smuzhiyun #define SCU_SYSRESET_PWM (1 << 9) 82*4882a593Smuzhiyun #define SCU_SYSRESET_PCI_VGA (1 << 8) 83*4882a593Smuzhiyun #define SCU_SYSRESET_2D (1 << 7) 84*4882a593Smuzhiyun #define SCU_SYSRESET_VIDEO (1 << 6) 85*4882a593Smuzhiyun #define SCU_SYSRESET_LPC (1 << 5) 86*4882a593Smuzhiyun #define SCU_SYSRESET_HAC (1 << 4) 87*4882a593Smuzhiyun #define SCU_SYSRESET_USBHID (1 << 3) 88*4882a593Smuzhiyun #define SCU_SYSRESET_I2C (1 << 2) 89*4882a593Smuzhiyun #define SCU_SYSRESET_AHB (1 << 1) 90*4882a593Smuzhiyun #define SCU_SYSRESET_SDRAM_WDT (1 << 0) 91*4882a593Smuzhiyun 92*4882a593Smuzhiyun /* Bits 16-27 in the register control pin functions for I2C devices 3-14 */ 93*4882a593Smuzhiyun #define SCU_PINMUX_CTRL5_I2C (1 << 16) 94*4882a593Smuzhiyun 95*4882a593Smuzhiyun /* 96*4882a593Smuzhiyun * The values are grouped by function, not by register. 97*4882a593Smuzhiyun * They are actually scattered across multiple loosely related registers. 98*4882a593Smuzhiyun */ 99*4882a593Smuzhiyun #define SCU_PIN_FUN_MAC1_MDC (1 << 30) 100*4882a593Smuzhiyun #define SCU_PIN_FUN_MAC1_MDIO (1 << 31) 101*4882a593Smuzhiyun #define SCU_PIN_FUN_MAC1_PHY_LINK (1 << 0) 102*4882a593Smuzhiyun #define SCU_PIN_FUN_MAC2_MDIO (1 << 2) 103*4882a593Smuzhiyun #define SCU_PIN_FUN_MAC2_PHY_LINK (1 << 1) 104*4882a593Smuzhiyun #define SCU_PIN_FUN_SCL1 (1 << 12) 105*4882a593Smuzhiyun #define SCU_PIN_FUN_SCL2 (1 << 14) 106*4882a593Smuzhiyun #define SCU_PIN_FUN_SDA1 (1 << 13) 107*4882a593Smuzhiyun #define SCU_PIN_FUN_SDA2 (1 << 15) 108*4882a593Smuzhiyun 109*4882a593Smuzhiyun #define SCU_CLKSTOP_MAC1 (1 << 20) 110*4882a593Smuzhiyun #define SCU_CLKSTOP_MAC2 (1 << 21) 111*4882a593Smuzhiyun 112*4882a593Smuzhiyun #define SCU_D2PLL_EXT1_OFF (1 << 0) 113*4882a593Smuzhiyun #define SCU_D2PLL_EXT1_BYPASS (1 << 1) 114*4882a593Smuzhiyun #define SCU_D2PLL_EXT1_RESET (1 << 2) 115*4882a593Smuzhiyun #define SCU_D2PLL_EXT1_MODE_SHIFT 3 116*4882a593Smuzhiyun #define SCU_D2PLL_EXT1_MODE_MASK (3 << SCU_D2PLL_EXT1_MODE_SHIFT) 117*4882a593Smuzhiyun #define SCU_D2PLL_EXT1_PARAM_SHIFT 5 118*4882a593Smuzhiyun #define SCU_D2PLL_EXT1_PARAM_MASK (0x1ff << SCU_D2PLL_EXT1_PARAM_SHIFT) 119*4882a593Smuzhiyun 120*4882a593Smuzhiyun #define SCU_D2PLL_NUM_SHIFT 0 121*4882a593Smuzhiyun #define SCU_D2PLL_NUM_MASK (0xff << SCU_D2PLL_NUM_SHIFT) 122*4882a593Smuzhiyun #define SCU_D2PLL_DENUM_SHIFT 8 123*4882a593Smuzhiyun #define SCU_D2PLL_DENUM_MASK (0x1f << SCU_D2PLL_DENUM_SHIFT) 124*4882a593Smuzhiyun #define SCU_D2PLL_POST_SHIFT 13 125*4882a593Smuzhiyun #define SCU_D2PLL_POST_MASK (0x3f << SCU_D2PLL_POST_SHIFT) 126*4882a593Smuzhiyun #define SCU_D2PLL_ODIV_SHIFT 19 127*4882a593Smuzhiyun #define SCU_D2PLL_ODIV_MASK (7 << SCU_D2PLL_ODIV_SHIFT) 128*4882a593Smuzhiyun #define SCU_D2PLL_SIC_SHIFT 22 129*4882a593Smuzhiyun #define SCU_D2PLL_SIC_MASK (0x1f << SCU_D2PLL_SIC_SHIFT) 130*4882a593Smuzhiyun #define SCU_D2PLL_SIP_SHIFT 27 131*4882a593Smuzhiyun #define SCU_D2PLL_SIP_MASK (0x1f << SCU_D2PLL_SIP_SHIFT) 132*4882a593Smuzhiyun 133*4882a593Smuzhiyun #define SCU_CLKDUTY_DCLK_SHIFT 0 134*4882a593Smuzhiyun #define SCU_CLKDUTY_DCLK_MASK (0x3f << SCU_CLKDUTY_DCLK_SHIFT) 135*4882a593Smuzhiyun #define SCU_CLKDUTY_RGMII1TXCK_SHIFT 8 136*4882a593Smuzhiyun #define SCU_CLKDUTY_RGMII1TXCK_MASK (0x7f << SCU_CLKDUTY_RGMII1TXCK_SHIFT) 137*4882a593Smuzhiyun #define SCU_CLKDUTY_RGMII2TXCK_SHIFT 16 138*4882a593Smuzhiyun #define SCU_CLKDUTY_RGMII2TXCK_MASK (0x7f << SCU_CLKDUTY_RGMII2TXCK_SHIFT) 139*4882a593Smuzhiyun 140*4882a593Smuzhiyun #ifndef __ASSEMBLY__ 141*4882a593Smuzhiyun 142*4882a593Smuzhiyun struct ast2500_clk_priv { 143*4882a593Smuzhiyun struct ast2500_scu *scu; 144*4882a593Smuzhiyun }; 145*4882a593Smuzhiyun 146*4882a593Smuzhiyun struct ast2500_scu { 147*4882a593Smuzhiyun u32 protection_key; 148*4882a593Smuzhiyun u32 sysreset_ctrl1; 149*4882a593Smuzhiyun u32 clk_sel1; 150*4882a593Smuzhiyun u32 clk_stop_ctrl1; 151*4882a593Smuzhiyun u32 freq_counter_ctrl; 152*4882a593Smuzhiyun u32 freq_counter_cmp; 153*4882a593Smuzhiyun u32 intr_ctrl; 154*4882a593Smuzhiyun u32 d2_pll_param; 155*4882a593Smuzhiyun u32 m_pll_param; 156*4882a593Smuzhiyun u32 h_pll_param; 157*4882a593Smuzhiyun u32 d_pll_param; 158*4882a593Smuzhiyun u32 misc_ctrl1; 159*4882a593Smuzhiyun u32 pci_config[3]; 160*4882a593Smuzhiyun u32 sysreset_status; 161*4882a593Smuzhiyun u32 vga_handshake[2]; 162*4882a593Smuzhiyun u32 mac_clk_delay; 163*4882a593Smuzhiyun u32 misc_ctrl2; 164*4882a593Smuzhiyun u32 vga_scratch[8]; 165*4882a593Smuzhiyun u32 hwstrap; 166*4882a593Smuzhiyun u32 rng_ctrl; 167*4882a593Smuzhiyun u32 rng_data; 168*4882a593Smuzhiyun u32 rev_id; 169*4882a593Smuzhiyun u32 pinmux_ctrl[6]; 170*4882a593Smuzhiyun u32 reserved0; 171*4882a593Smuzhiyun u32 extrst_sel; 172*4882a593Smuzhiyun u32 pinmux_ctrl1[4]; 173*4882a593Smuzhiyun u32 reserved1[2]; 174*4882a593Smuzhiyun u32 mac_clk_delay_100M; 175*4882a593Smuzhiyun u32 mac_clk_delay_10M; 176*4882a593Smuzhiyun u32 wakeup_enable; 177*4882a593Smuzhiyun u32 wakeup_control; 178*4882a593Smuzhiyun u32 reserved2[3]; 179*4882a593Smuzhiyun u32 sysreset_ctrl2; 180*4882a593Smuzhiyun u32 clk_sel2; 181*4882a593Smuzhiyun u32 clk_stop_ctrl2; 182*4882a593Smuzhiyun u32 freerun_counter; 183*4882a593Smuzhiyun u32 freerun_counter_ext; 184*4882a593Smuzhiyun u32 clk_duty_meas_ctrl; 185*4882a593Smuzhiyun u32 clk_duty_meas_res; 186*4882a593Smuzhiyun u32 reserved3[4]; 187*4882a593Smuzhiyun /* The next registers are not key-protected */ 188*4882a593Smuzhiyun struct ast2500_cpu2 { 189*4882a593Smuzhiyun u32 ctrl; 190*4882a593Smuzhiyun u32 base_addr[9]; 191*4882a593Smuzhiyun u32 cache_ctrl; 192*4882a593Smuzhiyun } cpu2; 193*4882a593Smuzhiyun u32 reserved4; 194*4882a593Smuzhiyun u32 d_pll_ext_param[3]; 195*4882a593Smuzhiyun u32 d2_pll_ext_param[3]; 196*4882a593Smuzhiyun u32 mh_pll_ext_param; 197*4882a593Smuzhiyun u32 reserved5; 198*4882a593Smuzhiyun u32 chip_id[2]; 199*4882a593Smuzhiyun u32 reserved6[2]; 200*4882a593Smuzhiyun u32 uart_clk_ctrl; 201*4882a593Smuzhiyun u32 reserved7[7]; 202*4882a593Smuzhiyun u32 pcie_config; 203*4882a593Smuzhiyun u32 mmio_decode; 204*4882a593Smuzhiyun u32 reloc_ctrl_decode[2]; 205*4882a593Smuzhiyun u32 mailbox_addr; 206*4882a593Smuzhiyun u32 shared_sram_decode[2]; 207*4882a593Smuzhiyun u32 bmc_rev_id; 208*4882a593Smuzhiyun u32 reserved8; 209*4882a593Smuzhiyun u32 bmc_device_id; 210*4882a593Smuzhiyun u32 reserved9[13]; 211*4882a593Smuzhiyun u32 clk_duty_sel; 212*4882a593Smuzhiyun }; 213*4882a593Smuzhiyun 214*4882a593Smuzhiyun /** 215*4882a593Smuzhiyun * ast_get_clk() - get a pointer to Clock Driver 216*4882a593Smuzhiyun * 217*4882a593Smuzhiyun * @devp, OUT - pointer to Clock Driver 218*4882a593Smuzhiyun * @return zero on success, error code (< 0) otherwise. 219*4882a593Smuzhiyun */ 220*4882a593Smuzhiyun int ast_get_clk(struct udevice **devp); 221*4882a593Smuzhiyun 222*4882a593Smuzhiyun /** 223*4882a593Smuzhiyun * ast_get_scu() - get a pointer to SCU registers 224*4882a593Smuzhiyun * 225*4882a593Smuzhiyun * @return pointer to struct ast2500_scu on success, ERR_PTR otherwise 226*4882a593Smuzhiyun */ 227*4882a593Smuzhiyun void *ast_get_scu(void); 228*4882a593Smuzhiyun 229*4882a593Smuzhiyun /** 230*4882a593Smuzhiyun * ast_scu_unlock() - unlock protected registers 231*4882a593Smuzhiyun * 232*4882a593Smuzhiyun * @scu, pointer to ast2500_scu 233*4882a593Smuzhiyun */ 234*4882a593Smuzhiyun void ast_scu_unlock(struct ast2500_scu *scu); 235*4882a593Smuzhiyun 236*4882a593Smuzhiyun /** 237*4882a593Smuzhiyun * ast_scu_lock() - lock protected registers 238*4882a593Smuzhiyun * 239*4882a593Smuzhiyun * @scu, pointer to ast2500_scu 240*4882a593Smuzhiyun */ 241*4882a593Smuzhiyun void ast_scu_lock(struct ast2500_scu *scu); 242*4882a593Smuzhiyun 243*4882a593Smuzhiyun #endif /* __ASSEMBLY__ */ 244*4882a593Smuzhiyun 245*4882a593Smuzhiyun #endif /* _ASM_ARCH_SCU_AST2500_H */ 246