xref: /OK3568_Linux_fs/u-boot/arch/arm/dts/zynqmp-zc1751-xm018-dc4.dts (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun/*
2*4882a593Smuzhiyun * dts file for Xilinx ZynqMP zc1751-xm018-dc4
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * (C) Copyright 2015 - 2016, Xilinx, Inc.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Michal Simek <michal.simek@xilinx.com>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or
9*4882a593Smuzhiyun * modify it under the terms of the GNU General Public License as
10*4882a593Smuzhiyun * published by the Free Software Foundation; either version 2 of
11*4882a593Smuzhiyun * the License, or (at your option) any later version.
12*4882a593Smuzhiyun */
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun/dts-v1/;
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun#include "zynqmp.dtsi"
17*4882a593Smuzhiyun#include "zynqmp-clk.dtsi"
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun/ {
20*4882a593Smuzhiyun	model = "ZynqMP zc1751-xm018-dc4";
21*4882a593Smuzhiyun	compatible = "xlnx,zynqmp-zc1751", "xlnx,zynqmp";
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun	aliases {
24*4882a593Smuzhiyun		can0 = &can0;
25*4882a593Smuzhiyun		can1 = &can1;
26*4882a593Smuzhiyun		ethernet0 = &gem0;
27*4882a593Smuzhiyun		ethernet1 = &gem1;
28*4882a593Smuzhiyun		ethernet2 = &gem2;
29*4882a593Smuzhiyun		ethernet3 = &gem3;
30*4882a593Smuzhiyun		gpio0 = &gpio;
31*4882a593Smuzhiyun		i2c0 = &i2c0;
32*4882a593Smuzhiyun		i2c1 = &i2c1;
33*4882a593Smuzhiyun		rtc0 = &rtc;
34*4882a593Smuzhiyun		serial0 = &uart0;
35*4882a593Smuzhiyun		serial1 = &uart1;
36*4882a593Smuzhiyun		spi0 = &qspi;
37*4882a593Smuzhiyun	};
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun	chosen {
40*4882a593Smuzhiyun		bootargs = "earlycon";
41*4882a593Smuzhiyun		stdout-path = "serial0:115200n8";
42*4882a593Smuzhiyun	};
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun	memory@0 {
45*4882a593Smuzhiyun		device_type = "memory";
46*4882a593Smuzhiyun		reg = <0x0 0x0 0x0 0x80000000>, <0x8 0x00000000 0x0 0x80000000>;
47*4882a593Smuzhiyun	};
48*4882a593Smuzhiyun};
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun&can0 {
51*4882a593Smuzhiyun	status = "okay";
52*4882a593Smuzhiyun};
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun&can1 {
55*4882a593Smuzhiyun	status = "okay";
56*4882a593Smuzhiyun};
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun/* fpd_dma clk 667MHz, lpd_dma 500MHz */
59*4882a593Smuzhiyun&fpd_dma_chan1 {
60*4882a593Smuzhiyun	status = "okay";
61*4882a593Smuzhiyun	xlnx,include-sg; /* for testing purpose */
62*4882a593Smuzhiyun	xlnx,overfetch; /* for testing purpose */
63*4882a593Smuzhiyun	xlnx,ratectrl = <0>; /* for testing purpose */
64*4882a593Smuzhiyun	xlnx,src-issue = <31>;
65*4882a593Smuzhiyun};
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun&fpd_dma_chan2 {
68*4882a593Smuzhiyun	status = "okay";
69*4882a593Smuzhiyun	xlnx,ratectrl = <100>; /* for testing purpose */
70*4882a593Smuzhiyun	xlnx,src-issue = <4>; /* for testing purpose */
71*4882a593Smuzhiyun};
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun&fpd_dma_chan3 {
74*4882a593Smuzhiyun	status = "okay";
75*4882a593Smuzhiyun};
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun&fpd_dma_chan4 {
78*4882a593Smuzhiyun	status = "okay";
79*4882a593Smuzhiyun	xlnx,include-sg; /* for testing purpose */
80*4882a593Smuzhiyun};
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun&fpd_dma_chan5 {
83*4882a593Smuzhiyun	status = "okay";
84*4882a593Smuzhiyun};
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun&fpd_dma_chan6 {
87*4882a593Smuzhiyun	status = "okay";
88*4882a593Smuzhiyun	xlnx,include-sg; /* for testing purpose */
89*4882a593Smuzhiyun};
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun&fpd_dma_chan7 {
92*4882a593Smuzhiyun	status = "okay";
93*4882a593Smuzhiyun};
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun&fpd_dma_chan8 {
96*4882a593Smuzhiyun	status = "okay";
97*4882a593Smuzhiyun	xlnx,include-sg; /* for testing purpose */
98*4882a593Smuzhiyun};
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun&lpd_dma_chan1 {
101*4882a593Smuzhiyun	status = "okay";
102*4882a593Smuzhiyun};
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun&lpd_dma_chan2 {
105*4882a593Smuzhiyun	status = "okay";
106*4882a593Smuzhiyun};
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun&lpd_dma_chan3 {
109*4882a593Smuzhiyun	status = "okay";
110*4882a593Smuzhiyun};
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun&lpd_dma_chan4 {
113*4882a593Smuzhiyun	status = "okay";
114*4882a593Smuzhiyun};
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun&lpd_dma_chan5 {
117*4882a593Smuzhiyun	status = "okay";
118*4882a593Smuzhiyun};
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun&lpd_dma_chan6 {
121*4882a593Smuzhiyun	status = "okay";
122*4882a593Smuzhiyun};
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun&lpd_dma_chan7 {
125*4882a593Smuzhiyun	status = "okay";
126*4882a593Smuzhiyun};
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun&lpd_dma_chan8 {
129*4882a593Smuzhiyun	status = "okay";
130*4882a593Smuzhiyun};
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun&xlnx_dp {
133*4882a593Smuzhiyun	status = "okay";
134*4882a593Smuzhiyun};
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun&xlnx_dpdma {
137*4882a593Smuzhiyun	status = "okay";
138*4882a593Smuzhiyun};
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun&gem0 {
141*4882a593Smuzhiyun	status = "okay";
142*4882a593Smuzhiyun	local-mac-address = [00 0a 35 00 02 90];
143*4882a593Smuzhiyun	phy-mode = "rgmii-id";
144*4882a593Smuzhiyun	phy-handle = <&ethernet_phy0>;
145*4882a593Smuzhiyun	ethernet_phy0: ethernet-phy@0 { /* Marvell 88e1512 */
146*4882a593Smuzhiyun		reg = <0>;
147*4882a593Smuzhiyun	};
148*4882a593Smuzhiyun	ethernet_phy7: ethernet-phy@7 { /* Vitesse VSC8211 */
149*4882a593Smuzhiyun		reg = <7>;
150*4882a593Smuzhiyun	};
151*4882a593Smuzhiyun	ethernet_phy3: ethernet-phy@3 { /* Realtek RTL8211DN */
152*4882a593Smuzhiyun		reg = <3>;
153*4882a593Smuzhiyun	};
154*4882a593Smuzhiyun	ethernet_phy8: ethernet-phy@8 { /* Vitesse VSC8211 */
155*4882a593Smuzhiyun		reg = <8>;
156*4882a593Smuzhiyun	};
157*4882a593Smuzhiyun};
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun&gem1 {
160*4882a593Smuzhiyun	status = "okay";
161*4882a593Smuzhiyun	local-mac-address = [00 0a 35 00 02 91];
162*4882a593Smuzhiyun	phy-mode = "rgmii-id";
163*4882a593Smuzhiyun	phy-handle = <&ethernet_phy7>;
164*4882a593Smuzhiyun};
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun&gem2 {
167*4882a593Smuzhiyun	status = "okay";
168*4882a593Smuzhiyun	local-mac-address = [00 0a 35 00 02 92];
169*4882a593Smuzhiyun	phy-mode = "rgmii-id";
170*4882a593Smuzhiyun	phy-handle = <&ethernet_phy3>;
171*4882a593Smuzhiyun};
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun&gem3 {
174*4882a593Smuzhiyun	status = "okay";
175*4882a593Smuzhiyun	local-mac-address = [00 0a 35 00 02 93];
176*4882a593Smuzhiyun	phy-mode = "rgmii-id";
177*4882a593Smuzhiyun	phy-handle = <&ethernet_phy8>;
178*4882a593Smuzhiyun};
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun&gpio {
181*4882a593Smuzhiyun	status = "okay";
182*4882a593Smuzhiyun};
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun&gpu {
185*4882a593Smuzhiyun	status = "okay";
186*4882a593Smuzhiyun};
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun&i2c0 {
189*4882a593Smuzhiyun	clock-frequency = <400000>;
190*4882a593Smuzhiyun	status = "okay";
191*4882a593Smuzhiyun};
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun&i2c1 {
194*4882a593Smuzhiyun	clock-frequency = <400000>;
195*4882a593Smuzhiyun	status = "okay";
196*4882a593Smuzhiyun};
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun&rtc {
199*4882a593Smuzhiyun	status = "okay";
200*4882a593Smuzhiyun};
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun&uart0 {
203*4882a593Smuzhiyun	status = "okay";
204*4882a593Smuzhiyun};
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun&uart1 {
207*4882a593Smuzhiyun	status = "okay";
208*4882a593Smuzhiyun};
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun&watchdog0 {
211*4882a593Smuzhiyun	status = "okay";
212*4882a593Smuzhiyun};
213