1*4882a593Smuzhiyun/* 2*4882a593Smuzhiyun * dts file for Xilinx ZynqMP zc1751-xm015-dc1 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * (C) Copyright 2015, Xilinx, Inc. 5*4882a593Smuzhiyun * 6*4882a593Smuzhiyun * Michal Simek <michal.simek@xilinx.com> 7*4882a593Smuzhiyun * 8*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 9*4882a593Smuzhiyun */ 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun/dts-v1/; 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun#include "zynqmp.dtsi" 14*4882a593Smuzhiyun#include "zynqmp-clk.dtsi" 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun/ { 17*4882a593Smuzhiyun model = "ZynqMP zc1751-xm015-dc1 RevA"; 18*4882a593Smuzhiyun compatible = "xlnx,zynqmp-zc1751", "xlnx,zynqmp"; 19*4882a593Smuzhiyun 20*4882a593Smuzhiyun aliases { 21*4882a593Smuzhiyun ethernet0 = &gem3; 22*4882a593Smuzhiyun gpio0 = &gpio; 23*4882a593Smuzhiyun i2c0 = &i2c1; 24*4882a593Smuzhiyun mmc0 = &sdhci0; 25*4882a593Smuzhiyun mmc1 = &sdhci1; 26*4882a593Smuzhiyun rtc0 = &rtc; 27*4882a593Smuzhiyun serial0 = &uart0; 28*4882a593Smuzhiyun spi0 = &qspi; 29*4882a593Smuzhiyun usb0 = &usb0; 30*4882a593Smuzhiyun }; 31*4882a593Smuzhiyun 32*4882a593Smuzhiyun chosen { 33*4882a593Smuzhiyun bootargs = "earlycon"; 34*4882a593Smuzhiyun stdout-path = "serial0:115200n8"; 35*4882a593Smuzhiyun }; 36*4882a593Smuzhiyun 37*4882a593Smuzhiyun memory@0 { 38*4882a593Smuzhiyun device_type = "memory"; 39*4882a593Smuzhiyun reg = <0x0 0x0 0x0 0x80000000>, <0x8 0x00000000 0x0 0x80000000>; 40*4882a593Smuzhiyun }; 41*4882a593Smuzhiyun}; 42*4882a593Smuzhiyun 43*4882a593Smuzhiyun/* fpd_dma clk 667MHz, lpd_dma 500MHz */ 44*4882a593Smuzhiyun&fpd_dma_chan1 { 45*4882a593Smuzhiyun status = "okay"; 46*4882a593Smuzhiyun xlnx,include-sg; /* for testing purpose */ 47*4882a593Smuzhiyun xlnx,overfetch; /* for testing purpose */ 48*4882a593Smuzhiyun xlnx,ratectrl = <0>; /* for testing purpose */ 49*4882a593Smuzhiyun xlnx,src-issue = <31>; 50*4882a593Smuzhiyun}; 51*4882a593Smuzhiyun 52*4882a593Smuzhiyun&fpd_dma_chan2 { 53*4882a593Smuzhiyun status = "okay"; 54*4882a593Smuzhiyun xlnx,ratectrl = <100>; /* for testing purpose */ 55*4882a593Smuzhiyun xlnx,src-issue = <4>; /* for testing purpose */ 56*4882a593Smuzhiyun}; 57*4882a593Smuzhiyun 58*4882a593Smuzhiyun&fpd_dma_chan3 { 59*4882a593Smuzhiyun status = "okay"; 60*4882a593Smuzhiyun}; 61*4882a593Smuzhiyun 62*4882a593Smuzhiyun&fpd_dma_chan4 { 63*4882a593Smuzhiyun status = "okay"; 64*4882a593Smuzhiyun xlnx,include-sg; /* for testing purpose */ 65*4882a593Smuzhiyun}; 66*4882a593Smuzhiyun 67*4882a593Smuzhiyun&fpd_dma_chan5 { 68*4882a593Smuzhiyun status = "okay"; 69*4882a593Smuzhiyun}; 70*4882a593Smuzhiyun 71*4882a593Smuzhiyun&fpd_dma_chan6 { 72*4882a593Smuzhiyun status = "okay"; 73*4882a593Smuzhiyun xlnx,include-sg; /* for testing purpose */ 74*4882a593Smuzhiyun}; 75*4882a593Smuzhiyun 76*4882a593Smuzhiyun&fpd_dma_chan7 { 77*4882a593Smuzhiyun status = "okay"; 78*4882a593Smuzhiyun}; 79*4882a593Smuzhiyun 80*4882a593Smuzhiyun&fpd_dma_chan8 { 81*4882a593Smuzhiyun status = "okay"; 82*4882a593Smuzhiyun xlnx,include-sg; /* for testing purpose */ 83*4882a593Smuzhiyun}; 84*4882a593Smuzhiyun 85*4882a593Smuzhiyun&gem3 { 86*4882a593Smuzhiyun status = "okay"; 87*4882a593Smuzhiyun local-mac-address = [00 0a 35 00 02 90]; 88*4882a593Smuzhiyun phy-handle = <&phy0>; 89*4882a593Smuzhiyun phy-mode = "rgmii-id"; 90*4882a593Smuzhiyun phy0: phy@0 { 91*4882a593Smuzhiyun reg = <0>; 92*4882a593Smuzhiyun }; 93*4882a593Smuzhiyun}; 94*4882a593Smuzhiyun 95*4882a593Smuzhiyun&gpio { 96*4882a593Smuzhiyun status = "okay"; 97*4882a593Smuzhiyun}; 98*4882a593Smuzhiyun 99*4882a593Smuzhiyun&gpu { 100*4882a593Smuzhiyun status = "okay"; 101*4882a593Smuzhiyun}; 102*4882a593Smuzhiyun 103*4882a593Smuzhiyun&i2c1 { 104*4882a593Smuzhiyun status = "okay"; 105*4882a593Smuzhiyun clock-frequency = <400000>; 106*4882a593Smuzhiyun eeprom@55 { 107*4882a593Smuzhiyun compatible = "at,24c64"; /* 24AA64 */ 108*4882a593Smuzhiyun reg = <0x55>; 109*4882a593Smuzhiyun }; 110*4882a593Smuzhiyun}; 111*4882a593Smuzhiyun 112*4882a593Smuzhiyun&qspi { 113*4882a593Smuzhiyun status = "okay"; 114*4882a593Smuzhiyun flash@0 { 115*4882a593Smuzhiyun compatible = "m25p80"; /* Micron MT25QU512ABB8ESF */ 116*4882a593Smuzhiyun #address-cells = <1>; 117*4882a593Smuzhiyun #size-cells = <1>; 118*4882a593Smuzhiyun reg = <0x0>; 119*4882a593Smuzhiyun spi-tx-bus-width = <1>; 120*4882a593Smuzhiyun spi-rx-bus-width = <4>; 121*4882a593Smuzhiyun spi-max-frequency = <108000000>; /* Based on DC1 spec */ 122*4882a593Smuzhiyun partition@qspi-fsbl-uboot { /* for testing purpose */ 123*4882a593Smuzhiyun label = "qspi-fsbl-uboot"; 124*4882a593Smuzhiyun reg = <0x0 0x100000>; 125*4882a593Smuzhiyun }; 126*4882a593Smuzhiyun partition@qspi-linux { /* for testing purpose */ 127*4882a593Smuzhiyun label = "qspi-linux"; 128*4882a593Smuzhiyun reg = <0x100000 0x500000>; 129*4882a593Smuzhiyun }; 130*4882a593Smuzhiyun partition@qspi-device-tree { /* for testing purpose */ 131*4882a593Smuzhiyun label = "qspi-device-tree"; 132*4882a593Smuzhiyun reg = <0x600000 0x20000>; 133*4882a593Smuzhiyun }; 134*4882a593Smuzhiyun partition@qspi-rootfs { /* for testing purpose */ 135*4882a593Smuzhiyun label = "qspi-rootfs"; 136*4882a593Smuzhiyun reg = <0x620000 0x5E0000>; 137*4882a593Smuzhiyun }; 138*4882a593Smuzhiyun }; 139*4882a593Smuzhiyun}; 140*4882a593Smuzhiyun 141*4882a593Smuzhiyun&rtc { 142*4882a593Smuzhiyun status = "okay"; 143*4882a593Smuzhiyun}; 144*4882a593Smuzhiyun 145*4882a593Smuzhiyun&sata { 146*4882a593Smuzhiyun status = "okay"; 147*4882a593Smuzhiyun /* SATA phy OOB timing settings */ 148*4882a593Smuzhiyun ceva,p0-cominit-params = /bits/ 8 <0x1B 0x4D 0x18 0x28>; 149*4882a593Smuzhiyun ceva,p0-comwake-params = /bits/ 8 <0x06 0x19 0x08 0x0E>; 150*4882a593Smuzhiyun ceva,p0-burst-params = /bits/ 8 <0x13 0x08 0x4A 0x06>; 151*4882a593Smuzhiyun ceva,p0-retry-params = /bits/ 16 <0x96A4 0x3FFC>; 152*4882a593Smuzhiyun ceva,p1-cominit-params = /bits/ 8 <0x1B 0x4D 0x18 0x28>; 153*4882a593Smuzhiyun ceva,p1-comwake-params = /bits/ 8 <0x06 0x19 0x08 0x0E>; 154*4882a593Smuzhiyun ceva,p1-burst-params = /bits/ 8 <0x13 0x08 0x4A 0x06>; 155*4882a593Smuzhiyun ceva,p1-retry-params = /bits/ 16 <0x96A4 0x3FFC>; 156*4882a593Smuzhiyun}; 157*4882a593Smuzhiyun 158*4882a593Smuzhiyun/* eMMC */ 159*4882a593Smuzhiyun&sdhci0 { 160*4882a593Smuzhiyun status = "okay"; 161*4882a593Smuzhiyun bus-width = <8>; 162*4882a593Smuzhiyun xlnx,mio_bank = <0>; 163*4882a593Smuzhiyun}; 164*4882a593Smuzhiyun 165*4882a593Smuzhiyun/* SD1 with level shifter */ 166*4882a593Smuzhiyun&sdhci1 { 167*4882a593Smuzhiyun status = "okay"; 168*4882a593Smuzhiyun no-1-8-v; /* for 1.0 silicon */ 169*4882a593Smuzhiyun xlnx,mio_bank = <1>; 170*4882a593Smuzhiyun}; 171*4882a593Smuzhiyun 172*4882a593Smuzhiyun&uart0 { 173*4882a593Smuzhiyun status = "okay"; 174*4882a593Smuzhiyun}; 175*4882a593Smuzhiyun 176*4882a593Smuzhiyun/* ULPI SMSC USB3320 */ 177*4882a593Smuzhiyun&usb0 { 178*4882a593Smuzhiyun status = "okay"; 179*4882a593Smuzhiyun}; 180*4882a593Smuzhiyun 181*4882a593Smuzhiyun&dwc3_0 { 182*4882a593Smuzhiyun status = "okay"; 183*4882a593Smuzhiyun dr_mode = "host"; 184*4882a593Smuzhiyun}; 185*4882a593Smuzhiyun 186*4882a593Smuzhiyun&xilinx_drm { 187*4882a593Smuzhiyun status = "okay"; 188*4882a593Smuzhiyun}; 189*4882a593Smuzhiyun 190*4882a593Smuzhiyun&xlnx_dp { 191*4882a593Smuzhiyun status = "okay"; 192*4882a593Smuzhiyun}; 193*4882a593Smuzhiyun 194*4882a593Smuzhiyun&xlnx_dp_sub { 195*4882a593Smuzhiyun status = "okay"; 196*4882a593Smuzhiyun xlnx,vid-clk-pl; 197*4882a593Smuzhiyun}; 198*4882a593Smuzhiyun 199*4882a593Smuzhiyun&xlnx_dp_snd_pcm0 { 200*4882a593Smuzhiyun status = "okay"; 201*4882a593Smuzhiyun}; 202*4882a593Smuzhiyun 203*4882a593Smuzhiyun&xlnx_dp_snd_pcm1 { 204*4882a593Smuzhiyun status = "okay"; 205*4882a593Smuzhiyun}; 206*4882a593Smuzhiyun 207*4882a593Smuzhiyun&xlnx_dp_snd_card { 208*4882a593Smuzhiyun status = "okay"; 209*4882a593Smuzhiyun}; 210*4882a593Smuzhiyun 211*4882a593Smuzhiyun&xlnx_dp_snd_codec0 { 212*4882a593Smuzhiyun status = "okay"; 213*4882a593Smuzhiyun}; 214*4882a593Smuzhiyun 215*4882a593Smuzhiyun&xlnx_dpdma { 216*4882a593Smuzhiyun status = "okay"; 217*4882a593Smuzhiyun}; 218