1*4882a593Smuzhiyun/* 2*4882a593Smuzhiyun * Device Tree Source for UniPhier Pro5 SoC 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Copyright (C) 2015-2016 Socionext Inc. 5*4882a593Smuzhiyun * Author: Masahiro Yamada <yamada.masahiro@socionext.com> 6*4882a593Smuzhiyun * 7*4882a593Smuzhiyun * SPDX-License-Identifier: (GPL-2.0+ OR MIT) 8*4882a593Smuzhiyun */ 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun/ { 11*4882a593Smuzhiyun compatible = "socionext,uniphier-pro5"; 12*4882a593Smuzhiyun #address-cells = <1>; 13*4882a593Smuzhiyun #size-cells = <1>; 14*4882a593Smuzhiyun 15*4882a593Smuzhiyun cpus { 16*4882a593Smuzhiyun #address-cells = <1>; 17*4882a593Smuzhiyun #size-cells = <0>; 18*4882a593Smuzhiyun 19*4882a593Smuzhiyun cpu@0 { 20*4882a593Smuzhiyun device_type = "cpu"; 21*4882a593Smuzhiyun compatible = "arm,cortex-a9"; 22*4882a593Smuzhiyun reg = <0>; 23*4882a593Smuzhiyun clocks = <&sys_clk 32>; 24*4882a593Smuzhiyun enable-method = "psci"; 25*4882a593Smuzhiyun next-level-cache = <&l2>; 26*4882a593Smuzhiyun operating-points-v2 = <&cpu_opp>; 27*4882a593Smuzhiyun }; 28*4882a593Smuzhiyun 29*4882a593Smuzhiyun cpu@1 { 30*4882a593Smuzhiyun device_type = "cpu"; 31*4882a593Smuzhiyun compatible = "arm,cortex-a9"; 32*4882a593Smuzhiyun reg = <1>; 33*4882a593Smuzhiyun clocks = <&sys_clk 32>; 34*4882a593Smuzhiyun enable-method = "psci"; 35*4882a593Smuzhiyun next-level-cache = <&l2>; 36*4882a593Smuzhiyun operating-points-v2 = <&cpu_opp>; 37*4882a593Smuzhiyun }; 38*4882a593Smuzhiyun }; 39*4882a593Smuzhiyun 40*4882a593Smuzhiyun cpu_opp: opp_table { 41*4882a593Smuzhiyun compatible = "operating-points-v2"; 42*4882a593Smuzhiyun opp-shared; 43*4882a593Smuzhiyun 44*4882a593Smuzhiyun opp-100000000 { 45*4882a593Smuzhiyun opp-hz = /bits/ 64 <100000000>; 46*4882a593Smuzhiyun clock-latency-ns = <300>; 47*4882a593Smuzhiyun }; 48*4882a593Smuzhiyun opp-116667000 { 49*4882a593Smuzhiyun opp-hz = /bits/ 64 <116667000>; 50*4882a593Smuzhiyun clock-latency-ns = <300>; 51*4882a593Smuzhiyun }; 52*4882a593Smuzhiyun opp-150000000 { 53*4882a593Smuzhiyun opp-hz = /bits/ 64 <150000000>; 54*4882a593Smuzhiyun clock-latency-ns = <300>; 55*4882a593Smuzhiyun }; 56*4882a593Smuzhiyun opp-175000000 { 57*4882a593Smuzhiyun opp-hz = /bits/ 64 <175000000>; 58*4882a593Smuzhiyun clock-latency-ns = <300>; 59*4882a593Smuzhiyun }; 60*4882a593Smuzhiyun opp-200000000 { 61*4882a593Smuzhiyun opp-hz = /bits/ 64 <200000000>; 62*4882a593Smuzhiyun clock-latency-ns = <300>; 63*4882a593Smuzhiyun }; 64*4882a593Smuzhiyun opp-233334000 { 65*4882a593Smuzhiyun opp-hz = /bits/ 64 <233334000>; 66*4882a593Smuzhiyun clock-latency-ns = <300>; 67*4882a593Smuzhiyun }; 68*4882a593Smuzhiyun opp-300000000 { 69*4882a593Smuzhiyun opp-hz = /bits/ 64 <300000000>; 70*4882a593Smuzhiyun clock-latency-ns = <300>; 71*4882a593Smuzhiyun }; 72*4882a593Smuzhiyun opp-350000000 { 73*4882a593Smuzhiyun opp-hz = /bits/ 64 <350000000>; 74*4882a593Smuzhiyun clock-latency-ns = <300>; 75*4882a593Smuzhiyun }; 76*4882a593Smuzhiyun opp-400000000 { 77*4882a593Smuzhiyun opp-hz = /bits/ 64 <400000000>; 78*4882a593Smuzhiyun clock-latency-ns = <300>; 79*4882a593Smuzhiyun }; 80*4882a593Smuzhiyun opp-466667000 { 81*4882a593Smuzhiyun opp-hz = /bits/ 64 <466667000>; 82*4882a593Smuzhiyun clock-latency-ns = <300>; 83*4882a593Smuzhiyun }; 84*4882a593Smuzhiyun opp-600000000 { 85*4882a593Smuzhiyun opp-hz = /bits/ 64 <600000000>; 86*4882a593Smuzhiyun clock-latency-ns = <300>; 87*4882a593Smuzhiyun }; 88*4882a593Smuzhiyun opp-700000000 { 89*4882a593Smuzhiyun opp-hz = /bits/ 64 <700000000>; 90*4882a593Smuzhiyun clock-latency-ns = <300>; 91*4882a593Smuzhiyun }; 92*4882a593Smuzhiyun opp-800000000 { 93*4882a593Smuzhiyun opp-hz = /bits/ 64 <800000000>; 94*4882a593Smuzhiyun clock-latency-ns = <300>; 95*4882a593Smuzhiyun }; 96*4882a593Smuzhiyun opp-933334000 { 97*4882a593Smuzhiyun opp-hz = /bits/ 64 <933334000>; 98*4882a593Smuzhiyun clock-latency-ns = <300>; 99*4882a593Smuzhiyun }; 100*4882a593Smuzhiyun opp-1200000000 { 101*4882a593Smuzhiyun opp-hz = /bits/ 64 <1200000000>; 102*4882a593Smuzhiyun clock-latency-ns = <300>; 103*4882a593Smuzhiyun }; 104*4882a593Smuzhiyun opp-1400000000 { 105*4882a593Smuzhiyun opp-hz = /bits/ 64 <1400000000>; 106*4882a593Smuzhiyun clock-latency-ns = <300>; 107*4882a593Smuzhiyun }; 108*4882a593Smuzhiyun }; 109*4882a593Smuzhiyun 110*4882a593Smuzhiyun psci { 111*4882a593Smuzhiyun compatible = "arm,psci-0.2"; 112*4882a593Smuzhiyun method = "smc"; 113*4882a593Smuzhiyun }; 114*4882a593Smuzhiyun 115*4882a593Smuzhiyun clocks { 116*4882a593Smuzhiyun refclk: ref { 117*4882a593Smuzhiyun compatible = "fixed-clock"; 118*4882a593Smuzhiyun #clock-cells = <0>; 119*4882a593Smuzhiyun clock-frequency = <20000000>; 120*4882a593Smuzhiyun }; 121*4882a593Smuzhiyun 122*4882a593Smuzhiyun arm_timer_clk: arm_timer_clk { 123*4882a593Smuzhiyun #clock-cells = <0>; 124*4882a593Smuzhiyun compatible = "fixed-clock"; 125*4882a593Smuzhiyun clock-frequency = <50000000>; 126*4882a593Smuzhiyun }; 127*4882a593Smuzhiyun }; 128*4882a593Smuzhiyun 129*4882a593Smuzhiyun soc { 130*4882a593Smuzhiyun compatible = "simple-bus"; 131*4882a593Smuzhiyun #address-cells = <1>; 132*4882a593Smuzhiyun #size-cells = <1>; 133*4882a593Smuzhiyun ranges; 134*4882a593Smuzhiyun interrupt-parent = <&intc>; 135*4882a593Smuzhiyun u-boot,dm-pre-reloc; 136*4882a593Smuzhiyun 137*4882a593Smuzhiyun l2: l2-cache@500c0000 { 138*4882a593Smuzhiyun compatible = "socionext,uniphier-system-cache"; 139*4882a593Smuzhiyun reg = <0x500c0000 0x2000>, <0x503c0100 0x8>, 140*4882a593Smuzhiyun <0x506c0000 0x400>; 141*4882a593Smuzhiyun interrupts = <0 190 4>, <0 191 4>; 142*4882a593Smuzhiyun cache-unified; 143*4882a593Smuzhiyun cache-size = <(2 * 1024 * 1024)>; 144*4882a593Smuzhiyun cache-sets = <512>; 145*4882a593Smuzhiyun cache-line-size = <128>; 146*4882a593Smuzhiyun cache-level = <2>; 147*4882a593Smuzhiyun next-level-cache = <&l3>; 148*4882a593Smuzhiyun }; 149*4882a593Smuzhiyun 150*4882a593Smuzhiyun l3: l3-cache@500c8000 { 151*4882a593Smuzhiyun compatible = "socionext,uniphier-system-cache"; 152*4882a593Smuzhiyun reg = <0x500c8000 0x2000>, <0x503c8100 0x8>, 153*4882a593Smuzhiyun <0x506c8000 0x400>; 154*4882a593Smuzhiyun interrupts = <0 174 4>, <0 175 4>; 155*4882a593Smuzhiyun cache-unified; 156*4882a593Smuzhiyun cache-size = <(2 * 1024 * 1024)>; 157*4882a593Smuzhiyun cache-sets = <512>; 158*4882a593Smuzhiyun cache-line-size = <256>; 159*4882a593Smuzhiyun cache-level = <3>; 160*4882a593Smuzhiyun }; 161*4882a593Smuzhiyun 162*4882a593Smuzhiyun serial0: serial@54006800 { 163*4882a593Smuzhiyun compatible = "socionext,uniphier-uart"; 164*4882a593Smuzhiyun status = "disabled"; 165*4882a593Smuzhiyun reg = <0x54006800 0x40>; 166*4882a593Smuzhiyun interrupts = <0 33 4>; 167*4882a593Smuzhiyun pinctrl-names = "default"; 168*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_uart0>; 169*4882a593Smuzhiyun clocks = <&peri_clk 0>; 170*4882a593Smuzhiyun clock-frequency = <73728000>; 171*4882a593Smuzhiyun }; 172*4882a593Smuzhiyun 173*4882a593Smuzhiyun serial1: serial@54006900 { 174*4882a593Smuzhiyun compatible = "socionext,uniphier-uart"; 175*4882a593Smuzhiyun status = "disabled"; 176*4882a593Smuzhiyun reg = <0x54006900 0x40>; 177*4882a593Smuzhiyun interrupts = <0 35 4>; 178*4882a593Smuzhiyun pinctrl-names = "default"; 179*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_uart1>; 180*4882a593Smuzhiyun clocks = <&peri_clk 1>; 181*4882a593Smuzhiyun clock-frequency = <73728000>; 182*4882a593Smuzhiyun }; 183*4882a593Smuzhiyun 184*4882a593Smuzhiyun serial2: serial@54006a00 { 185*4882a593Smuzhiyun compatible = "socionext,uniphier-uart"; 186*4882a593Smuzhiyun status = "disabled"; 187*4882a593Smuzhiyun reg = <0x54006a00 0x40>; 188*4882a593Smuzhiyun interrupts = <0 37 4>; 189*4882a593Smuzhiyun pinctrl-names = "default"; 190*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_uart2>; 191*4882a593Smuzhiyun clocks = <&peri_clk 2>; 192*4882a593Smuzhiyun clock-frequency = <73728000>; 193*4882a593Smuzhiyun }; 194*4882a593Smuzhiyun 195*4882a593Smuzhiyun serial3: serial@54006b00 { 196*4882a593Smuzhiyun compatible = "socionext,uniphier-uart"; 197*4882a593Smuzhiyun status = "disabled"; 198*4882a593Smuzhiyun reg = <0x54006b00 0x40>; 199*4882a593Smuzhiyun interrupts = <0 177 4>; 200*4882a593Smuzhiyun pinctrl-names = "default"; 201*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_uart3>; 202*4882a593Smuzhiyun clocks = <&peri_clk 3>; 203*4882a593Smuzhiyun clock-frequency = <73728000>; 204*4882a593Smuzhiyun }; 205*4882a593Smuzhiyun 206*4882a593Smuzhiyun port0x: gpio@55000008 { 207*4882a593Smuzhiyun compatible = "socionext,uniphier-gpio"; 208*4882a593Smuzhiyun reg = <0x55000008 0x8>; 209*4882a593Smuzhiyun gpio-controller; 210*4882a593Smuzhiyun #gpio-cells = <2>; 211*4882a593Smuzhiyun }; 212*4882a593Smuzhiyun 213*4882a593Smuzhiyun port1x: gpio@55000010 { 214*4882a593Smuzhiyun compatible = "socionext,uniphier-gpio"; 215*4882a593Smuzhiyun reg = <0x55000010 0x8>; 216*4882a593Smuzhiyun gpio-controller; 217*4882a593Smuzhiyun #gpio-cells = <2>; 218*4882a593Smuzhiyun }; 219*4882a593Smuzhiyun 220*4882a593Smuzhiyun port2x: gpio@55000018 { 221*4882a593Smuzhiyun compatible = "socionext,uniphier-gpio"; 222*4882a593Smuzhiyun reg = <0x55000018 0x8>; 223*4882a593Smuzhiyun gpio-controller; 224*4882a593Smuzhiyun #gpio-cells = <2>; 225*4882a593Smuzhiyun }; 226*4882a593Smuzhiyun 227*4882a593Smuzhiyun port3x: gpio@55000020 { 228*4882a593Smuzhiyun compatible = "socionext,uniphier-gpio"; 229*4882a593Smuzhiyun reg = <0x55000020 0x8>; 230*4882a593Smuzhiyun gpio-controller; 231*4882a593Smuzhiyun #gpio-cells = <2>; 232*4882a593Smuzhiyun }; 233*4882a593Smuzhiyun 234*4882a593Smuzhiyun port4: gpio@55000028 { 235*4882a593Smuzhiyun compatible = "socionext,uniphier-gpio"; 236*4882a593Smuzhiyun reg = <0x55000028 0x8>; 237*4882a593Smuzhiyun gpio-controller; 238*4882a593Smuzhiyun #gpio-cells = <2>; 239*4882a593Smuzhiyun }; 240*4882a593Smuzhiyun 241*4882a593Smuzhiyun port5x: gpio@55000030 { 242*4882a593Smuzhiyun compatible = "socionext,uniphier-gpio"; 243*4882a593Smuzhiyun reg = <0x55000030 0x8>; 244*4882a593Smuzhiyun gpio-controller; 245*4882a593Smuzhiyun #gpio-cells = <2>; 246*4882a593Smuzhiyun }; 247*4882a593Smuzhiyun 248*4882a593Smuzhiyun port6x: gpio@55000038 { 249*4882a593Smuzhiyun compatible = "socionext,uniphier-gpio"; 250*4882a593Smuzhiyun reg = <0x55000038 0x8>; 251*4882a593Smuzhiyun gpio-controller; 252*4882a593Smuzhiyun #gpio-cells = <2>; 253*4882a593Smuzhiyun }; 254*4882a593Smuzhiyun 255*4882a593Smuzhiyun port7x: gpio@55000040 { 256*4882a593Smuzhiyun compatible = "socionext,uniphier-gpio"; 257*4882a593Smuzhiyun reg = <0x55000040 0x8>; 258*4882a593Smuzhiyun gpio-controller; 259*4882a593Smuzhiyun #gpio-cells = <2>; 260*4882a593Smuzhiyun }; 261*4882a593Smuzhiyun 262*4882a593Smuzhiyun port8x: gpio@55000048 { 263*4882a593Smuzhiyun compatible = "socionext,uniphier-gpio"; 264*4882a593Smuzhiyun reg = <0x55000048 0x8>; 265*4882a593Smuzhiyun gpio-controller; 266*4882a593Smuzhiyun #gpio-cells = <2>; 267*4882a593Smuzhiyun }; 268*4882a593Smuzhiyun 269*4882a593Smuzhiyun port9x: gpio@55000050 { 270*4882a593Smuzhiyun compatible = "socionext,uniphier-gpio"; 271*4882a593Smuzhiyun reg = <0x55000050 0x8>; 272*4882a593Smuzhiyun gpio-controller; 273*4882a593Smuzhiyun #gpio-cells = <2>; 274*4882a593Smuzhiyun }; 275*4882a593Smuzhiyun 276*4882a593Smuzhiyun port10x: gpio@55000058 { 277*4882a593Smuzhiyun compatible = "socionext,uniphier-gpio"; 278*4882a593Smuzhiyun reg = <0x55000058 0x8>; 279*4882a593Smuzhiyun gpio-controller; 280*4882a593Smuzhiyun #gpio-cells = <2>; 281*4882a593Smuzhiyun }; 282*4882a593Smuzhiyun 283*4882a593Smuzhiyun port11x: gpio@55000060 { 284*4882a593Smuzhiyun compatible = "socionext,uniphier-gpio"; 285*4882a593Smuzhiyun reg = <0x55000060 0x8>; 286*4882a593Smuzhiyun gpio-controller; 287*4882a593Smuzhiyun #gpio-cells = <2>; 288*4882a593Smuzhiyun }; 289*4882a593Smuzhiyun 290*4882a593Smuzhiyun port12x: gpio@55000068 { 291*4882a593Smuzhiyun compatible = "socionext,uniphier-gpio"; 292*4882a593Smuzhiyun reg = <0x55000068 0x8>; 293*4882a593Smuzhiyun gpio-controller; 294*4882a593Smuzhiyun #gpio-cells = <2>; 295*4882a593Smuzhiyun }; 296*4882a593Smuzhiyun 297*4882a593Smuzhiyun port13x: gpio@55000070 { 298*4882a593Smuzhiyun compatible = "socionext,uniphier-gpio"; 299*4882a593Smuzhiyun reg = <0x55000070 0x8>; 300*4882a593Smuzhiyun gpio-controller; 301*4882a593Smuzhiyun #gpio-cells = <2>; 302*4882a593Smuzhiyun }; 303*4882a593Smuzhiyun 304*4882a593Smuzhiyun port14x: gpio@55000078 { 305*4882a593Smuzhiyun compatible = "socionext,uniphier-gpio"; 306*4882a593Smuzhiyun reg = <0x55000078 0x8>; 307*4882a593Smuzhiyun gpio-controller; 308*4882a593Smuzhiyun #gpio-cells = <2>; 309*4882a593Smuzhiyun }; 310*4882a593Smuzhiyun 311*4882a593Smuzhiyun port17x: gpio@550000a0 { 312*4882a593Smuzhiyun compatible = "socionext,uniphier-gpio"; 313*4882a593Smuzhiyun reg = <0x550000a0 0x8>; 314*4882a593Smuzhiyun gpio-controller; 315*4882a593Smuzhiyun #gpio-cells = <2>; 316*4882a593Smuzhiyun }; 317*4882a593Smuzhiyun 318*4882a593Smuzhiyun port18x: gpio@550000a8 { 319*4882a593Smuzhiyun compatible = "socionext,uniphier-gpio"; 320*4882a593Smuzhiyun reg = <0x550000a8 0x8>; 321*4882a593Smuzhiyun gpio-controller; 322*4882a593Smuzhiyun #gpio-cells = <2>; 323*4882a593Smuzhiyun }; 324*4882a593Smuzhiyun 325*4882a593Smuzhiyun port19x: gpio@550000b0 { 326*4882a593Smuzhiyun compatible = "socionext,uniphier-gpio"; 327*4882a593Smuzhiyun reg = <0x550000b0 0x8>; 328*4882a593Smuzhiyun gpio-controller; 329*4882a593Smuzhiyun #gpio-cells = <2>; 330*4882a593Smuzhiyun }; 331*4882a593Smuzhiyun 332*4882a593Smuzhiyun port20x: gpio@550000b8 { 333*4882a593Smuzhiyun compatible = "socionext,uniphier-gpio"; 334*4882a593Smuzhiyun reg = <0x550000b8 0x8>; 335*4882a593Smuzhiyun gpio-controller; 336*4882a593Smuzhiyun #gpio-cells = <2>; 337*4882a593Smuzhiyun }; 338*4882a593Smuzhiyun 339*4882a593Smuzhiyun port21x: gpio@550000c0 { 340*4882a593Smuzhiyun compatible = "socionext,uniphier-gpio"; 341*4882a593Smuzhiyun reg = <0x550000c0 0x8>; 342*4882a593Smuzhiyun gpio-controller; 343*4882a593Smuzhiyun #gpio-cells = <2>; 344*4882a593Smuzhiyun }; 345*4882a593Smuzhiyun 346*4882a593Smuzhiyun port22x: gpio@550000c8 { 347*4882a593Smuzhiyun compatible = "socionext,uniphier-gpio"; 348*4882a593Smuzhiyun reg = <0x550000c8 0x8>; 349*4882a593Smuzhiyun gpio-controller; 350*4882a593Smuzhiyun #gpio-cells = <2>; 351*4882a593Smuzhiyun }; 352*4882a593Smuzhiyun 353*4882a593Smuzhiyun port23x: gpio@550000d0 { 354*4882a593Smuzhiyun compatible = "socionext,uniphier-gpio"; 355*4882a593Smuzhiyun reg = <0x550000d0 0x8>; 356*4882a593Smuzhiyun gpio-controller; 357*4882a593Smuzhiyun #gpio-cells = <2>; 358*4882a593Smuzhiyun }; 359*4882a593Smuzhiyun 360*4882a593Smuzhiyun port24x: gpio@550000d8 { 361*4882a593Smuzhiyun compatible = "socionext,uniphier-gpio"; 362*4882a593Smuzhiyun reg = <0x550000d8 0x8>; 363*4882a593Smuzhiyun gpio-controller; 364*4882a593Smuzhiyun #gpio-cells = <2>; 365*4882a593Smuzhiyun }; 366*4882a593Smuzhiyun 367*4882a593Smuzhiyun port25x: gpio@550000e0 { 368*4882a593Smuzhiyun compatible = "socionext,uniphier-gpio"; 369*4882a593Smuzhiyun reg = <0x550000e0 0x8>; 370*4882a593Smuzhiyun gpio-controller; 371*4882a593Smuzhiyun #gpio-cells = <2>; 372*4882a593Smuzhiyun }; 373*4882a593Smuzhiyun 374*4882a593Smuzhiyun port26x: gpio@550000e8 { 375*4882a593Smuzhiyun compatible = "socionext,uniphier-gpio"; 376*4882a593Smuzhiyun reg = <0x550000e8 0x8>; 377*4882a593Smuzhiyun gpio-controller; 378*4882a593Smuzhiyun #gpio-cells = <2>; 379*4882a593Smuzhiyun }; 380*4882a593Smuzhiyun 381*4882a593Smuzhiyun port27x: gpio@550000f0 { 382*4882a593Smuzhiyun compatible = "socionext,uniphier-gpio"; 383*4882a593Smuzhiyun reg = <0x550000f0 0x8>; 384*4882a593Smuzhiyun gpio-controller; 385*4882a593Smuzhiyun #gpio-cells = <2>; 386*4882a593Smuzhiyun }; 387*4882a593Smuzhiyun 388*4882a593Smuzhiyun port28x: gpio@550000f8 { 389*4882a593Smuzhiyun compatible = "socionext,uniphier-gpio"; 390*4882a593Smuzhiyun reg = <0x550000f8 0x8>; 391*4882a593Smuzhiyun gpio-controller; 392*4882a593Smuzhiyun #gpio-cells = <2>; 393*4882a593Smuzhiyun }; 394*4882a593Smuzhiyun 395*4882a593Smuzhiyun port29x: gpio@55000100 { 396*4882a593Smuzhiyun compatible = "socionext,uniphier-gpio"; 397*4882a593Smuzhiyun reg = <0x55000100 0x8>; 398*4882a593Smuzhiyun gpio-controller; 399*4882a593Smuzhiyun #gpio-cells = <2>; 400*4882a593Smuzhiyun }; 401*4882a593Smuzhiyun 402*4882a593Smuzhiyun port30x: gpio@55000108 { 403*4882a593Smuzhiyun compatible = "socionext,uniphier-gpio"; 404*4882a593Smuzhiyun reg = <0x55000108 0x8>; 405*4882a593Smuzhiyun gpio-controller; 406*4882a593Smuzhiyun #gpio-cells = <2>; 407*4882a593Smuzhiyun }; 408*4882a593Smuzhiyun 409*4882a593Smuzhiyun i2c0: i2c@58780000 { 410*4882a593Smuzhiyun compatible = "socionext,uniphier-fi2c"; 411*4882a593Smuzhiyun status = "disabled"; 412*4882a593Smuzhiyun reg = <0x58780000 0x80>; 413*4882a593Smuzhiyun #address-cells = <1>; 414*4882a593Smuzhiyun #size-cells = <0>; 415*4882a593Smuzhiyun interrupts = <0 41 4>; 416*4882a593Smuzhiyun pinctrl-names = "default"; 417*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_i2c0>; 418*4882a593Smuzhiyun clocks = <&peri_clk 4>; 419*4882a593Smuzhiyun clock-frequency = <100000>; 420*4882a593Smuzhiyun }; 421*4882a593Smuzhiyun 422*4882a593Smuzhiyun i2c1: i2c@58781000 { 423*4882a593Smuzhiyun compatible = "socionext,uniphier-fi2c"; 424*4882a593Smuzhiyun status = "disabled"; 425*4882a593Smuzhiyun reg = <0x58781000 0x80>; 426*4882a593Smuzhiyun #address-cells = <1>; 427*4882a593Smuzhiyun #size-cells = <0>; 428*4882a593Smuzhiyun interrupts = <0 42 4>; 429*4882a593Smuzhiyun pinctrl-names = "default"; 430*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_i2c1>; 431*4882a593Smuzhiyun clocks = <&peri_clk 5>; 432*4882a593Smuzhiyun clock-frequency = <100000>; 433*4882a593Smuzhiyun }; 434*4882a593Smuzhiyun 435*4882a593Smuzhiyun i2c2: i2c@58782000 { 436*4882a593Smuzhiyun compatible = "socionext,uniphier-fi2c"; 437*4882a593Smuzhiyun status = "disabled"; 438*4882a593Smuzhiyun reg = <0x58782000 0x80>; 439*4882a593Smuzhiyun #address-cells = <1>; 440*4882a593Smuzhiyun #size-cells = <0>; 441*4882a593Smuzhiyun interrupts = <0 43 4>; 442*4882a593Smuzhiyun pinctrl-names = "default"; 443*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_i2c2>; 444*4882a593Smuzhiyun clocks = <&peri_clk 6>; 445*4882a593Smuzhiyun clock-frequency = <100000>; 446*4882a593Smuzhiyun }; 447*4882a593Smuzhiyun 448*4882a593Smuzhiyun i2c3: i2c@58783000 { 449*4882a593Smuzhiyun compatible = "socionext,uniphier-fi2c"; 450*4882a593Smuzhiyun status = "disabled"; 451*4882a593Smuzhiyun reg = <0x58783000 0x80>; 452*4882a593Smuzhiyun #address-cells = <1>; 453*4882a593Smuzhiyun #size-cells = <0>; 454*4882a593Smuzhiyun interrupts = <0 44 4>; 455*4882a593Smuzhiyun pinctrl-names = "default"; 456*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_i2c3>; 457*4882a593Smuzhiyun clocks = <&peri_clk 7>; 458*4882a593Smuzhiyun clock-frequency = <100000>; 459*4882a593Smuzhiyun }; 460*4882a593Smuzhiyun 461*4882a593Smuzhiyun /* i2c4 does not exist */ 462*4882a593Smuzhiyun 463*4882a593Smuzhiyun /* chip-internal connection for DMD */ 464*4882a593Smuzhiyun i2c5: i2c@58785000 { 465*4882a593Smuzhiyun compatible = "socionext,uniphier-fi2c"; 466*4882a593Smuzhiyun reg = <0x58785000 0x80>; 467*4882a593Smuzhiyun #address-cells = <1>; 468*4882a593Smuzhiyun #size-cells = <0>; 469*4882a593Smuzhiyun interrupts = <0 25 4>; 470*4882a593Smuzhiyun clocks = <&peri_clk 9>; 471*4882a593Smuzhiyun clock-frequency = <400000>; 472*4882a593Smuzhiyun }; 473*4882a593Smuzhiyun 474*4882a593Smuzhiyun /* chip-internal connection for HDMI */ 475*4882a593Smuzhiyun i2c6: i2c@58786000 { 476*4882a593Smuzhiyun compatible = "socionext,uniphier-fi2c"; 477*4882a593Smuzhiyun reg = <0x58786000 0x80>; 478*4882a593Smuzhiyun #address-cells = <1>; 479*4882a593Smuzhiyun #size-cells = <0>; 480*4882a593Smuzhiyun interrupts = <0 26 4>; 481*4882a593Smuzhiyun clocks = <&peri_clk 10>; 482*4882a593Smuzhiyun clock-frequency = <400000>; 483*4882a593Smuzhiyun }; 484*4882a593Smuzhiyun 485*4882a593Smuzhiyun system_bus: system-bus@58c00000 { 486*4882a593Smuzhiyun compatible = "socionext,uniphier-system-bus"; 487*4882a593Smuzhiyun status = "disabled"; 488*4882a593Smuzhiyun reg = <0x58c00000 0x400>; 489*4882a593Smuzhiyun #address-cells = <2>; 490*4882a593Smuzhiyun #size-cells = <1>; 491*4882a593Smuzhiyun pinctrl-names = "default"; 492*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_system_bus>; 493*4882a593Smuzhiyun }; 494*4882a593Smuzhiyun 495*4882a593Smuzhiyun smpctrl@59801000 { 496*4882a593Smuzhiyun compatible = "socionext,uniphier-smpctrl"; 497*4882a593Smuzhiyun reg = <0x59801000 0x400>; 498*4882a593Smuzhiyun }; 499*4882a593Smuzhiyun 500*4882a593Smuzhiyun sdctrl@59810000 { 501*4882a593Smuzhiyun compatible = "socionext,uniphier-pro5-sdctrl", 502*4882a593Smuzhiyun "simple-mfd", "syscon"; 503*4882a593Smuzhiyun reg = <0x59810000 0x400>; 504*4882a593Smuzhiyun u-boot,dm-pre-reloc; 505*4882a593Smuzhiyun 506*4882a593Smuzhiyun sd_clk: clock { 507*4882a593Smuzhiyun compatible = "socionext,uniphier-pro5-sd-clock"; 508*4882a593Smuzhiyun #clock-cells = <1>; 509*4882a593Smuzhiyun }; 510*4882a593Smuzhiyun 511*4882a593Smuzhiyun sd_rst: reset { 512*4882a593Smuzhiyun compatible = "socionext,uniphier-pro5-sd-reset"; 513*4882a593Smuzhiyun #reset-cells = <1>; 514*4882a593Smuzhiyun }; 515*4882a593Smuzhiyun }; 516*4882a593Smuzhiyun 517*4882a593Smuzhiyun perictrl@59820000 { 518*4882a593Smuzhiyun compatible = "socionext,uniphier-pro5-perictrl", 519*4882a593Smuzhiyun "simple-mfd", "syscon"; 520*4882a593Smuzhiyun reg = <0x59820000 0x200>; 521*4882a593Smuzhiyun 522*4882a593Smuzhiyun peri_clk: clock { 523*4882a593Smuzhiyun compatible = "socionext,uniphier-pro5-peri-clock"; 524*4882a593Smuzhiyun #clock-cells = <1>; 525*4882a593Smuzhiyun }; 526*4882a593Smuzhiyun 527*4882a593Smuzhiyun peri_rst: reset { 528*4882a593Smuzhiyun compatible = "socionext,uniphier-pro5-peri-reset"; 529*4882a593Smuzhiyun #reset-cells = <1>; 530*4882a593Smuzhiyun }; 531*4882a593Smuzhiyun }; 532*4882a593Smuzhiyun 533*4882a593Smuzhiyun soc-glue@5f800000 { 534*4882a593Smuzhiyun compatible = "socionext,uniphier-pro5-soc-glue", 535*4882a593Smuzhiyun "simple-mfd", "syscon"; 536*4882a593Smuzhiyun reg = <0x5f800000 0x2000>; 537*4882a593Smuzhiyun u-boot,dm-pre-reloc; 538*4882a593Smuzhiyun 539*4882a593Smuzhiyun pinctrl: pinctrl { 540*4882a593Smuzhiyun compatible = "socionext,uniphier-pro5-pinctrl"; 541*4882a593Smuzhiyun u-boot,dm-pre-reloc; 542*4882a593Smuzhiyun }; 543*4882a593Smuzhiyun }; 544*4882a593Smuzhiyun 545*4882a593Smuzhiyun aidet: aidet@5fc20000 { 546*4882a593Smuzhiyun compatible = "socionext,uniphier-pro5-aidet"; 547*4882a593Smuzhiyun reg = <0x5fc20000 0x200>; 548*4882a593Smuzhiyun interrupt-controller; 549*4882a593Smuzhiyun #interrupt-cells = <2>; 550*4882a593Smuzhiyun }; 551*4882a593Smuzhiyun 552*4882a593Smuzhiyun timer@60000200 { 553*4882a593Smuzhiyun compatible = "arm,cortex-a9-global-timer"; 554*4882a593Smuzhiyun reg = <0x60000200 0x20>; 555*4882a593Smuzhiyun interrupts = <1 11 0x304>; 556*4882a593Smuzhiyun clocks = <&arm_timer_clk>; 557*4882a593Smuzhiyun }; 558*4882a593Smuzhiyun 559*4882a593Smuzhiyun timer@60000600 { 560*4882a593Smuzhiyun compatible = "arm,cortex-a9-twd-timer"; 561*4882a593Smuzhiyun reg = <0x60000600 0x20>; 562*4882a593Smuzhiyun interrupts = <1 13 0x304>; 563*4882a593Smuzhiyun clocks = <&arm_timer_clk>; 564*4882a593Smuzhiyun }; 565*4882a593Smuzhiyun 566*4882a593Smuzhiyun intc: interrupt-controller@60001000 { 567*4882a593Smuzhiyun compatible = "arm,cortex-a9-gic"; 568*4882a593Smuzhiyun reg = <0x60001000 0x1000>, 569*4882a593Smuzhiyun <0x60000100 0x100>; 570*4882a593Smuzhiyun #interrupt-cells = <3>; 571*4882a593Smuzhiyun interrupt-controller; 572*4882a593Smuzhiyun }; 573*4882a593Smuzhiyun 574*4882a593Smuzhiyun sysctrl@61840000 { 575*4882a593Smuzhiyun compatible = "socionext,uniphier-pro5-sysctrl", 576*4882a593Smuzhiyun "simple-mfd", "syscon"; 577*4882a593Smuzhiyun reg = <0x61840000 0x10000>; 578*4882a593Smuzhiyun 579*4882a593Smuzhiyun sys_clk: clock { 580*4882a593Smuzhiyun compatible = "socionext,uniphier-pro5-clock"; 581*4882a593Smuzhiyun #clock-cells = <1>; 582*4882a593Smuzhiyun }; 583*4882a593Smuzhiyun 584*4882a593Smuzhiyun sys_rst: reset { 585*4882a593Smuzhiyun compatible = "socionext,uniphier-pro5-reset"; 586*4882a593Smuzhiyun #reset-cells = <1>; 587*4882a593Smuzhiyun }; 588*4882a593Smuzhiyun }; 589*4882a593Smuzhiyun 590*4882a593Smuzhiyun usb0: usb@65b00000 { 591*4882a593Smuzhiyun compatible = "socionext,uniphier-pro5-dwc3"; 592*4882a593Smuzhiyun status = "disabled"; 593*4882a593Smuzhiyun reg = <0x65b00000 0x1000>; 594*4882a593Smuzhiyun #address-cells = <1>; 595*4882a593Smuzhiyun #size-cells = <1>; 596*4882a593Smuzhiyun ranges; 597*4882a593Smuzhiyun pinctrl-names = "default"; 598*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_usb0>; 599*4882a593Smuzhiyun dwc3@65a00000 { 600*4882a593Smuzhiyun compatible = "snps,dwc3"; 601*4882a593Smuzhiyun reg = <0x65a00000 0x10000>; 602*4882a593Smuzhiyun interrupts = <0 134 4>; 603*4882a593Smuzhiyun dr_mode = "host"; 604*4882a593Smuzhiyun tx-fifo-resize; 605*4882a593Smuzhiyun }; 606*4882a593Smuzhiyun }; 607*4882a593Smuzhiyun 608*4882a593Smuzhiyun usb1: usb@65d00000 { 609*4882a593Smuzhiyun compatible = "socionext,uniphier-pro5-dwc3"; 610*4882a593Smuzhiyun status = "disabled"; 611*4882a593Smuzhiyun reg = <0x65d00000 0x1000>; 612*4882a593Smuzhiyun #address-cells = <1>; 613*4882a593Smuzhiyun #size-cells = <1>; 614*4882a593Smuzhiyun ranges; 615*4882a593Smuzhiyun pinctrl-names = "default"; 616*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_usb1>, <&pinctrl_usb2>; 617*4882a593Smuzhiyun dwc3@65c00000 { 618*4882a593Smuzhiyun compatible = "snps,dwc3"; 619*4882a593Smuzhiyun reg = <0x65c00000 0x10000>; 620*4882a593Smuzhiyun interrupts = <0 137 4>; 621*4882a593Smuzhiyun dr_mode = "host"; 622*4882a593Smuzhiyun tx-fifo-resize; 623*4882a593Smuzhiyun }; 624*4882a593Smuzhiyun }; 625*4882a593Smuzhiyun 626*4882a593Smuzhiyun nand: nand@68000000 { 627*4882a593Smuzhiyun compatible = "socionext,uniphier-denali-nand-v5b"; 628*4882a593Smuzhiyun status = "disabled"; 629*4882a593Smuzhiyun reg-names = "nand_data", "denali_reg"; 630*4882a593Smuzhiyun reg = <0x68000000 0x20>, <0x68100000 0x1000>; 631*4882a593Smuzhiyun interrupts = <0 65 4>; 632*4882a593Smuzhiyun pinctrl-names = "default"; 633*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_nand2cs>; 634*4882a593Smuzhiyun clocks = <&sys_clk 2>; 635*4882a593Smuzhiyun }; 636*4882a593Smuzhiyun 637*4882a593Smuzhiyun emmc: sdhc@68400000 { 638*4882a593Smuzhiyun compatible = "socionext,uniphier-sdhc"; 639*4882a593Smuzhiyun status = "disabled"; 640*4882a593Smuzhiyun reg = <0x68400000 0x800>; 641*4882a593Smuzhiyun interrupts = <0 78 4>; 642*4882a593Smuzhiyun pinctrl-names = "default"; 643*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_emmc>; 644*4882a593Smuzhiyun clocks = <&sd_clk 1>; 645*4882a593Smuzhiyun reset-names = "host"; 646*4882a593Smuzhiyun resets = <&sd_rst 1>; 647*4882a593Smuzhiyun bus-width = <8>; 648*4882a593Smuzhiyun non-removable; 649*4882a593Smuzhiyun cap-mmc-highspeed; 650*4882a593Smuzhiyun cap-mmc-hw-reset; 651*4882a593Smuzhiyun no-3-3-v; 652*4882a593Smuzhiyun }; 653*4882a593Smuzhiyun 654*4882a593Smuzhiyun sd: sdhc@68800000 { 655*4882a593Smuzhiyun compatible = "socionext,uniphier-sdhc"; 656*4882a593Smuzhiyun status = "disabled"; 657*4882a593Smuzhiyun reg = <0x68800000 0x800>; 658*4882a593Smuzhiyun interrupts = <0 76 4>; 659*4882a593Smuzhiyun pinctrl-names = "default", "1.8v"; 660*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_sd>; 661*4882a593Smuzhiyun pinctrl-1 = <&pinctrl_sd_1v8>; 662*4882a593Smuzhiyun clocks = <&sd_clk 0>; 663*4882a593Smuzhiyun reset-names = "host"; 664*4882a593Smuzhiyun resets = <&sd_rst 0>; 665*4882a593Smuzhiyun bus-width = <4>; 666*4882a593Smuzhiyun cap-sd-highspeed; 667*4882a593Smuzhiyun sd-uhs-sdr12; 668*4882a593Smuzhiyun sd-uhs-sdr25; 669*4882a593Smuzhiyun sd-uhs-sdr50; 670*4882a593Smuzhiyun }; 671*4882a593Smuzhiyun }; 672*4882a593Smuzhiyun}; 673*4882a593Smuzhiyun 674*4882a593Smuzhiyun#include "uniphier-pinctrl.dtsi" 675