xref: /OK3568_Linux_fs/u-boot/arch/arm/dts/uniphier-ld11.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun/*
2*4882a593Smuzhiyun * Device Tree Source for UniPhier LD11 SoC
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2016 Socionext Inc.
5*4882a593Smuzhiyun *   Author: Masahiro Yamada <yamada.masahiro@socionext.com>
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * SPDX-License-Identifier: (GPL-2.0+ OR MIT)
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun/memreserve/ 0x80000000 0x02000000;
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun/ {
13*4882a593Smuzhiyun	compatible = "socionext,uniphier-ld11";
14*4882a593Smuzhiyun	#address-cells = <2>;
15*4882a593Smuzhiyun	#size-cells = <2>;
16*4882a593Smuzhiyun	interrupt-parent = <&gic>;
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun	cpus {
19*4882a593Smuzhiyun		#address-cells = <2>;
20*4882a593Smuzhiyun		#size-cells = <0>;
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun		cpu-map {
23*4882a593Smuzhiyun			cluster0 {
24*4882a593Smuzhiyun				core0 {
25*4882a593Smuzhiyun					cpu = <&cpu0>;
26*4882a593Smuzhiyun				};
27*4882a593Smuzhiyun				core1 {
28*4882a593Smuzhiyun					cpu = <&cpu1>;
29*4882a593Smuzhiyun				};
30*4882a593Smuzhiyun			};
31*4882a593Smuzhiyun		};
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun		cpu0: cpu@0 {
34*4882a593Smuzhiyun			device_type = "cpu";
35*4882a593Smuzhiyun			compatible = "arm,cortex-a53", "arm,armv8";
36*4882a593Smuzhiyun			reg = <0 0x000>;
37*4882a593Smuzhiyun			clocks = <&sys_clk 33>;
38*4882a593Smuzhiyun			enable-method = "psci";
39*4882a593Smuzhiyun			operating-points-v2 = <&cluster0_opp>;
40*4882a593Smuzhiyun		};
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun		cpu1: cpu@1 {
43*4882a593Smuzhiyun			device_type = "cpu";
44*4882a593Smuzhiyun			compatible = "arm,cortex-a53", "arm,armv8";
45*4882a593Smuzhiyun			reg = <0 0x001>;
46*4882a593Smuzhiyun			clocks = <&sys_clk 33>;
47*4882a593Smuzhiyun			enable-method = "psci";
48*4882a593Smuzhiyun			operating-points-v2 = <&cluster0_opp>;
49*4882a593Smuzhiyun		};
50*4882a593Smuzhiyun	};
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun	cluster0_opp: opp_table {
53*4882a593Smuzhiyun		compatible = "operating-points-v2";
54*4882a593Smuzhiyun		opp-shared;
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun		opp-245000000 {
57*4882a593Smuzhiyun			opp-hz = /bits/ 64 <245000000>;
58*4882a593Smuzhiyun			clock-latency-ns = <300>;
59*4882a593Smuzhiyun		};
60*4882a593Smuzhiyun		opp-250000000 {
61*4882a593Smuzhiyun			opp-hz = /bits/ 64 <250000000>;
62*4882a593Smuzhiyun			clock-latency-ns = <300>;
63*4882a593Smuzhiyun		};
64*4882a593Smuzhiyun		opp-490000000 {
65*4882a593Smuzhiyun			opp-hz = /bits/ 64 <490000000>;
66*4882a593Smuzhiyun			clock-latency-ns = <300>;
67*4882a593Smuzhiyun		};
68*4882a593Smuzhiyun		opp-500000000 {
69*4882a593Smuzhiyun			opp-hz = /bits/ 64 <500000000>;
70*4882a593Smuzhiyun			clock-latency-ns = <300>;
71*4882a593Smuzhiyun		};
72*4882a593Smuzhiyun		opp-653334000 {
73*4882a593Smuzhiyun			opp-hz = /bits/ 64 <653334000>;
74*4882a593Smuzhiyun			clock-latency-ns = <300>;
75*4882a593Smuzhiyun		};
76*4882a593Smuzhiyun		opp-666667000 {
77*4882a593Smuzhiyun			opp-hz = /bits/ 64 <666667000>;
78*4882a593Smuzhiyun			clock-latency-ns = <300>;
79*4882a593Smuzhiyun		};
80*4882a593Smuzhiyun		opp-980000000 {
81*4882a593Smuzhiyun			opp-hz = /bits/ 64 <980000000>;
82*4882a593Smuzhiyun			clock-latency-ns = <300>;
83*4882a593Smuzhiyun		};
84*4882a593Smuzhiyun	};
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun	psci {
87*4882a593Smuzhiyun		compatible = "arm,psci-1.0";
88*4882a593Smuzhiyun		method = "smc";
89*4882a593Smuzhiyun	};
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun	clocks {
92*4882a593Smuzhiyun		refclk: ref {
93*4882a593Smuzhiyun			compatible = "fixed-clock";
94*4882a593Smuzhiyun			#clock-cells = <0>;
95*4882a593Smuzhiyun			clock-frequency = <25000000>;
96*4882a593Smuzhiyun		};
97*4882a593Smuzhiyun	};
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun	timer {
100*4882a593Smuzhiyun		compatible = "arm,armv8-timer";
101*4882a593Smuzhiyun		interrupts = <1 13 4>,
102*4882a593Smuzhiyun			     <1 14 4>,
103*4882a593Smuzhiyun			     <1 11 4>,
104*4882a593Smuzhiyun			     <1 10 4>;
105*4882a593Smuzhiyun	};
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun	soc@0 {
108*4882a593Smuzhiyun		compatible = "simple-bus";
109*4882a593Smuzhiyun		#address-cells = <1>;
110*4882a593Smuzhiyun		#size-cells = <1>;
111*4882a593Smuzhiyun		ranges = <0 0 0 0xffffffff>;
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun		serial0: serial@54006800 {
114*4882a593Smuzhiyun			compatible = "socionext,uniphier-uart";
115*4882a593Smuzhiyun			status = "disabled";
116*4882a593Smuzhiyun			reg = <0x54006800 0x40>;
117*4882a593Smuzhiyun			interrupts = <0 33 4>;
118*4882a593Smuzhiyun			pinctrl-names = "default";
119*4882a593Smuzhiyun			pinctrl-0 = <&pinctrl_uart0>;
120*4882a593Smuzhiyun			clocks = <&peri_clk 0>;
121*4882a593Smuzhiyun			clock-frequency = <58820000>;
122*4882a593Smuzhiyun		};
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun		serial1: serial@54006900 {
125*4882a593Smuzhiyun			compatible = "socionext,uniphier-uart";
126*4882a593Smuzhiyun			status = "disabled";
127*4882a593Smuzhiyun			reg = <0x54006900 0x40>;
128*4882a593Smuzhiyun			interrupts = <0 35 4>;
129*4882a593Smuzhiyun			pinctrl-names = "default";
130*4882a593Smuzhiyun			pinctrl-0 = <&pinctrl_uart1>;
131*4882a593Smuzhiyun			clocks = <&peri_clk 1>;
132*4882a593Smuzhiyun			clock-frequency = <58820000>;
133*4882a593Smuzhiyun		};
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun		serial2: serial@54006a00 {
136*4882a593Smuzhiyun			compatible = "socionext,uniphier-uart";
137*4882a593Smuzhiyun			status = "disabled";
138*4882a593Smuzhiyun			reg = <0x54006a00 0x40>;
139*4882a593Smuzhiyun			interrupts = <0 37 4>;
140*4882a593Smuzhiyun			pinctrl-names = "default";
141*4882a593Smuzhiyun			pinctrl-0 = <&pinctrl_uart2>;
142*4882a593Smuzhiyun			clocks = <&peri_clk 2>;
143*4882a593Smuzhiyun			clock-frequency = <58820000>;
144*4882a593Smuzhiyun		};
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun		serial3: serial@54006b00 {
147*4882a593Smuzhiyun			compatible = "socionext,uniphier-uart";
148*4882a593Smuzhiyun			status = "disabled";
149*4882a593Smuzhiyun			reg = <0x54006b00 0x40>;
150*4882a593Smuzhiyun			interrupts = <0 177 4>;
151*4882a593Smuzhiyun			pinctrl-names = "default";
152*4882a593Smuzhiyun			pinctrl-0 = <&pinctrl_uart3>;
153*4882a593Smuzhiyun			clocks = <&peri_clk 3>;
154*4882a593Smuzhiyun			clock-frequency = <58820000>;
155*4882a593Smuzhiyun		};
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun		i2c0: i2c@58780000 {
158*4882a593Smuzhiyun			compatible = "socionext,uniphier-fi2c";
159*4882a593Smuzhiyun			status = "disabled";
160*4882a593Smuzhiyun			reg = <0x58780000 0x80>;
161*4882a593Smuzhiyun			#address-cells = <1>;
162*4882a593Smuzhiyun			#size-cells = <0>;
163*4882a593Smuzhiyun			interrupts = <0 41 4>;
164*4882a593Smuzhiyun			pinctrl-names = "default";
165*4882a593Smuzhiyun			pinctrl-0 = <&pinctrl_i2c0>;
166*4882a593Smuzhiyun			clocks = <&peri_clk 4>;
167*4882a593Smuzhiyun			clock-frequency = <100000>;
168*4882a593Smuzhiyun		};
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun		i2c1: i2c@58781000 {
171*4882a593Smuzhiyun			compatible = "socionext,uniphier-fi2c";
172*4882a593Smuzhiyun			status = "disabled";
173*4882a593Smuzhiyun			reg = <0x58781000 0x80>;
174*4882a593Smuzhiyun			#address-cells = <1>;
175*4882a593Smuzhiyun			#size-cells = <0>;
176*4882a593Smuzhiyun			interrupts = <0 42 4>;
177*4882a593Smuzhiyun			pinctrl-names = "default";
178*4882a593Smuzhiyun			pinctrl-0 = <&pinctrl_i2c1>;
179*4882a593Smuzhiyun			clocks = <&peri_clk 5>;
180*4882a593Smuzhiyun			clock-frequency = <100000>;
181*4882a593Smuzhiyun		};
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun		i2c2: i2c@58782000 {
184*4882a593Smuzhiyun			compatible = "socionext,uniphier-fi2c";
185*4882a593Smuzhiyun			reg = <0x58782000 0x80>;
186*4882a593Smuzhiyun			#address-cells = <1>;
187*4882a593Smuzhiyun			#size-cells = <0>;
188*4882a593Smuzhiyun			interrupts = <0 43 4>;
189*4882a593Smuzhiyun			clocks = <&peri_clk 6>;
190*4882a593Smuzhiyun			clock-frequency = <400000>;
191*4882a593Smuzhiyun		};
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun		i2c3: i2c@58783000 {
194*4882a593Smuzhiyun			compatible = "socionext,uniphier-fi2c";
195*4882a593Smuzhiyun			status = "disabled";
196*4882a593Smuzhiyun			reg = <0x58783000 0x80>;
197*4882a593Smuzhiyun			#address-cells = <1>;
198*4882a593Smuzhiyun			#size-cells = <0>;
199*4882a593Smuzhiyun			interrupts = <0 44 4>;
200*4882a593Smuzhiyun			pinctrl-names = "default";
201*4882a593Smuzhiyun			pinctrl-0 = <&pinctrl_i2c3>;
202*4882a593Smuzhiyun			clocks = <&peri_clk 7>;
203*4882a593Smuzhiyun			clock-frequency = <100000>;
204*4882a593Smuzhiyun		};
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun		i2c4: i2c@58784000 {
207*4882a593Smuzhiyun			compatible = "socionext,uniphier-fi2c";
208*4882a593Smuzhiyun			status = "disabled";
209*4882a593Smuzhiyun			reg = <0x58784000 0x80>;
210*4882a593Smuzhiyun			#address-cells = <1>;
211*4882a593Smuzhiyun			#size-cells = <0>;
212*4882a593Smuzhiyun			interrupts = <0 45 4>;
213*4882a593Smuzhiyun			pinctrl-names = "default";
214*4882a593Smuzhiyun			pinctrl-0 = <&pinctrl_i2c4>;
215*4882a593Smuzhiyun			clocks = <&peri_clk 8>;
216*4882a593Smuzhiyun			clock-frequency = <100000>;
217*4882a593Smuzhiyun		};
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun		i2c5: i2c@58785000 {
220*4882a593Smuzhiyun			compatible = "socionext,uniphier-fi2c";
221*4882a593Smuzhiyun			reg = <0x58785000 0x80>;
222*4882a593Smuzhiyun			#address-cells = <1>;
223*4882a593Smuzhiyun			#size-cells = <0>;
224*4882a593Smuzhiyun			interrupts = <0 25 4>;
225*4882a593Smuzhiyun			clocks = <&peri_clk 9>;
226*4882a593Smuzhiyun			clock-frequency = <400000>;
227*4882a593Smuzhiyun		};
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun		system_bus: system-bus@58c00000 {
230*4882a593Smuzhiyun			compatible = "socionext,uniphier-system-bus";
231*4882a593Smuzhiyun			status = "disabled";
232*4882a593Smuzhiyun			reg = <0x58c00000 0x400>;
233*4882a593Smuzhiyun			#address-cells = <2>;
234*4882a593Smuzhiyun			#size-cells = <1>;
235*4882a593Smuzhiyun			pinctrl-names = "default";
236*4882a593Smuzhiyun			pinctrl-0 = <&pinctrl_system_bus>;
237*4882a593Smuzhiyun		};
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun		smpctrl@59801000 {
240*4882a593Smuzhiyun			compatible = "socionext,uniphier-smpctrl";
241*4882a593Smuzhiyun			reg = <0x59801000 0x400>;
242*4882a593Smuzhiyun		};
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun		sdctrl@59810000 {
245*4882a593Smuzhiyun			compatible = "socionext,uniphier-ld11-sdctrl",
246*4882a593Smuzhiyun				     "simple-mfd", "syscon";
247*4882a593Smuzhiyun			reg = <0x59810000 0x400>;
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun			sd_rst: reset {
250*4882a593Smuzhiyun				compatible = "socionext,uniphier-ld11-sd-reset";
251*4882a593Smuzhiyun				#reset-cells = <1>;
252*4882a593Smuzhiyun			};
253*4882a593Smuzhiyun		};
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun		perictrl@59820000 {
256*4882a593Smuzhiyun			compatible = "socionext,uniphier-ld11-perictrl",
257*4882a593Smuzhiyun				     "simple-mfd", "syscon";
258*4882a593Smuzhiyun			reg = <0x59820000 0x200>;
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun			peri_clk: clock {
261*4882a593Smuzhiyun				compatible = "socionext,uniphier-ld11-peri-clock";
262*4882a593Smuzhiyun				#clock-cells = <1>;
263*4882a593Smuzhiyun			};
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun			peri_rst: reset {
266*4882a593Smuzhiyun				compatible = "socionext,uniphier-ld11-peri-reset";
267*4882a593Smuzhiyun				#reset-cells = <1>;
268*4882a593Smuzhiyun			};
269*4882a593Smuzhiyun		};
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun		emmc: sdhc@5a000000 {
272*4882a593Smuzhiyun			compatible = "socionext,uniphier-sd4hc", "cdns,sd4hc";
273*4882a593Smuzhiyun			reg = <0x5a000000 0x400>;
274*4882a593Smuzhiyun			interrupts = <0 78 4>;
275*4882a593Smuzhiyun			pinctrl-names = "default";
276*4882a593Smuzhiyun			pinctrl-0 = <&pinctrl_emmc_1v8>;
277*4882a593Smuzhiyun			clocks = <&sys_clk 4>;
278*4882a593Smuzhiyun			bus-width = <8>;
279*4882a593Smuzhiyun			mmc-ddr-1_8v;
280*4882a593Smuzhiyun			mmc-hs200-1_8v;
281*4882a593Smuzhiyun			cdns,phy-input-delay-legacy = <4>;
282*4882a593Smuzhiyun			cdns,phy-input-delay-mmc-highspeed = <2>;
283*4882a593Smuzhiyun			cdns,phy-input-delay-mmc-ddr = <3>;
284*4882a593Smuzhiyun			cdns,phy-dll-delay-sdclk = <21>;
285*4882a593Smuzhiyun			cdns,phy-dll-delay-sdclk-hsmmc = <21>;
286*4882a593Smuzhiyun		};
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun		usb0: usb@5a800100 {
289*4882a593Smuzhiyun			compatible = "socionext,uniphier-ehci", "generic-ehci";
290*4882a593Smuzhiyun			status = "disabled";
291*4882a593Smuzhiyun			reg = <0x5a800100 0x100>;
292*4882a593Smuzhiyun			interrupts = <0 243 4>;
293*4882a593Smuzhiyun			pinctrl-names = "default";
294*4882a593Smuzhiyun			pinctrl-0 = <&pinctrl_usb0>;
295*4882a593Smuzhiyun			clocks = <&mio_clk 7>, <&mio_clk 8>, <&mio_clk 12>;
296*4882a593Smuzhiyun			resets = <&sys_rst 8>, <&mio_rst 7>, <&mio_rst 8>,
297*4882a593Smuzhiyun				 <&mio_rst 12>;
298*4882a593Smuzhiyun		};
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun		usb1: usb@5a810100 {
301*4882a593Smuzhiyun			compatible = "socionext,uniphier-ehci", "generic-ehci";
302*4882a593Smuzhiyun			status = "disabled";
303*4882a593Smuzhiyun			reg = <0x5a810100 0x100>;
304*4882a593Smuzhiyun			interrupts = <0 244 4>;
305*4882a593Smuzhiyun			pinctrl-names = "default";
306*4882a593Smuzhiyun			pinctrl-0 = <&pinctrl_usb1>;
307*4882a593Smuzhiyun			clocks = <&mio_clk 7>, <&mio_clk 9>, <&mio_clk 13>;
308*4882a593Smuzhiyun			resets = <&sys_rst 8>, <&mio_rst 7>, <&mio_rst 9>,
309*4882a593Smuzhiyun				 <&mio_rst 13>;
310*4882a593Smuzhiyun		};
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun		usb2: usb@5a820100 {
313*4882a593Smuzhiyun			compatible = "socionext,uniphier-ehci", "generic-ehci";
314*4882a593Smuzhiyun			status = "disabled";
315*4882a593Smuzhiyun			reg = <0x5a820100 0x100>;
316*4882a593Smuzhiyun			interrupts = <0 245 4>;
317*4882a593Smuzhiyun			pinctrl-names = "default";
318*4882a593Smuzhiyun			pinctrl-0 = <&pinctrl_usb2>;
319*4882a593Smuzhiyun			clocks = <&mio_clk 7>, <&mio_clk 10>, <&mio_clk 14>;
320*4882a593Smuzhiyun			resets = <&sys_rst 8>, <&mio_rst 7>, <&mio_rst 10>,
321*4882a593Smuzhiyun				 <&mio_rst 14>;
322*4882a593Smuzhiyun		};
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun		mioctrl@5b3e0000 {
325*4882a593Smuzhiyun			compatible = "socionext,uniphier-ld11-mioctrl",
326*4882a593Smuzhiyun				     "simple-mfd", "syscon";
327*4882a593Smuzhiyun			reg = <0x5b3e0000 0x800>;
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun			mio_clk: clock {
330*4882a593Smuzhiyun				compatible = "socionext,uniphier-ld11-mio-clock";
331*4882a593Smuzhiyun				#clock-cells = <1>;
332*4882a593Smuzhiyun			};
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun			mio_rst: reset {
335*4882a593Smuzhiyun				compatible = "socionext,uniphier-ld11-mio-reset";
336*4882a593Smuzhiyun				#reset-cells = <1>;
337*4882a593Smuzhiyun				resets = <&sys_rst 7>;
338*4882a593Smuzhiyun			};
339*4882a593Smuzhiyun		};
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun		soc-glue@5f800000 {
342*4882a593Smuzhiyun			compatible = "socionext,uniphier-ld11-soc-glue",
343*4882a593Smuzhiyun				     "simple-mfd", "syscon";
344*4882a593Smuzhiyun			reg = <0x5f800000 0x2000>;
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun			pinctrl: pinctrl {
347*4882a593Smuzhiyun				compatible = "socionext,uniphier-ld11-pinctrl";
348*4882a593Smuzhiyun			};
349*4882a593Smuzhiyun		};
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun		aidet: aidet@5fc20000 {
352*4882a593Smuzhiyun			compatible = "socionext,uniphier-ld11-aidet";
353*4882a593Smuzhiyun			reg = <0x5fc20000 0x200>;
354*4882a593Smuzhiyun			interrupt-controller;
355*4882a593Smuzhiyun			#interrupt-cells = <2>;
356*4882a593Smuzhiyun		};
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun		gic: interrupt-controller@5fe00000 {
359*4882a593Smuzhiyun			compatible = "arm,gic-v3";
360*4882a593Smuzhiyun			reg = <0x5fe00000 0x10000>,	/* GICD */
361*4882a593Smuzhiyun			      <0x5fe40000 0x80000>;	/* GICR */
362*4882a593Smuzhiyun			interrupt-controller;
363*4882a593Smuzhiyun			#interrupt-cells = <3>;
364*4882a593Smuzhiyun			interrupts = <1 9 4>;
365*4882a593Smuzhiyun		};
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun		sysctrl@61840000 {
368*4882a593Smuzhiyun			compatible = "socionext,uniphier-ld11-sysctrl",
369*4882a593Smuzhiyun				     "simple-mfd", "syscon";
370*4882a593Smuzhiyun			reg = <0x61840000 0x10000>;
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun			sys_clk: clock {
373*4882a593Smuzhiyun				compatible = "socionext,uniphier-ld11-clock";
374*4882a593Smuzhiyun				#clock-cells = <1>;
375*4882a593Smuzhiyun			};
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun			sys_rst: reset {
378*4882a593Smuzhiyun				compatible = "socionext,uniphier-ld11-reset";
379*4882a593Smuzhiyun				#reset-cells = <1>;
380*4882a593Smuzhiyun			};
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun			watchdog {
383*4882a593Smuzhiyun				compatible = "socionext,uniphier-wdt";
384*4882a593Smuzhiyun			};
385*4882a593Smuzhiyun		};
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun		nand: nand@68000000 {
388*4882a593Smuzhiyun			compatible = "socionext,uniphier-denali-nand-v5b";
389*4882a593Smuzhiyun			status = "disabled";
390*4882a593Smuzhiyun			reg-names = "nand_data", "denali_reg";
391*4882a593Smuzhiyun			reg = <0x68000000 0x20>, <0x68100000 0x1000>;
392*4882a593Smuzhiyun			interrupts = <0 65 4>;
393*4882a593Smuzhiyun			pinctrl-names = "default";
394*4882a593Smuzhiyun			pinctrl-0 = <&pinctrl_nand>;
395*4882a593Smuzhiyun			clocks = <&sys_clk 2>;
396*4882a593Smuzhiyun		};
397*4882a593Smuzhiyun	};
398*4882a593Smuzhiyun};
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun#include "uniphier-pinctrl.dtsi"
401