xref: /OK3568_Linux_fs/u-boot/arch/arm/dts/tegra30.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun#include <dt-bindings/clock/tegra30-car.h>
2*4882a593Smuzhiyun#include <dt-bindings/gpio/tegra-gpio.h>
3*4882a593Smuzhiyun#include <dt-bindings/memory/tegra30-mc.h>
4*4882a593Smuzhiyun#include <dt-bindings/pinctrl/pinctrl-tegra.h>
5*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h>
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun#include "skeleton.dtsi"
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun/ {
10*4882a593Smuzhiyun	compatible = "nvidia,tegra30";
11*4882a593Smuzhiyun	interrupt-parent = <&lic>;
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun	pcie-controller@00003000 {
14*4882a593Smuzhiyun		compatible = "nvidia,tegra30-pcie";
15*4882a593Smuzhiyun		device_type = "pci";
16*4882a593Smuzhiyun		reg = <0x00003000 0x00000800   /* PADS registers */
17*4882a593Smuzhiyun		       0x00003800 0x00000200   /* AFI registers */
18*4882a593Smuzhiyun		       0x10000000 0x10000000>; /* configuration space */
19*4882a593Smuzhiyun		reg-names = "pads", "afi", "cs";
20*4882a593Smuzhiyun		interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH   /* controller interrupt */
21*4882a593Smuzhiyun			      GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>; /* MSI interrupt */
22*4882a593Smuzhiyun		interrupt-names = "intr", "msi";
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun		#interrupt-cells = <1>;
25*4882a593Smuzhiyun		interrupt-map-mask = <0 0 0 0>;
26*4882a593Smuzhiyun		interrupt-map = <0 0 0 0 &intc GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>;
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun		bus-range = <0x00 0xff>;
29*4882a593Smuzhiyun		#address-cells = <3>;
30*4882a593Smuzhiyun		#size-cells = <2>;
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun		ranges = <0x82000000 0 0x00000000 0x00000000 0 0x00001000   /* port 0 configuration space */
33*4882a593Smuzhiyun			  0x82000000 0 0x00001000 0x00001000 0 0x00001000   /* port 1 configuration space */
34*4882a593Smuzhiyun			  0x82000000 0 0x00004000 0x00004000 0 0x00001000   /* port 2 configuration space */
35*4882a593Smuzhiyun			  0x81000000 0 0          0x02000000 0 0x00010000   /* downstream I/O */
36*4882a593Smuzhiyun			  0x82000000 0 0x20000000 0x20000000 0 0x08000000   /* non-prefetchable memory */
37*4882a593Smuzhiyun			  0xc2000000 0 0x28000000 0x28000000 0 0x18000000>; /* prefetchable memory */
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA30_CLK_PCIE>,
40*4882a593Smuzhiyun			 <&tegra_car TEGRA30_CLK_AFI>,
41*4882a593Smuzhiyun			 <&tegra_car TEGRA30_CLK_PLL_E>,
42*4882a593Smuzhiyun			 <&tegra_car TEGRA30_CLK_CML0>;
43*4882a593Smuzhiyun		clock-names = "pex", "afi", "pll_e", "cml";
44*4882a593Smuzhiyun		resets = <&tegra_car 70>,
45*4882a593Smuzhiyun			 <&tegra_car 72>,
46*4882a593Smuzhiyun			 <&tegra_car 74>;
47*4882a593Smuzhiyun		reset-names = "pex", "afi", "pcie_x";
48*4882a593Smuzhiyun		status = "disabled";
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun		pci@1,0 {
51*4882a593Smuzhiyun			device_type = "pci";
52*4882a593Smuzhiyun			assigned-addresses = <0x82000800 0 0x00000000 0 0x1000>;
53*4882a593Smuzhiyun			reg = <0x000800 0 0 0 0>;
54*4882a593Smuzhiyun			status = "disabled";
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun			#address-cells = <3>;
57*4882a593Smuzhiyun			#size-cells = <2>;
58*4882a593Smuzhiyun			ranges;
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun			nvidia,num-lanes = <2>;
61*4882a593Smuzhiyun		};
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun		pci@2,0 {
64*4882a593Smuzhiyun			device_type = "pci";
65*4882a593Smuzhiyun			assigned-addresses = <0x82001000 0 0x00001000 0 0x1000>;
66*4882a593Smuzhiyun			reg = <0x001000 0 0 0 0>;
67*4882a593Smuzhiyun			status = "disabled";
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun			#address-cells = <3>;
70*4882a593Smuzhiyun			#size-cells = <2>;
71*4882a593Smuzhiyun			ranges;
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun			nvidia,num-lanes = <2>;
74*4882a593Smuzhiyun		};
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun		pci@3,0 {
77*4882a593Smuzhiyun			device_type = "pci";
78*4882a593Smuzhiyun			assigned-addresses = <0x82001800 0 0x00004000 0 0x1000>;
79*4882a593Smuzhiyun			reg = <0x001800 0 0 0 0>;
80*4882a593Smuzhiyun			status = "disabled";
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun			#address-cells = <3>;
83*4882a593Smuzhiyun			#size-cells = <2>;
84*4882a593Smuzhiyun			ranges;
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun			nvidia,num-lanes = <2>;
87*4882a593Smuzhiyun		};
88*4882a593Smuzhiyun	};
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun	host1x@50000000 {
91*4882a593Smuzhiyun		compatible = "nvidia,tegra30-host1x", "simple-bus";
92*4882a593Smuzhiyun		reg = <0x50000000 0x00024000>;
93*4882a593Smuzhiyun		interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>, /* syncpt */
94*4882a593Smuzhiyun			     <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>; /* general */
95*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA30_CLK_HOST1X>;
96*4882a593Smuzhiyun		resets = <&tegra_car 28>;
97*4882a593Smuzhiyun		reset-names = "host1x";
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun		#address-cells = <1>;
100*4882a593Smuzhiyun		#size-cells = <1>;
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun		ranges = <0x54000000 0x54000000 0x04000000>;
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun		mpe@54040000 {
105*4882a593Smuzhiyun			compatible = "nvidia,tegra30-mpe";
106*4882a593Smuzhiyun			reg = <0x54040000 0x00040000>;
107*4882a593Smuzhiyun			interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>;
108*4882a593Smuzhiyun			clocks = <&tegra_car TEGRA30_CLK_MPE>;
109*4882a593Smuzhiyun			resets = <&tegra_car 60>;
110*4882a593Smuzhiyun			reset-names = "mpe";
111*4882a593Smuzhiyun		};
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun		vi@54080000 {
114*4882a593Smuzhiyun			compatible = "nvidia,tegra30-vi";
115*4882a593Smuzhiyun			reg = <0x54080000 0x00040000>;
116*4882a593Smuzhiyun			interrupts = <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>;
117*4882a593Smuzhiyun			clocks = <&tegra_car TEGRA30_CLK_VI>;
118*4882a593Smuzhiyun			resets = <&tegra_car 20>;
119*4882a593Smuzhiyun			reset-names = "vi";
120*4882a593Smuzhiyun		};
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun		epp@540c0000 {
123*4882a593Smuzhiyun			compatible = "nvidia,tegra30-epp";
124*4882a593Smuzhiyun			reg = <0x540c0000 0x00040000>;
125*4882a593Smuzhiyun			interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
126*4882a593Smuzhiyun			clocks = <&tegra_car TEGRA30_CLK_EPP>;
127*4882a593Smuzhiyun			resets = <&tegra_car 19>;
128*4882a593Smuzhiyun			reset-names = "epp";
129*4882a593Smuzhiyun		};
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun		isp@54100000 {
132*4882a593Smuzhiyun			compatible = "nvidia,tegra30-isp";
133*4882a593Smuzhiyun			reg = <0x54100000 0x00040000>;
134*4882a593Smuzhiyun			interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>;
135*4882a593Smuzhiyun			clocks = <&tegra_car TEGRA30_CLK_ISP>;
136*4882a593Smuzhiyun			resets = <&tegra_car 23>;
137*4882a593Smuzhiyun			reset-names = "isp";
138*4882a593Smuzhiyun		};
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun		gr2d@54140000 {
141*4882a593Smuzhiyun			compatible = "nvidia,tegra30-gr2d";
142*4882a593Smuzhiyun			reg = <0x54140000 0x00040000>;
143*4882a593Smuzhiyun			interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
144*4882a593Smuzhiyun			clocks = <&tegra_car TEGRA30_CLK_GR2D>;
145*4882a593Smuzhiyun			resets = <&tegra_car 21>;
146*4882a593Smuzhiyun			reset-names = "2d";
147*4882a593Smuzhiyun		};
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun		gr3d@54180000 {
150*4882a593Smuzhiyun			compatible = "nvidia,tegra30-gr3d";
151*4882a593Smuzhiyun			reg = <0x54180000 0x00040000>;
152*4882a593Smuzhiyun			clocks = <&tegra_car TEGRA30_CLK_GR3D
153*4882a593Smuzhiyun				  &tegra_car TEGRA30_CLK_GR3D2>;
154*4882a593Smuzhiyun			clock-names = "3d", "3d2";
155*4882a593Smuzhiyun			resets = <&tegra_car 24>,
156*4882a593Smuzhiyun				 <&tegra_car 98>;
157*4882a593Smuzhiyun			reset-names = "3d", "3d2";
158*4882a593Smuzhiyun		};
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun		dc@54200000 {
161*4882a593Smuzhiyun			compatible = "nvidia,tegra30-dc", "nvidia,tegra20-dc";
162*4882a593Smuzhiyun			reg = <0x54200000 0x00040000>;
163*4882a593Smuzhiyun			interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
164*4882a593Smuzhiyun			clocks = <&tegra_car TEGRA30_CLK_DISP1>,
165*4882a593Smuzhiyun				 <&tegra_car TEGRA30_CLK_PLL_P>;
166*4882a593Smuzhiyun			clock-names = "dc", "parent";
167*4882a593Smuzhiyun			resets = <&tegra_car 27>;
168*4882a593Smuzhiyun			reset-names = "dc";
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun			iommus = <&mc TEGRA_SWGROUP_DC>;
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun			nvidia,head = <0>;
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun			rgb {
175*4882a593Smuzhiyun				status = "disabled";
176*4882a593Smuzhiyun			};
177*4882a593Smuzhiyun		};
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun		dc@54240000 {
180*4882a593Smuzhiyun			compatible = "nvidia,tegra30-dc";
181*4882a593Smuzhiyun			reg = <0x54240000 0x00040000>;
182*4882a593Smuzhiyun			interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
183*4882a593Smuzhiyun			clocks = <&tegra_car TEGRA30_CLK_DISP2>,
184*4882a593Smuzhiyun				 <&tegra_car TEGRA30_CLK_PLL_P>;
185*4882a593Smuzhiyun			clock-names = "dc", "parent";
186*4882a593Smuzhiyun			resets = <&tegra_car 26>;
187*4882a593Smuzhiyun			reset-names = "dc";
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun			iommus = <&mc TEGRA_SWGROUP_DCB>;
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun			nvidia,head = <1>;
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun			rgb {
194*4882a593Smuzhiyun				status = "disabled";
195*4882a593Smuzhiyun			};
196*4882a593Smuzhiyun		};
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun		hdmi@54280000 {
199*4882a593Smuzhiyun			compatible = "nvidia,tegra30-hdmi";
200*4882a593Smuzhiyun			reg = <0x54280000 0x00040000>;
201*4882a593Smuzhiyun			interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
202*4882a593Smuzhiyun			clocks = <&tegra_car TEGRA30_CLK_HDMI>,
203*4882a593Smuzhiyun				 <&tegra_car TEGRA30_CLK_PLL_D2_OUT0>;
204*4882a593Smuzhiyun			clock-names = "hdmi", "parent";
205*4882a593Smuzhiyun			resets = <&tegra_car 51>;
206*4882a593Smuzhiyun			reset-names = "hdmi";
207*4882a593Smuzhiyun			status = "disabled";
208*4882a593Smuzhiyun		};
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun		tvo@542c0000 {
211*4882a593Smuzhiyun			compatible = "nvidia,tegra30-tvo";
212*4882a593Smuzhiyun			reg = <0x542c0000 0x00040000>;
213*4882a593Smuzhiyun			interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
214*4882a593Smuzhiyun			clocks = <&tegra_car TEGRA30_CLK_TVO>;
215*4882a593Smuzhiyun			status = "disabled";
216*4882a593Smuzhiyun		};
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun		dsi@54300000 {
219*4882a593Smuzhiyun			compatible = "nvidia,tegra30-dsi";
220*4882a593Smuzhiyun			reg = <0x54300000 0x00040000>;
221*4882a593Smuzhiyun			clocks = <&tegra_car TEGRA30_CLK_DSIA>;
222*4882a593Smuzhiyun			resets = <&tegra_car 48>;
223*4882a593Smuzhiyun			reset-names = "dsi";
224*4882a593Smuzhiyun			status = "disabled";
225*4882a593Smuzhiyun		};
226*4882a593Smuzhiyun	};
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun	timer@50040600 {
229*4882a593Smuzhiyun		compatible = "arm,cortex-a9-twd-timer";
230*4882a593Smuzhiyun		reg = <0x50040600 0x20>;
231*4882a593Smuzhiyun		interrupt-parent = <&intc>;
232*4882a593Smuzhiyun		interrupts = <GIC_PPI 13
233*4882a593Smuzhiyun			(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_EDGE_RISING)>;
234*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA30_CLK_TWD>;
235*4882a593Smuzhiyun	};
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun	intc: interrupt-controller@50041000 {
238*4882a593Smuzhiyun		compatible = "arm,cortex-a9-gic";
239*4882a593Smuzhiyun		reg = <0x50041000 0x1000
240*4882a593Smuzhiyun		       0x50040100 0x0100>;
241*4882a593Smuzhiyun		interrupt-controller;
242*4882a593Smuzhiyun		#interrupt-cells = <3>;
243*4882a593Smuzhiyun		interrupt-parent = <&intc>;
244*4882a593Smuzhiyun	};
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun	cache-controller@50043000 {
247*4882a593Smuzhiyun		compatible = "arm,pl310-cache";
248*4882a593Smuzhiyun		reg = <0x50043000 0x1000>;
249*4882a593Smuzhiyun		arm,data-latency = <6 6 2>;
250*4882a593Smuzhiyun		arm,tag-latency = <5 5 2>;
251*4882a593Smuzhiyun		cache-unified;
252*4882a593Smuzhiyun		cache-level = <2>;
253*4882a593Smuzhiyun	};
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun	lic: interrupt-controller@60004000 {
256*4882a593Smuzhiyun		compatible = "nvidia,tegra30-ictlr";
257*4882a593Smuzhiyun		reg = <0x60004000 0x100>,
258*4882a593Smuzhiyun		      <0x60004100 0x50>,
259*4882a593Smuzhiyun		      <0x60004200 0x50>,
260*4882a593Smuzhiyun		      <0x60004300 0x50>,
261*4882a593Smuzhiyun		      <0x60004400 0x50>;
262*4882a593Smuzhiyun		interrupt-controller;
263*4882a593Smuzhiyun		#interrupt-cells = <3>;
264*4882a593Smuzhiyun		interrupt-parent = <&intc>;
265*4882a593Smuzhiyun	};
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun	timer@60005000 {
268*4882a593Smuzhiyun		compatible = "nvidia,tegra30-timer", "nvidia,tegra20-timer";
269*4882a593Smuzhiyun		reg = <0x60005000 0x400>;
270*4882a593Smuzhiyun		interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
271*4882a593Smuzhiyun			     <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>,
272*4882a593Smuzhiyun			     <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>,
273*4882a593Smuzhiyun			     <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>,
274*4882a593Smuzhiyun			     <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>,
275*4882a593Smuzhiyun			     <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>;
276*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA30_CLK_TIMER>;
277*4882a593Smuzhiyun	};
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun	tegra_car: clock@60006000 {
280*4882a593Smuzhiyun		compatible = "nvidia,tegra30-car";
281*4882a593Smuzhiyun		reg = <0x60006000 0x1000>;
282*4882a593Smuzhiyun		#clock-cells = <1>;
283*4882a593Smuzhiyun		#reset-cells = <1>;
284*4882a593Smuzhiyun	};
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun	flow-controller@60007000 {
287*4882a593Smuzhiyun		compatible = "nvidia,tegra30-flowctrl";
288*4882a593Smuzhiyun		reg = <0x60007000 0x1000>;
289*4882a593Smuzhiyun	};
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun	apbdma: dma@6000a000 {
292*4882a593Smuzhiyun		compatible = "nvidia,tegra30-apbdma", "nvidia,tegra20-apbdma";
293*4882a593Smuzhiyun		reg = <0x6000a000 0x1400>;
294*4882a593Smuzhiyun		interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>,
295*4882a593Smuzhiyun			     <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>,
296*4882a593Smuzhiyun			     <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>,
297*4882a593Smuzhiyun			     <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>,
298*4882a593Smuzhiyun			     <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>,
299*4882a593Smuzhiyun			     <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>,
300*4882a593Smuzhiyun			     <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>,
301*4882a593Smuzhiyun			     <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>,
302*4882a593Smuzhiyun			     <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>,
303*4882a593Smuzhiyun			     <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>,
304*4882a593Smuzhiyun			     <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>,
305*4882a593Smuzhiyun			     <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>,
306*4882a593Smuzhiyun			     <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>,
307*4882a593Smuzhiyun			     <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>,
308*4882a593Smuzhiyun			     <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>,
309*4882a593Smuzhiyun			     <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>,
310*4882a593Smuzhiyun			     <GIC_SPI 128 IRQ_TYPE_LEVEL_HIGH>,
311*4882a593Smuzhiyun			     <GIC_SPI 129 IRQ_TYPE_LEVEL_HIGH>,
312*4882a593Smuzhiyun			     <GIC_SPI 130 IRQ_TYPE_LEVEL_HIGH>,
313*4882a593Smuzhiyun			     <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>,
314*4882a593Smuzhiyun			     <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>,
315*4882a593Smuzhiyun			     <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>,
316*4882a593Smuzhiyun			     <GIC_SPI 134 IRQ_TYPE_LEVEL_HIGH>,
317*4882a593Smuzhiyun			     <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH>,
318*4882a593Smuzhiyun			     <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>,
319*4882a593Smuzhiyun			     <GIC_SPI 137 IRQ_TYPE_LEVEL_HIGH>,
320*4882a593Smuzhiyun			     <GIC_SPI 138 IRQ_TYPE_LEVEL_HIGH>,
321*4882a593Smuzhiyun			     <GIC_SPI 139 IRQ_TYPE_LEVEL_HIGH>,
322*4882a593Smuzhiyun			     <GIC_SPI 140 IRQ_TYPE_LEVEL_HIGH>,
323*4882a593Smuzhiyun			     <GIC_SPI 141 IRQ_TYPE_LEVEL_HIGH>,
324*4882a593Smuzhiyun			     <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>,
325*4882a593Smuzhiyun			     <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>;
326*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA30_CLK_APBDMA>;
327*4882a593Smuzhiyun		resets = <&tegra_car 34>;
328*4882a593Smuzhiyun		reset-names = "dma";
329*4882a593Smuzhiyun		#dma-cells = <1>;
330*4882a593Smuzhiyun	};
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun	ahb: ahb@6000c000 {
333*4882a593Smuzhiyun		compatible = "nvidia,tegra30-ahb";
334*4882a593Smuzhiyun		reg = <0x6000c000 0x150>; /* AHB Arbitration + Gizmo Controller */
335*4882a593Smuzhiyun	};
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun	gpio: gpio@6000d000 {
338*4882a593Smuzhiyun		compatible = "nvidia,tegra30-gpio";
339*4882a593Smuzhiyun		reg = <0x6000d000 0x1000>;
340*4882a593Smuzhiyun		interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>,
341*4882a593Smuzhiyun			     <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>,
342*4882a593Smuzhiyun			     <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>,
343*4882a593Smuzhiyun			     <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>,
344*4882a593Smuzhiyun			     <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>,
345*4882a593Smuzhiyun			     <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>,
346*4882a593Smuzhiyun			     <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>,
347*4882a593Smuzhiyun			     <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>;
348*4882a593Smuzhiyun		#gpio-cells = <2>;
349*4882a593Smuzhiyun		gpio-controller;
350*4882a593Smuzhiyun		#interrupt-cells = <2>;
351*4882a593Smuzhiyun		interrupt-controller;
352*4882a593Smuzhiyun		/*
353*4882a593Smuzhiyun		gpio-ranges = <&pinmux 0 0 248>;
354*4882a593Smuzhiyun		*/
355*4882a593Smuzhiyun	};
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun	apbmisc@70000800 {
358*4882a593Smuzhiyun		compatible = "nvidia,tegra30-apbmisc", "nvidia,tegra20-apbmisc";
359*4882a593Smuzhiyun		reg = <0x70000800 0x64   /* Chip revision */
360*4882a593Smuzhiyun		       0x70000008 0x04>; /* Strapping options */
361*4882a593Smuzhiyun	};
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun	pinmux: pinmux@70000868 {
364*4882a593Smuzhiyun		compatible = "nvidia,tegra30-pinmux";
365*4882a593Smuzhiyun		reg = <0x70000868 0xd4    /* Pad control registers */
366*4882a593Smuzhiyun		       0x70003000 0x3e4>; /* Mux registers */
367*4882a593Smuzhiyun	};
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun	/*
370*4882a593Smuzhiyun	 * There are two serial driver i.e. 8250 based simple serial
371*4882a593Smuzhiyun	 * driver and APB DMA based serial driver for higher baudrate
372*4882a593Smuzhiyun	 * and performace. To enable the 8250 based driver, the compatible
373*4882a593Smuzhiyun	 * is "nvidia,tegra30-uart", "nvidia,tegra20-uart" and to enable
374*4882a593Smuzhiyun	 * the APB DMA based serial driver, the compatible is
375*4882a593Smuzhiyun	 * "nvidia,tegra30-hsuart", "nvidia,tegra20-hsuart".
376*4882a593Smuzhiyun	 */
377*4882a593Smuzhiyun	uarta: serial@70006000 {
378*4882a593Smuzhiyun		compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
379*4882a593Smuzhiyun		reg = <0x70006000 0x40>;
380*4882a593Smuzhiyun		reg-shift = <2>;
381*4882a593Smuzhiyun		interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
382*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA30_CLK_UARTA>;
383*4882a593Smuzhiyun		resets = <&tegra_car 6>;
384*4882a593Smuzhiyun		reset-names = "serial";
385*4882a593Smuzhiyun		dmas = <&apbdma 8>, <&apbdma 8>;
386*4882a593Smuzhiyun		dma-names = "rx", "tx";
387*4882a593Smuzhiyun		status = "disabled";
388*4882a593Smuzhiyun	};
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun	uartb: serial@70006040 {
391*4882a593Smuzhiyun		compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
392*4882a593Smuzhiyun		reg = <0x70006040 0x40>;
393*4882a593Smuzhiyun		reg-shift = <2>;
394*4882a593Smuzhiyun		interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
395*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA30_CLK_UARTB>;
396*4882a593Smuzhiyun		resets = <&tegra_car 7>;
397*4882a593Smuzhiyun		reset-names = "serial";
398*4882a593Smuzhiyun		dmas = <&apbdma 9>, <&apbdma 9>;
399*4882a593Smuzhiyun		dma-names = "rx", "tx";
400*4882a593Smuzhiyun		status = "disabled";
401*4882a593Smuzhiyun	};
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun	uartc: serial@70006200 {
404*4882a593Smuzhiyun		compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
405*4882a593Smuzhiyun		reg = <0x70006200 0x100>;
406*4882a593Smuzhiyun		reg-shift = <2>;
407*4882a593Smuzhiyun		interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
408*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA30_CLK_UARTC>;
409*4882a593Smuzhiyun		resets = <&tegra_car 55>;
410*4882a593Smuzhiyun		reset-names = "serial";
411*4882a593Smuzhiyun		dmas = <&apbdma 10>, <&apbdma 10>;
412*4882a593Smuzhiyun		dma-names = "rx", "tx";
413*4882a593Smuzhiyun		status = "disabled";
414*4882a593Smuzhiyun	};
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun	uartd: serial@70006300 {
417*4882a593Smuzhiyun		compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
418*4882a593Smuzhiyun		reg = <0x70006300 0x100>;
419*4882a593Smuzhiyun		reg-shift = <2>;
420*4882a593Smuzhiyun		interrupts = <GIC_SPI 90 IRQ_TYPE_LEVEL_HIGH>;
421*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA30_CLK_UARTD>;
422*4882a593Smuzhiyun		resets = <&tegra_car 65>;
423*4882a593Smuzhiyun		reset-names = "serial";
424*4882a593Smuzhiyun		dmas = <&apbdma 19>, <&apbdma 19>;
425*4882a593Smuzhiyun		dma-names = "rx", "tx";
426*4882a593Smuzhiyun		status = "disabled";
427*4882a593Smuzhiyun	};
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun	uarte: serial@70006400 {
430*4882a593Smuzhiyun		compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
431*4882a593Smuzhiyun		reg = <0x70006400 0x100>;
432*4882a593Smuzhiyun		reg-shift = <2>;
433*4882a593Smuzhiyun		interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
434*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA30_CLK_UARTE>;
435*4882a593Smuzhiyun		resets = <&tegra_car 66>;
436*4882a593Smuzhiyun		reset-names = "serial";
437*4882a593Smuzhiyun		dmas = <&apbdma 20>, <&apbdma 20>;
438*4882a593Smuzhiyun		dma-names = "rx", "tx";
439*4882a593Smuzhiyun		status = "disabled";
440*4882a593Smuzhiyun	};
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun	pwm: pwm@7000a000 {
443*4882a593Smuzhiyun		compatible = "nvidia,tegra30-pwm", "nvidia,tegra20-pwm";
444*4882a593Smuzhiyun		reg = <0x7000a000 0x100>;
445*4882a593Smuzhiyun		#pwm-cells = <2>;
446*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA30_CLK_PWM>;
447*4882a593Smuzhiyun		resets = <&tegra_car 17>;
448*4882a593Smuzhiyun		reset-names = "pwm";
449*4882a593Smuzhiyun		status = "disabled";
450*4882a593Smuzhiyun	};
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun	rtc@7000e000 {
453*4882a593Smuzhiyun		compatible = "nvidia,tegra30-rtc", "nvidia,tegra20-rtc";
454*4882a593Smuzhiyun		reg = <0x7000e000 0x100>;
455*4882a593Smuzhiyun		interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>;
456*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA30_CLK_RTC>;
457*4882a593Smuzhiyun	};
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun	i2c@7000c000 {
460*4882a593Smuzhiyun		compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
461*4882a593Smuzhiyun		reg = <0x7000c000 0x100>;
462*4882a593Smuzhiyun		interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
463*4882a593Smuzhiyun		#address-cells = <1>;
464*4882a593Smuzhiyun		#size-cells = <0>;
465*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA30_CLK_I2C1>,
466*4882a593Smuzhiyun			 <&tegra_car TEGRA30_CLK_PLL_P_OUT3>;
467*4882a593Smuzhiyun		clock-names = "div-clk", "fast-clk";
468*4882a593Smuzhiyun		resets = <&tegra_car 12>;
469*4882a593Smuzhiyun		reset-names = "i2c";
470*4882a593Smuzhiyun		dmas = <&apbdma 21>, <&apbdma 21>;
471*4882a593Smuzhiyun		dma-names = "rx", "tx";
472*4882a593Smuzhiyun		status = "disabled";
473*4882a593Smuzhiyun	};
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun	i2c@7000c400 {
476*4882a593Smuzhiyun		compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
477*4882a593Smuzhiyun		reg = <0x7000c400 0x100>;
478*4882a593Smuzhiyun		interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>;
479*4882a593Smuzhiyun		#address-cells = <1>;
480*4882a593Smuzhiyun		#size-cells = <0>;
481*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA30_CLK_I2C2>,
482*4882a593Smuzhiyun			 <&tegra_car TEGRA30_CLK_PLL_P_OUT3>;
483*4882a593Smuzhiyun		clock-names = "div-clk", "fast-clk";
484*4882a593Smuzhiyun		resets = <&tegra_car 54>;
485*4882a593Smuzhiyun		reset-names = "i2c";
486*4882a593Smuzhiyun		dmas = <&apbdma 22>, <&apbdma 22>;
487*4882a593Smuzhiyun		dma-names = "rx", "tx";
488*4882a593Smuzhiyun		status = "disabled";
489*4882a593Smuzhiyun	};
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun	i2c@7000c500 {
492*4882a593Smuzhiyun		compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
493*4882a593Smuzhiyun		reg = <0x7000c500 0x100>;
494*4882a593Smuzhiyun		interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>;
495*4882a593Smuzhiyun		#address-cells = <1>;
496*4882a593Smuzhiyun		#size-cells = <0>;
497*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA30_CLK_I2C3>,
498*4882a593Smuzhiyun			 <&tegra_car TEGRA30_CLK_PLL_P_OUT3>;
499*4882a593Smuzhiyun		clock-names = "div-clk", "fast-clk";
500*4882a593Smuzhiyun		resets = <&tegra_car 67>;
501*4882a593Smuzhiyun		reset-names = "i2c";
502*4882a593Smuzhiyun		dmas = <&apbdma 23>, <&apbdma 23>;
503*4882a593Smuzhiyun		dma-names = "rx", "tx";
504*4882a593Smuzhiyun		status = "disabled";
505*4882a593Smuzhiyun	};
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun	i2c@7000c700 {
508*4882a593Smuzhiyun		compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
509*4882a593Smuzhiyun		reg = <0x7000c700 0x100>;
510*4882a593Smuzhiyun		interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
511*4882a593Smuzhiyun		#address-cells = <1>;
512*4882a593Smuzhiyun		#size-cells = <0>;
513*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA30_CLK_I2C4>,
514*4882a593Smuzhiyun			 <&tegra_car TEGRA30_CLK_PLL_P_OUT3>;
515*4882a593Smuzhiyun		resets = <&tegra_car 103>;
516*4882a593Smuzhiyun		reset-names = "i2c";
517*4882a593Smuzhiyun		clock-names = "div-clk", "fast-clk";
518*4882a593Smuzhiyun		dmas = <&apbdma 26>, <&apbdma 26>;
519*4882a593Smuzhiyun		dma-names = "rx", "tx";
520*4882a593Smuzhiyun		status = "disabled";
521*4882a593Smuzhiyun	};
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun	i2c@7000d000 {
524*4882a593Smuzhiyun		compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
525*4882a593Smuzhiyun		reg = <0x7000d000 0x100>;
526*4882a593Smuzhiyun		interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>;
527*4882a593Smuzhiyun		#address-cells = <1>;
528*4882a593Smuzhiyun		#size-cells = <0>;
529*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA30_CLK_I2C5>,
530*4882a593Smuzhiyun			 <&tegra_car TEGRA30_CLK_PLL_P_OUT3>;
531*4882a593Smuzhiyun		clock-names = "div-clk", "fast-clk";
532*4882a593Smuzhiyun		resets = <&tegra_car 47>;
533*4882a593Smuzhiyun		reset-names = "i2c";
534*4882a593Smuzhiyun		dmas = <&apbdma 24>, <&apbdma 24>;
535*4882a593Smuzhiyun		dma-names = "rx", "tx";
536*4882a593Smuzhiyun		status = "disabled";
537*4882a593Smuzhiyun	};
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun	spi@7000d400 {
540*4882a593Smuzhiyun		compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
541*4882a593Smuzhiyun		reg = <0x7000d400 0x200>;
542*4882a593Smuzhiyun		interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
543*4882a593Smuzhiyun		#address-cells = <1>;
544*4882a593Smuzhiyun		#size-cells = <0>;
545*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA30_CLK_SBC1>;
546*4882a593Smuzhiyun		resets = <&tegra_car 41>;
547*4882a593Smuzhiyun		reset-names = "spi";
548*4882a593Smuzhiyun		dmas = <&apbdma 15>, <&apbdma 15>;
549*4882a593Smuzhiyun		dma-names = "rx", "tx";
550*4882a593Smuzhiyun		status = "disabled";
551*4882a593Smuzhiyun	};
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun	spi@7000d600 {
554*4882a593Smuzhiyun		compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
555*4882a593Smuzhiyun		reg = <0x7000d600 0x200>;
556*4882a593Smuzhiyun		interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
557*4882a593Smuzhiyun		#address-cells = <1>;
558*4882a593Smuzhiyun		#size-cells = <0>;
559*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA30_CLK_SBC2>;
560*4882a593Smuzhiyun		resets = <&tegra_car 44>;
561*4882a593Smuzhiyun		reset-names = "spi";
562*4882a593Smuzhiyun		dmas = <&apbdma 16>, <&apbdma 16>;
563*4882a593Smuzhiyun		dma-names = "rx", "tx";
564*4882a593Smuzhiyun		status = "disabled";
565*4882a593Smuzhiyun	};
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun	spi@7000d800 {
568*4882a593Smuzhiyun		compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
569*4882a593Smuzhiyun		reg = <0x7000d800 0x200>;
570*4882a593Smuzhiyun		interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
571*4882a593Smuzhiyun		#address-cells = <1>;
572*4882a593Smuzhiyun		#size-cells = <0>;
573*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA30_CLK_SBC3>;
574*4882a593Smuzhiyun		resets = <&tegra_car 46>;
575*4882a593Smuzhiyun		reset-names = "spi";
576*4882a593Smuzhiyun		dmas = <&apbdma 17>, <&apbdma 17>;
577*4882a593Smuzhiyun		dma-names = "rx", "tx";
578*4882a593Smuzhiyun		status = "disabled";
579*4882a593Smuzhiyun	};
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun	spi@7000da00 {
582*4882a593Smuzhiyun		compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
583*4882a593Smuzhiyun		reg = <0x7000da00 0x200>;
584*4882a593Smuzhiyun		interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
585*4882a593Smuzhiyun		#address-cells = <1>;
586*4882a593Smuzhiyun		#size-cells = <0>;
587*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA30_CLK_SBC4>;
588*4882a593Smuzhiyun		resets = <&tegra_car 68>;
589*4882a593Smuzhiyun		reset-names = "spi";
590*4882a593Smuzhiyun		dmas = <&apbdma 18>, <&apbdma 18>;
591*4882a593Smuzhiyun		dma-names = "rx", "tx";
592*4882a593Smuzhiyun		status = "disabled";
593*4882a593Smuzhiyun	};
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun	spi@7000dc00 {
596*4882a593Smuzhiyun		compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
597*4882a593Smuzhiyun		reg = <0x7000dc00 0x200>;
598*4882a593Smuzhiyun		interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
599*4882a593Smuzhiyun		#address-cells = <1>;
600*4882a593Smuzhiyun		#size-cells = <0>;
601*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA30_CLK_SBC5>;
602*4882a593Smuzhiyun		resets = <&tegra_car 104>;
603*4882a593Smuzhiyun		reset-names = "spi";
604*4882a593Smuzhiyun		dmas = <&apbdma 27>, <&apbdma 27>;
605*4882a593Smuzhiyun		dma-names = "rx", "tx";
606*4882a593Smuzhiyun		status = "disabled";
607*4882a593Smuzhiyun	};
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun	spi@7000de00 {
610*4882a593Smuzhiyun		compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
611*4882a593Smuzhiyun		reg = <0x7000de00 0x200>;
612*4882a593Smuzhiyun		interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>;
613*4882a593Smuzhiyun		#address-cells = <1>;
614*4882a593Smuzhiyun		#size-cells = <0>;
615*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA30_CLK_SBC6>;
616*4882a593Smuzhiyun		resets = <&tegra_car 106>;
617*4882a593Smuzhiyun		reset-names = "spi";
618*4882a593Smuzhiyun		dmas = <&apbdma 28>, <&apbdma 28>;
619*4882a593Smuzhiyun		dma-names = "rx", "tx";
620*4882a593Smuzhiyun		status = "disabled";
621*4882a593Smuzhiyun	};
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun	kbc@7000e200 {
624*4882a593Smuzhiyun		compatible = "nvidia,tegra30-kbc", "nvidia,tegra20-kbc";
625*4882a593Smuzhiyun		reg = <0x7000e200 0x100>;
626*4882a593Smuzhiyun		interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
627*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA30_CLK_KBC>;
628*4882a593Smuzhiyun		resets = <&tegra_car 36>;
629*4882a593Smuzhiyun		reset-names = "kbc";
630*4882a593Smuzhiyun		status = "disabled";
631*4882a593Smuzhiyun	};
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun	pmc@7000e400 {
634*4882a593Smuzhiyun		compatible = "nvidia,tegra30-pmc";
635*4882a593Smuzhiyun		reg = <0x7000e400 0x400>;
636*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA30_CLK_PCLK>, <&clk32k_in>;
637*4882a593Smuzhiyun		clock-names = "pclk", "clk32k_in";
638*4882a593Smuzhiyun	};
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun	mc: memory-controller@7000f000 {
641*4882a593Smuzhiyun		compatible = "nvidia,tegra30-mc";
642*4882a593Smuzhiyun		reg = <0x7000f000 0x400>;
643*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA30_CLK_MC>;
644*4882a593Smuzhiyun		clock-names = "mc";
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun		interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun		#iommu-cells = <1>;
649*4882a593Smuzhiyun	};
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun	fuse@7000f800 {
652*4882a593Smuzhiyun		compatible = "nvidia,tegra30-efuse";
653*4882a593Smuzhiyun		reg = <0x7000f800 0x400>;
654*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA30_CLK_FUSE>;
655*4882a593Smuzhiyun		clock-names = "fuse";
656*4882a593Smuzhiyun		resets = <&tegra_car 39>;
657*4882a593Smuzhiyun		reset-names = "fuse";
658*4882a593Smuzhiyun	};
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun	hda@70030000 {
661*4882a593Smuzhiyun		compatible = "nvidia,tegra30-hda";
662*4882a593Smuzhiyun		reg = <0x70030000 0x10000>;
663*4882a593Smuzhiyun		interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>;
664*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA30_CLK_HDA>,
665*4882a593Smuzhiyun			 <&tegra_car TEGRA30_CLK_HDA2HDMI>,
666*4882a593Smuzhiyun			 <&tegra_car TEGRA30_CLK_HDA2CODEC_2X>;
667*4882a593Smuzhiyun		clock-names = "hda", "hda2hdmi", "hda2codec_2x";
668*4882a593Smuzhiyun		resets = <&tegra_car 125>, /* hda */
669*4882a593Smuzhiyun			 <&tegra_car 128>, /* hda2hdmi */
670*4882a593Smuzhiyun			 <&tegra_car 111>; /* hda2codec_2x */
671*4882a593Smuzhiyun		reset-names = "hda", "hda2hdmi", "hda2codec_2x";
672*4882a593Smuzhiyun		status = "disabled";
673*4882a593Smuzhiyun	};
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun	ahub@70080000 {
676*4882a593Smuzhiyun		compatible = "nvidia,tegra30-ahub";
677*4882a593Smuzhiyun		reg = <0x70080000 0x200
678*4882a593Smuzhiyun		       0x70080200 0x100>;
679*4882a593Smuzhiyun		interrupts = <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>;
680*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA30_CLK_D_AUDIO>,
681*4882a593Smuzhiyun			 <&tegra_car TEGRA30_CLK_APBIF>;
682*4882a593Smuzhiyun		clock-names = "d_audio", "apbif";
683*4882a593Smuzhiyun		resets = <&tegra_car 106>, /* d_audio */
684*4882a593Smuzhiyun			 <&tegra_car 107>, /* apbif */
685*4882a593Smuzhiyun			 <&tegra_car 30>,  /* i2s0 */
686*4882a593Smuzhiyun			 <&tegra_car 11>,  /* i2s1 */
687*4882a593Smuzhiyun			 <&tegra_car 18>,  /* i2s2 */
688*4882a593Smuzhiyun			 <&tegra_car 101>, /* i2s3 */
689*4882a593Smuzhiyun			 <&tegra_car 102>, /* i2s4 */
690*4882a593Smuzhiyun			 <&tegra_car 108>, /* dam0 */
691*4882a593Smuzhiyun			 <&tegra_car 109>, /* dam1 */
692*4882a593Smuzhiyun			 <&tegra_car 110>, /* dam2 */
693*4882a593Smuzhiyun			 <&tegra_car 10>;  /* spdif */
694*4882a593Smuzhiyun		reset-names = "d_audio", "apbif", "i2s0", "i2s1", "i2s2",
695*4882a593Smuzhiyun			      "i2s3", "i2s4", "dam0", "dam1", "dam2",
696*4882a593Smuzhiyun			      "spdif";
697*4882a593Smuzhiyun		dmas = <&apbdma 1>, <&apbdma 1>,
698*4882a593Smuzhiyun		       <&apbdma 2>, <&apbdma 2>,
699*4882a593Smuzhiyun		       <&apbdma 3>, <&apbdma 3>,
700*4882a593Smuzhiyun		       <&apbdma 4>, <&apbdma 4>;
701*4882a593Smuzhiyun		dma-names = "rx0", "tx0", "rx1", "tx1", "rx2", "tx2",
702*4882a593Smuzhiyun			    "rx3", "tx3";
703*4882a593Smuzhiyun		ranges;
704*4882a593Smuzhiyun		#address-cells = <1>;
705*4882a593Smuzhiyun		#size-cells = <1>;
706*4882a593Smuzhiyun
707*4882a593Smuzhiyun		tegra_i2s0: i2s@70080300 {
708*4882a593Smuzhiyun			compatible = "nvidia,tegra30-i2s";
709*4882a593Smuzhiyun			reg = <0x70080300 0x100>;
710*4882a593Smuzhiyun			nvidia,ahub-cif-ids = <4 4>;
711*4882a593Smuzhiyun			clocks = <&tegra_car TEGRA30_CLK_I2S0>;
712*4882a593Smuzhiyun			resets = <&tegra_car 30>;
713*4882a593Smuzhiyun			reset-names = "i2s";
714*4882a593Smuzhiyun			status = "disabled";
715*4882a593Smuzhiyun		};
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun		tegra_i2s1: i2s@70080400 {
718*4882a593Smuzhiyun			compatible = "nvidia,tegra30-i2s";
719*4882a593Smuzhiyun			reg = <0x70080400 0x100>;
720*4882a593Smuzhiyun			nvidia,ahub-cif-ids = <5 5>;
721*4882a593Smuzhiyun			clocks = <&tegra_car TEGRA30_CLK_I2S1>;
722*4882a593Smuzhiyun			resets = <&tegra_car 11>;
723*4882a593Smuzhiyun			reset-names = "i2s";
724*4882a593Smuzhiyun			status = "disabled";
725*4882a593Smuzhiyun		};
726*4882a593Smuzhiyun
727*4882a593Smuzhiyun		tegra_i2s2: i2s@70080500 {
728*4882a593Smuzhiyun			compatible = "nvidia,tegra30-i2s";
729*4882a593Smuzhiyun			reg = <0x70080500 0x100>;
730*4882a593Smuzhiyun			nvidia,ahub-cif-ids = <6 6>;
731*4882a593Smuzhiyun			clocks = <&tegra_car TEGRA30_CLK_I2S2>;
732*4882a593Smuzhiyun			resets = <&tegra_car 18>;
733*4882a593Smuzhiyun			reset-names = "i2s";
734*4882a593Smuzhiyun			status = "disabled";
735*4882a593Smuzhiyun		};
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun		tegra_i2s3: i2s@70080600 {
738*4882a593Smuzhiyun			compatible = "nvidia,tegra30-i2s";
739*4882a593Smuzhiyun			reg = <0x70080600 0x100>;
740*4882a593Smuzhiyun			nvidia,ahub-cif-ids = <7 7>;
741*4882a593Smuzhiyun			clocks = <&tegra_car TEGRA30_CLK_I2S3>;
742*4882a593Smuzhiyun			resets = <&tegra_car 101>;
743*4882a593Smuzhiyun			reset-names = "i2s";
744*4882a593Smuzhiyun			status = "disabled";
745*4882a593Smuzhiyun		};
746*4882a593Smuzhiyun
747*4882a593Smuzhiyun		tegra_i2s4: i2s@70080700 {
748*4882a593Smuzhiyun			compatible = "nvidia,tegra30-i2s";
749*4882a593Smuzhiyun			reg = <0x70080700 0x100>;
750*4882a593Smuzhiyun			nvidia,ahub-cif-ids = <8 8>;
751*4882a593Smuzhiyun			clocks = <&tegra_car TEGRA30_CLK_I2S4>;
752*4882a593Smuzhiyun			resets = <&tegra_car 102>;
753*4882a593Smuzhiyun			reset-names = "i2s";
754*4882a593Smuzhiyun			status = "disabled";
755*4882a593Smuzhiyun		};
756*4882a593Smuzhiyun	};
757*4882a593Smuzhiyun
758*4882a593Smuzhiyun	sdhci@78000000 {
759*4882a593Smuzhiyun		compatible = "nvidia,tegra30-sdhci", "nvidia,tegra20-sdhci";
760*4882a593Smuzhiyun		reg = <0x78000000 0x200>;
761*4882a593Smuzhiyun		interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
762*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA30_CLK_SDMMC1>;
763*4882a593Smuzhiyun		resets = <&tegra_car 14>;
764*4882a593Smuzhiyun		reset-names = "sdhci";
765*4882a593Smuzhiyun		status = "disabled";
766*4882a593Smuzhiyun	};
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun	sdhci@78000200 {
769*4882a593Smuzhiyun		compatible = "nvidia,tegra30-sdhci", "nvidia,tegra20-sdhci";
770*4882a593Smuzhiyun		reg = <0x78000200 0x200>;
771*4882a593Smuzhiyun		interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
772*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA30_CLK_SDMMC2>;
773*4882a593Smuzhiyun		resets = <&tegra_car 9>;
774*4882a593Smuzhiyun		reset-names = "sdhci";
775*4882a593Smuzhiyun		status = "disabled";
776*4882a593Smuzhiyun	};
777*4882a593Smuzhiyun
778*4882a593Smuzhiyun	sdhci@78000400 {
779*4882a593Smuzhiyun		compatible = "nvidia,tegra30-sdhci", "nvidia,tegra20-sdhci";
780*4882a593Smuzhiyun		reg = <0x78000400 0x200>;
781*4882a593Smuzhiyun		interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>;
782*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA30_CLK_SDMMC3>;
783*4882a593Smuzhiyun		resets = <&tegra_car 69>;
784*4882a593Smuzhiyun		reset-names = "sdhci";
785*4882a593Smuzhiyun		status = "disabled";
786*4882a593Smuzhiyun	};
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun	sdhci@78000600 {
789*4882a593Smuzhiyun		compatible = "nvidia,tegra30-sdhci", "nvidia,tegra20-sdhci";
790*4882a593Smuzhiyun		reg = <0x78000600 0x200>;
791*4882a593Smuzhiyun		interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
792*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA30_CLK_SDMMC4>;
793*4882a593Smuzhiyun		resets = <&tegra_car 15>;
794*4882a593Smuzhiyun		reset-names = "sdhci";
795*4882a593Smuzhiyun		status = "disabled";
796*4882a593Smuzhiyun	};
797*4882a593Smuzhiyun
798*4882a593Smuzhiyun	usb@7d000000 {
799*4882a593Smuzhiyun		compatible = "nvidia,tegra30-ehci", "usb-ehci";
800*4882a593Smuzhiyun		reg = <0x7d000000 0x4000>;
801*4882a593Smuzhiyun		interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
802*4882a593Smuzhiyun		phy_type = "utmi";
803*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA30_CLK_USBD>;
804*4882a593Smuzhiyun		resets = <&tegra_car 22>;
805*4882a593Smuzhiyun		reset-names = "usb";
806*4882a593Smuzhiyun		nvidia,needs-double-reset;
807*4882a593Smuzhiyun		nvidia,phy = <&phy1>;
808*4882a593Smuzhiyun		status = "disabled";
809*4882a593Smuzhiyun	};
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun	phy1: usb-phy@7d000000 {
812*4882a593Smuzhiyun		compatible = "nvidia,tegra30-usb-phy";
813*4882a593Smuzhiyun		reg = <0x7d000000 0x4000 0x7d000000 0x4000>;
814*4882a593Smuzhiyun		phy_type = "utmi";
815*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA30_CLK_USBD>,
816*4882a593Smuzhiyun			 <&tegra_car TEGRA30_CLK_PLL_U>,
817*4882a593Smuzhiyun			 <&tegra_car TEGRA30_CLK_USBD>;
818*4882a593Smuzhiyun		clock-names = "reg", "pll_u", "utmi-pads";
819*4882a593Smuzhiyun		resets = <&tegra_car 22>, <&tegra_car 22>;
820*4882a593Smuzhiyun		reset-names = "usb", "utmi-pads";
821*4882a593Smuzhiyun		nvidia,hssync-start-delay = <9>;
822*4882a593Smuzhiyun		nvidia,idle-wait-delay = <17>;
823*4882a593Smuzhiyun		nvidia,elastic-limit = <16>;
824*4882a593Smuzhiyun		nvidia,term-range-adj = <6>;
825*4882a593Smuzhiyun		nvidia,xcvr-setup = <51>;
826*4882a593Smuzhiyun		nvidia.xcvr-setup-use-fuses;
827*4882a593Smuzhiyun		nvidia,xcvr-lsfslew = <1>;
828*4882a593Smuzhiyun		nvidia,xcvr-lsrslew = <1>;
829*4882a593Smuzhiyun		nvidia,xcvr-hsslew = <32>;
830*4882a593Smuzhiyun		nvidia,hssquelch-level = <2>;
831*4882a593Smuzhiyun		nvidia,hsdiscon-level = <5>;
832*4882a593Smuzhiyun		nvidia,has-utmi-pad-registers;
833*4882a593Smuzhiyun		status = "disabled";
834*4882a593Smuzhiyun	};
835*4882a593Smuzhiyun
836*4882a593Smuzhiyun	usb@7d004000 {
837*4882a593Smuzhiyun		compatible = "nvidia,tegra30-ehci", "usb-ehci";
838*4882a593Smuzhiyun		reg = <0x7d004000 0x4000>;
839*4882a593Smuzhiyun		interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>;
840*4882a593Smuzhiyun		phy_type = "utmi";
841*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA30_CLK_USB2>;
842*4882a593Smuzhiyun		resets = <&tegra_car 58>;
843*4882a593Smuzhiyun		reset-names = "usb";
844*4882a593Smuzhiyun		nvidia,phy = <&phy2>;
845*4882a593Smuzhiyun		status = "disabled";
846*4882a593Smuzhiyun	};
847*4882a593Smuzhiyun
848*4882a593Smuzhiyun	phy2: usb-phy@7d004000 {
849*4882a593Smuzhiyun		compatible = "nvidia,tegra30-usb-phy";
850*4882a593Smuzhiyun		reg = <0x7d004000 0x4000 0x7d000000 0x4000>;
851*4882a593Smuzhiyun		phy_type = "utmi";
852*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA30_CLK_USB2>,
853*4882a593Smuzhiyun			 <&tegra_car TEGRA30_CLK_PLL_U>,
854*4882a593Smuzhiyun			 <&tegra_car TEGRA30_CLK_USBD>;
855*4882a593Smuzhiyun		clock-names = "reg", "pll_u", "utmi-pads";
856*4882a593Smuzhiyun		resets = <&tegra_car 58>, <&tegra_car 22>;
857*4882a593Smuzhiyun		reset-names = "usb", "utmi-pads";
858*4882a593Smuzhiyun		nvidia,hssync-start-delay = <9>;
859*4882a593Smuzhiyun		nvidia,idle-wait-delay = <17>;
860*4882a593Smuzhiyun		nvidia,elastic-limit = <16>;
861*4882a593Smuzhiyun		nvidia,term-range-adj = <6>;
862*4882a593Smuzhiyun		nvidia,xcvr-setup = <51>;
863*4882a593Smuzhiyun		nvidia.xcvr-setup-use-fuses;
864*4882a593Smuzhiyun		nvidia,xcvr-lsfslew = <2>;
865*4882a593Smuzhiyun		nvidia,xcvr-lsrslew = <2>;
866*4882a593Smuzhiyun		nvidia,xcvr-hsslew = <32>;
867*4882a593Smuzhiyun		nvidia,hssquelch-level = <2>;
868*4882a593Smuzhiyun		nvidia,hsdiscon-level = <5>;
869*4882a593Smuzhiyun		status = "disabled";
870*4882a593Smuzhiyun	};
871*4882a593Smuzhiyun
872*4882a593Smuzhiyun	usb@7d008000 {
873*4882a593Smuzhiyun		compatible = "nvidia,tegra30-ehci", "usb-ehci";
874*4882a593Smuzhiyun		reg = <0x7d008000 0x4000>;
875*4882a593Smuzhiyun		interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>;
876*4882a593Smuzhiyun		phy_type = "utmi";
877*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA30_CLK_USB3>;
878*4882a593Smuzhiyun		resets = <&tegra_car 59>;
879*4882a593Smuzhiyun		reset-names = "usb";
880*4882a593Smuzhiyun		nvidia,phy = <&phy3>;
881*4882a593Smuzhiyun		status = "disabled";
882*4882a593Smuzhiyun	};
883*4882a593Smuzhiyun
884*4882a593Smuzhiyun	phy3: usb-phy@7d008000 {
885*4882a593Smuzhiyun		compatible = "nvidia,tegra30-usb-phy";
886*4882a593Smuzhiyun		reg = <0x7d008000 0x4000 0x7d000000 0x4000>;
887*4882a593Smuzhiyun		phy_type = "utmi";
888*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA30_CLK_USB3>,
889*4882a593Smuzhiyun			 <&tegra_car TEGRA30_CLK_PLL_U>,
890*4882a593Smuzhiyun			 <&tegra_car TEGRA30_CLK_USBD>;
891*4882a593Smuzhiyun		clock-names = "reg", "pll_u", "utmi-pads";
892*4882a593Smuzhiyun		resets = <&tegra_car 59>, <&tegra_car 22>;
893*4882a593Smuzhiyun		reset-names = "usb", "utmi-pads";
894*4882a593Smuzhiyun		nvidia,hssync-start-delay = <0>;
895*4882a593Smuzhiyun		nvidia,idle-wait-delay = <17>;
896*4882a593Smuzhiyun		nvidia,elastic-limit = <16>;
897*4882a593Smuzhiyun		nvidia,term-range-adj = <6>;
898*4882a593Smuzhiyun		nvidia,xcvr-setup = <51>;
899*4882a593Smuzhiyun		nvidia.xcvr-setup-use-fuses;
900*4882a593Smuzhiyun		nvidia,xcvr-lsfslew = <2>;
901*4882a593Smuzhiyun		nvidia,xcvr-lsrslew = <2>;
902*4882a593Smuzhiyun		nvidia,xcvr-hsslew = <32>;
903*4882a593Smuzhiyun		nvidia,hssquelch-level = <2>;
904*4882a593Smuzhiyun		nvidia,hsdiscon-level = <5>;
905*4882a593Smuzhiyun		status = "disabled";
906*4882a593Smuzhiyun	};
907*4882a593Smuzhiyun
908*4882a593Smuzhiyun	cpus {
909*4882a593Smuzhiyun		#address-cells = <1>;
910*4882a593Smuzhiyun		#size-cells = <0>;
911*4882a593Smuzhiyun
912*4882a593Smuzhiyun		cpu@0 {
913*4882a593Smuzhiyun			device_type = "cpu";
914*4882a593Smuzhiyun			compatible = "arm,cortex-a9";
915*4882a593Smuzhiyun			reg = <0>;
916*4882a593Smuzhiyun		};
917*4882a593Smuzhiyun
918*4882a593Smuzhiyun		cpu@1 {
919*4882a593Smuzhiyun			device_type = "cpu";
920*4882a593Smuzhiyun			compatible = "arm,cortex-a9";
921*4882a593Smuzhiyun			reg = <1>;
922*4882a593Smuzhiyun		};
923*4882a593Smuzhiyun
924*4882a593Smuzhiyun		cpu@2 {
925*4882a593Smuzhiyun			device_type = "cpu";
926*4882a593Smuzhiyun			compatible = "arm,cortex-a9";
927*4882a593Smuzhiyun			reg = <2>;
928*4882a593Smuzhiyun		};
929*4882a593Smuzhiyun
930*4882a593Smuzhiyun		cpu@3 {
931*4882a593Smuzhiyun			device_type = "cpu";
932*4882a593Smuzhiyun			compatible = "arm,cortex-a9";
933*4882a593Smuzhiyun			reg = <3>;
934*4882a593Smuzhiyun		};
935*4882a593Smuzhiyun	};
936*4882a593Smuzhiyun
937*4882a593Smuzhiyun	pmu {
938*4882a593Smuzhiyun		compatible = "arm,cortex-a9-pmu";
939*4882a593Smuzhiyun		interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH>,
940*4882a593Smuzhiyun			     <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>,
941*4882a593Smuzhiyun			     <GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>,
942*4882a593Smuzhiyun			     <GIC_SPI 147 IRQ_TYPE_LEVEL_HIGH>;
943*4882a593Smuzhiyun	};
944*4882a593Smuzhiyun};
945