1*4882a593Smuzhiyun#include <dt-bindings/clock/tegra20-car.h> 2*4882a593Smuzhiyun#include <dt-bindings/gpio/tegra-gpio.h> 3*4882a593Smuzhiyun#include <dt-bindings/pinctrl/pinctrl-tegra.h> 4*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h> 5*4882a593Smuzhiyun 6*4882a593Smuzhiyun#include "skeleton.dtsi" 7*4882a593Smuzhiyun 8*4882a593Smuzhiyun/ { 9*4882a593Smuzhiyun compatible = "nvidia,tegra20"; 10*4882a593Smuzhiyun interrupt-parent = <&lic>; 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun host1x@50000000 { 13*4882a593Smuzhiyun compatible = "nvidia,tegra20-host1x", "simple-bus"; 14*4882a593Smuzhiyun reg = <0x50000000 0x00024000>; 15*4882a593Smuzhiyun interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>, /* syncpt */ 16*4882a593Smuzhiyun <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>; /* general */ 17*4882a593Smuzhiyun clocks = <&tegra_car TEGRA20_CLK_HOST1X>; 18*4882a593Smuzhiyun resets = <&tegra_car 28>; 19*4882a593Smuzhiyun reset-names = "host1x"; 20*4882a593Smuzhiyun 21*4882a593Smuzhiyun #address-cells = <1>; 22*4882a593Smuzhiyun #size-cells = <1>; 23*4882a593Smuzhiyun 24*4882a593Smuzhiyun ranges = <0x54000000 0x54000000 0x04000000>; 25*4882a593Smuzhiyun 26*4882a593Smuzhiyun mpe@54040000 { 27*4882a593Smuzhiyun compatible = "nvidia,tegra20-mpe"; 28*4882a593Smuzhiyun reg = <0x54040000 0x00040000>; 29*4882a593Smuzhiyun interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>; 30*4882a593Smuzhiyun clocks = <&tegra_car TEGRA20_CLK_MPE>; 31*4882a593Smuzhiyun resets = <&tegra_car 60>; 32*4882a593Smuzhiyun reset-names = "mpe"; 33*4882a593Smuzhiyun }; 34*4882a593Smuzhiyun 35*4882a593Smuzhiyun vi@54080000 { 36*4882a593Smuzhiyun compatible = "nvidia,tegra20-vi"; 37*4882a593Smuzhiyun reg = <0x54080000 0x00040000>; 38*4882a593Smuzhiyun interrupts = <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>; 39*4882a593Smuzhiyun clocks = <&tegra_car TEGRA20_CLK_VI>; 40*4882a593Smuzhiyun resets = <&tegra_car 20>; 41*4882a593Smuzhiyun reset-names = "vi"; 42*4882a593Smuzhiyun }; 43*4882a593Smuzhiyun 44*4882a593Smuzhiyun epp@540c0000 { 45*4882a593Smuzhiyun compatible = "nvidia,tegra20-epp"; 46*4882a593Smuzhiyun reg = <0x540c0000 0x00040000>; 47*4882a593Smuzhiyun interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>; 48*4882a593Smuzhiyun clocks = <&tegra_car TEGRA20_CLK_EPP>; 49*4882a593Smuzhiyun resets = <&tegra_car 19>; 50*4882a593Smuzhiyun reset-names = "epp"; 51*4882a593Smuzhiyun }; 52*4882a593Smuzhiyun 53*4882a593Smuzhiyun isp@54100000 { 54*4882a593Smuzhiyun compatible = "nvidia,tegra20-isp"; 55*4882a593Smuzhiyun reg = <0x54100000 0x00040000>; 56*4882a593Smuzhiyun interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>; 57*4882a593Smuzhiyun clocks = <&tegra_car TEGRA20_CLK_ISP>; 58*4882a593Smuzhiyun resets = <&tegra_car 23>; 59*4882a593Smuzhiyun reset-names = "isp"; 60*4882a593Smuzhiyun }; 61*4882a593Smuzhiyun 62*4882a593Smuzhiyun gr2d@54140000 { 63*4882a593Smuzhiyun compatible = "nvidia,tegra20-gr2d"; 64*4882a593Smuzhiyun reg = <0x54140000 0x00040000>; 65*4882a593Smuzhiyun interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>; 66*4882a593Smuzhiyun clocks = <&tegra_car TEGRA20_CLK_GR2D>; 67*4882a593Smuzhiyun resets = <&tegra_car 21>; 68*4882a593Smuzhiyun reset-names = "2d"; 69*4882a593Smuzhiyun }; 70*4882a593Smuzhiyun 71*4882a593Smuzhiyun gr3d@54180000 { 72*4882a593Smuzhiyun compatible = "nvidia,tegra20-gr3d"; 73*4882a593Smuzhiyun reg = <0x54180000 0x00040000>; 74*4882a593Smuzhiyun clocks = <&tegra_car TEGRA20_CLK_GR3D>; 75*4882a593Smuzhiyun resets = <&tegra_car 24>; 76*4882a593Smuzhiyun reset-names = "3d"; 77*4882a593Smuzhiyun }; 78*4882a593Smuzhiyun 79*4882a593Smuzhiyun dc@54200000 { 80*4882a593Smuzhiyun compatible = "nvidia,tegra20-dc"; 81*4882a593Smuzhiyun reg = <0x54200000 0x00040000>; 82*4882a593Smuzhiyun interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>; 83*4882a593Smuzhiyun clocks = <&tegra_car TEGRA20_CLK_DISP1>, 84*4882a593Smuzhiyun <&tegra_car TEGRA20_CLK_PLL_P>; 85*4882a593Smuzhiyun clock-names = "dc", "parent"; 86*4882a593Smuzhiyun resets = <&tegra_car 27>; 87*4882a593Smuzhiyun reset-names = "dc"; 88*4882a593Smuzhiyun 89*4882a593Smuzhiyun nvidia,head = <0>; 90*4882a593Smuzhiyun 91*4882a593Smuzhiyun rgb { 92*4882a593Smuzhiyun status = "disabled"; 93*4882a593Smuzhiyun }; 94*4882a593Smuzhiyun }; 95*4882a593Smuzhiyun 96*4882a593Smuzhiyun dc@54240000 { 97*4882a593Smuzhiyun compatible = "nvidia,tegra20-dc"; 98*4882a593Smuzhiyun reg = <0x54240000 0x00040000>; 99*4882a593Smuzhiyun interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>; 100*4882a593Smuzhiyun clocks = <&tegra_car TEGRA20_CLK_DISP2>, 101*4882a593Smuzhiyun <&tegra_car TEGRA20_CLK_PLL_P>; 102*4882a593Smuzhiyun clock-names = "dc", "parent"; 103*4882a593Smuzhiyun resets = <&tegra_car 26>; 104*4882a593Smuzhiyun reset-names = "dc"; 105*4882a593Smuzhiyun 106*4882a593Smuzhiyun nvidia,head = <1>; 107*4882a593Smuzhiyun 108*4882a593Smuzhiyun rgb { 109*4882a593Smuzhiyun status = "disabled"; 110*4882a593Smuzhiyun }; 111*4882a593Smuzhiyun }; 112*4882a593Smuzhiyun 113*4882a593Smuzhiyun hdmi@54280000 { 114*4882a593Smuzhiyun compatible = "nvidia,tegra20-hdmi"; 115*4882a593Smuzhiyun reg = <0x54280000 0x00040000>; 116*4882a593Smuzhiyun interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>; 117*4882a593Smuzhiyun clocks = <&tegra_car TEGRA20_CLK_HDMI>, 118*4882a593Smuzhiyun <&tegra_car TEGRA20_CLK_PLL_D_OUT0>; 119*4882a593Smuzhiyun clock-names = "hdmi", "parent"; 120*4882a593Smuzhiyun resets = <&tegra_car 51>; 121*4882a593Smuzhiyun reset-names = "hdmi"; 122*4882a593Smuzhiyun status = "disabled"; 123*4882a593Smuzhiyun }; 124*4882a593Smuzhiyun 125*4882a593Smuzhiyun tvo@542c0000 { 126*4882a593Smuzhiyun compatible = "nvidia,tegra20-tvo"; 127*4882a593Smuzhiyun reg = <0x542c0000 0x00040000>; 128*4882a593Smuzhiyun interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>; 129*4882a593Smuzhiyun clocks = <&tegra_car TEGRA20_CLK_TVO>; 130*4882a593Smuzhiyun status = "disabled"; 131*4882a593Smuzhiyun }; 132*4882a593Smuzhiyun 133*4882a593Smuzhiyun dsi@54300000 { 134*4882a593Smuzhiyun compatible = "nvidia,tegra20-dsi"; 135*4882a593Smuzhiyun reg = <0x54300000 0x00040000>; 136*4882a593Smuzhiyun clocks = <&tegra_car TEGRA20_CLK_DSI>; 137*4882a593Smuzhiyun resets = <&tegra_car 48>; 138*4882a593Smuzhiyun reset-names = "dsi"; 139*4882a593Smuzhiyun status = "disabled"; 140*4882a593Smuzhiyun }; 141*4882a593Smuzhiyun }; 142*4882a593Smuzhiyun 143*4882a593Smuzhiyun timer@50040600 { 144*4882a593Smuzhiyun compatible = "arm,cortex-a9-twd-timer"; 145*4882a593Smuzhiyun interrupt-parent = <&intc>; 146*4882a593Smuzhiyun reg = <0x50040600 0x20>; 147*4882a593Smuzhiyun interrupts = <GIC_PPI 13 148*4882a593Smuzhiyun (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_EDGE_RISING)>; 149*4882a593Smuzhiyun clocks = <&tegra_car TEGRA20_CLK_TWD>; 150*4882a593Smuzhiyun }; 151*4882a593Smuzhiyun 152*4882a593Smuzhiyun intc: interrupt-controller@50041000 { 153*4882a593Smuzhiyun compatible = "arm,cortex-a9-gic"; 154*4882a593Smuzhiyun reg = <0x50041000 0x1000 155*4882a593Smuzhiyun 0x50040100 0x0100>; 156*4882a593Smuzhiyun interrupt-controller; 157*4882a593Smuzhiyun #interrupt-cells = <3>; 158*4882a593Smuzhiyun interrupt-parent = <&intc>; 159*4882a593Smuzhiyun }; 160*4882a593Smuzhiyun 161*4882a593Smuzhiyun cache-controller@50043000 { 162*4882a593Smuzhiyun compatible = "arm,pl310-cache"; 163*4882a593Smuzhiyun reg = <0x50043000 0x1000>; 164*4882a593Smuzhiyun arm,data-latency = <5 5 2>; 165*4882a593Smuzhiyun arm,tag-latency = <4 4 2>; 166*4882a593Smuzhiyun cache-unified; 167*4882a593Smuzhiyun cache-level = <2>; 168*4882a593Smuzhiyun }; 169*4882a593Smuzhiyun 170*4882a593Smuzhiyun lic: interrupt-controller@60004000 { 171*4882a593Smuzhiyun compatible = "nvidia,tegra20-ictlr"; 172*4882a593Smuzhiyun reg = <0x60004000 0x100>, 173*4882a593Smuzhiyun <0x60004100 0x50>, 174*4882a593Smuzhiyun <0x60004200 0x50>, 175*4882a593Smuzhiyun <0x60004300 0x50>; 176*4882a593Smuzhiyun interrupt-controller; 177*4882a593Smuzhiyun #interrupt-cells = <3>; 178*4882a593Smuzhiyun interrupt-parent = <&intc>; 179*4882a593Smuzhiyun }; 180*4882a593Smuzhiyun 181*4882a593Smuzhiyun timer@60005000 { 182*4882a593Smuzhiyun compatible = "nvidia,tegra20-timer"; 183*4882a593Smuzhiyun reg = <0x60005000 0x60>; 184*4882a593Smuzhiyun interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>, 185*4882a593Smuzhiyun <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>, 186*4882a593Smuzhiyun <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>, 187*4882a593Smuzhiyun <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>; 188*4882a593Smuzhiyun clocks = <&tegra_car TEGRA20_CLK_TIMER>; 189*4882a593Smuzhiyun }; 190*4882a593Smuzhiyun 191*4882a593Smuzhiyun tegra_car: clock@60006000 { 192*4882a593Smuzhiyun compatible = "nvidia,tegra20-car"; 193*4882a593Smuzhiyun reg = <0x60006000 0x1000>; 194*4882a593Smuzhiyun #clock-cells = <1>; 195*4882a593Smuzhiyun #reset-cells = <1>; 196*4882a593Smuzhiyun }; 197*4882a593Smuzhiyun 198*4882a593Smuzhiyun flow-controller@60007000 { 199*4882a593Smuzhiyun compatible = "nvidia,tegra20-flowctrl"; 200*4882a593Smuzhiyun reg = <0x60007000 0x1000>; 201*4882a593Smuzhiyun }; 202*4882a593Smuzhiyun 203*4882a593Smuzhiyun apbdma: dma@6000a000 { 204*4882a593Smuzhiyun compatible = "nvidia,tegra20-apbdma"; 205*4882a593Smuzhiyun reg = <0x6000a000 0x1200>; 206*4882a593Smuzhiyun interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>, 207*4882a593Smuzhiyun <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>, 208*4882a593Smuzhiyun <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>, 209*4882a593Smuzhiyun <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>, 210*4882a593Smuzhiyun <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>, 211*4882a593Smuzhiyun <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>, 212*4882a593Smuzhiyun <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>, 213*4882a593Smuzhiyun <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>, 214*4882a593Smuzhiyun <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>, 215*4882a593Smuzhiyun <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>, 216*4882a593Smuzhiyun <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>, 217*4882a593Smuzhiyun <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>, 218*4882a593Smuzhiyun <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>, 219*4882a593Smuzhiyun <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>, 220*4882a593Smuzhiyun <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>, 221*4882a593Smuzhiyun <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>; 222*4882a593Smuzhiyun clocks = <&tegra_car TEGRA20_CLK_APBDMA>; 223*4882a593Smuzhiyun resets = <&tegra_car 34>; 224*4882a593Smuzhiyun reset-names = "dma"; 225*4882a593Smuzhiyun #dma-cells = <1>; 226*4882a593Smuzhiyun }; 227*4882a593Smuzhiyun 228*4882a593Smuzhiyun ahb@6000c000 { 229*4882a593Smuzhiyun compatible = "nvidia,tegra20-ahb"; 230*4882a593Smuzhiyun reg = <0x6000c000 0x110>; /* AHB Arbitration + Gizmo Controller */ 231*4882a593Smuzhiyun }; 232*4882a593Smuzhiyun 233*4882a593Smuzhiyun gpio: gpio@6000d000 { 234*4882a593Smuzhiyun compatible = "nvidia,tegra20-gpio"; 235*4882a593Smuzhiyun reg = <0x6000d000 0x1000>; 236*4882a593Smuzhiyun interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>, 237*4882a593Smuzhiyun <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>, 238*4882a593Smuzhiyun <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>, 239*4882a593Smuzhiyun <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>, 240*4882a593Smuzhiyun <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>, 241*4882a593Smuzhiyun <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>, 242*4882a593Smuzhiyun <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>; 243*4882a593Smuzhiyun #gpio-cells = <2>; 244*4882a593Smuzhiyun gpio-controller; 245*4882a593Smuzhiyun #interrupt-cells = <2>; 246*4882a593Smuzhiyun interrupt-controller; 247*4882a593Smuzhiyun /* 248*4882a593Smuzhiyun gpio-ranges = <&pinmux 0 0 224>; 249*4882a593Smuzhiyun */ 250*4882a593Smuzhiyun }; 251*4882a593Smuzhiyun 252*4882a593Smuzhiyun apbmisc@70000800 { 253*4882a593Smuzhiyun compatible = "nvidia,tegra20-apbmisc"; 254*4882a593Smuzhiyun reg = <0x70000800 0x64 /* Chip revision */ 255*4882a593Smuzhiyun 0x70000008 0x04>; /* Strapping options */ 256*4882a593Smuzhiyun }; 257*4882a593Smuzhiyun 258*4882a593Smuzhiyun pinmux: pinmux@70000014 { 259*4882a593Smuzhiyun compatible = "nvidia,tegra20-pinmux"; 260*4882a593Smuzhiyun reg = <0x70000014 0x10 /* Tri-state registers */ 261*4882a593Smuzhiyun 0x70000080 0x20 /* Mux registers */ 262*4882a593Smuzhiyun 0x700000a0 0x14 /* Pull-up/down registers */ 263*4882a593Smuzhiyun 0x70000868 0xa8>; /* Pad control registers */ 264*4882a593Smuzhiyun }; 265*4882a593Smuzhiyun 266*4882a593Smuzhiyun das@70000c00 { 267*4882a593Smuzhiyun compatible = "nvidia,tegra20-das"; 268*4882a593Smuzhiyun reg = <0x70000c00 0x80>; 269*4882a593Smuzhiyun }; 270*4882a593Smuzhiyun 271*4882a593Smuzhiyun tegra_ac97: ac97@70002000 { 272*4882a593Smuzhiyun compatible = "nvidia,tegra20-ac97"; 273*4882a593Smuzhiyun reg = <0x70002000 0x200>; 274*4882a593Smuzhiyun interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>; 275*4882a593Smuzhiyun clocks = <&tegra_car TEGRA20_CLK_AC97>; 276*4882a593Smuzhiyun resets = <&tegra_car 3>; 277*4882a593Smuzhiyun reset-names = "ac97"; 278*4882a593Smuzhiyun dmas = <&apbdma 12>, <&apbdma 12>; 279*4882a593Smuzhiyun dma-names = "rx", "tx"; 280*4882a593Smuzhiyun status = "disabled"; 281*4882a593Smuzhiyun }; 282*4882a593Smuzhiyun 283*4882a593Smuzhiyun tegra_i2s1: i2s@70002800 { 284*4882a593Smuzhiyun compatible = "nvidia,tegra20-i2s"; 285*4882a593Smuzhiyun reg = <0x70002800 0x200>; 286*4882a593Smuzhiyun interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>; 287*4882a593Smuzhiyun clocks = <&tegra_car TEGRA20_CLK_I2S1>; 288*4882a593Smuzhiyun resets = <&tegra_car 11>; 289*4882a593Smuzhiyun reset-names = "i2s"; 290*4882a593Smuzhiyun dmas = <&apbdma 2>, <&apbdma 2>; 291*4882a593Smuzhiyun dma-names = "rx", "tx"; 292*4882a593Smuzhiyun status = "disabled"; 293*4882a593Smuzhiyun }; 294*4882a593Smuzhiyun 295*4882a593Smuzhiyun tegra_i2s2: i2s@70002a00 { 296*4882a593Smuzhiyun compatible = "nvidia,tegra20-i2s"; 297*4882a593Smuzhiyun reg = <0x70002a00 0x200>; 298*4882a593Smuzhiyun interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>; 299*4882a593Smuzhiyun clocks = <&tegra_car TEGRA20_CLK_I2S2>; 300*4882a593Smuzhiyun resets = <&tegra_car 18>; 301*4882a593Smuzhiyun reset-names = "i2s"; 302*4882a593Smuzhiyun dmas = <&apbdma 1>, <&apbdma 1>; 303*4882a593Smuzhiyun dma-names = "rx", "tx"; 304*4882a593Smuzhiyun status = "disabled"; 305*4882a593Smuzhiyun }; 306*4882a593Smuzhiyun 307*4882a593Smuzhiyun /* 308*4882a593Smuzhiyun * There are two serial driver i.e. 8250 based simple serial 309*4882a593Smuzhiyun * driver and APB DMA based serial driver for higher baudrate 310*4882a593Smuzhiyun * and performace. To enable the 8250 based driver, the compatible 311*4882a593Smuzhiyun * is "nvidia,tegra20-uart" and to enable the APB DMA based serial 312*4882a593Smuzhiyun * driver, the compatible is "nvidia,tegra20-hsuart". 313*4882a593Smuzhiyun */ 314*4882a593Smuzhiyun uarta: serial@70006000 { 315*4882a593Smuzhiyun compatible = "nvidia,tegra20-uart"; 316*4882a593Smuzhiyun reg = <0x70006000 0x40>; 317*4882a593Smuzhiyun reg-shift = <2>; 318*4882a593Smuzhiyun interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>; 319*4882a593Smuzhiyun clocks = <&tegra_car TEGRA20_CLK_UARTA>; 320*4882a593Smuzhiyun resets = <&tegra_car 6>; 321*4882a593Smuzhiyun reset-names = "serial"; 322*4882a593Smuzhiyun dmas = <&apbdma 8>, <&apbdma 8>; 323*4882a593Smuzhiyun dma-names = "rx", "tx"; 324*4882a593Smuzhiyun status = "disabled"; 325*4882a593Smuzhiyun }; 326*4882a593Smuzhiyun 327*4882a593Smuzhiyun uartb: serial@70006040 { 328*4882a593Smuzhiyun compatible = "nvidia,tegra20-uart"; 329*4882a593Smuzhiyun reg = <0x70006040 0x40>; 330*4882a593Smuzhiyun reg-shift = <2>; 331*4882a593Smuzhiyun interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>; 332*4882a593Smuzhiyun clocks = <&tegra_car TEGRA20_CLK_UARTB>; 333*4882a593Smuzhiyun resets = <&tegra_car 7>; 334*4882a593Smuzhiyun reset-names = "serial"; 335*4882a593Smuzhiyun dmas = <&apbdma 9>, <&apbdma 9>; 336*4882a593Smuzhiyun dma-names = "rx", "tx"; 337*4882a593Smuzhiyun status = "disabled"; 338*4882a593Smuzhiyun }; 339*4882a593Smuzhiyun 340*4882a593Smuzhiyun uartc: serial@70006200 { 341*4882a593Smuzhiyun compatible = "nvidia,tegra20-uart"; 342*4882a593Smuzhiyun reg = <0x70006200 0x100>; 343*4882a593Smuzhiyun reg-shift = <2>; 344*4882a593Smuzhiyun interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>; 345*4882a593Smuzhiyun clocks = <&tegra_car TEGRA20_CLK_UARTC>; 346*4882a593Smuzhiyun resets = <&tegra_car 55>; 347*4882a593Smuzhiyun reset-names = "serial"; 348*4882a593Smuzhiyun dmas = <&apbdma 10>, <&apbdma 10>; 349*4882a593Smuzhiyun dma-names = "rx", "tx"; 350*4882a593Smuzhiyun status = "disabled"; 351*4882a593Smuzhiyun }; 352*4882a593Smuzhiyun 353*4882a593Smuzhiyun uartd: serial@70006300 { 354*4882a593Smuzhiyun compatible = "nvidia,tegra20-uart"; 355*4882a593Smuzhiyun reg = <0x70006300 0x100>; 356*4882a593Smuzhiyun reg-shift = <2>; 357*4882a593Smuzhiyun interrupts = <GIC_SPI 90 IRQ_TYPE_LEVEL_HIGH>; 358*4882a593Smuzhiyun clocks = <&tegra_car TEGRA20_CLK_UARTD>; 359*4882a593Smuzhiyun resets = <&tegra_car 65>; 360*4882a593Smuzhiyun reset-names = "serial"; 361*4882a593Smuzhiyun dmas = <&apbdma 19>, <&apbdma 19>; 362*4882a593Smuzhiyun dma-names = "rx", "tx"; 363*4882a593Smuzhiyun status = "disabled"; 364*4882a593Smuzhiyun }; 365*4882a593Smuzhiyun 366*4882a593Smuzhiyun uarte: serial@70006400 { 367*4882a593Smuzhiyun compatible = "nvidia,tegra20-uart"; 368*4882a593Smuzhiyun reg = <0x70006400 0x100>; 369*4882a593Smuzhiyun reg-shift = <2>; 370*4882a593Smuzhiyun interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>; 371*4882a593Smuzhiyun clocks = <&tegra_car TEGRA20_CLK_UARTE>; 372*4882a593Smuzhiyun resets = <&tegra_car 66>; 373*4882a593Smuzhiyun reset-names = "serial"; 374*4882a593Smuzhiyun dmas = <&apbdma 20>, <&apbdma 20>; 375*4882a593Smuzhiyun dma-names = "rx", "tx"; 376*4882a593Smuzhiyun status = "disabled"; 377*4882a593Smuzhiyun }; 378*4882a593Smuzhiyun 379*4882a593Smuzhiyun nand: nand-controller@70008000 { 380*4882a593Smuzhiyun #address-cells = <1>; 381*4882a593Smuzhiyun #size-cells = <0>; 382*4882a593Smuzhiyun compatible = "nvidia,tegra20-nand"; 383*4882a593Smuzhiyun reg = <0x70008000 0x100>; 384*4882a593Smuzhiyun }; 385*4882a593Smuzhiyun 386*4882a593Smuzhiyun pwm: pwm@7000a000 { 387*4882a593Smuzhiyun compatible = "nvidia,tegra20-pwm"; 388*4882a593Smuzhiyun reg = <0x7000a000 0x100>; 389*4882a593Smuzhiyun #pwm-cells = <2>; 390*4882a593Smuzhiyun clocks = <&tegra_car TEGRA20_CLK_PWM>; 391*4882a593Smuzhiyun resets = <&tegra_car 17>; 392*4882a593Smuzhiyun reset-names = "pwm"; 393*4882a593Smuzhiyun status = "disabled"; 394*4882a593Smuzhiyun }; 395*4882a593Smuzhiyun 396*4882a593Smuzhiyun rtc@7000e000 { 397*4882a593Smuzhiyun compatible = "nvidia,tegra20-rtc"; 398*4882a593Smuzhiyun reg = <0x7000e000 0x100>; 399*4882a593Smuzhiyun interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>; 400*4882a593Smuzhiyun clocks = <&tegra_car TEGRA20_CLK_RTC>; 401*4882a593Smuzhiyun }; 402*4882a593Smuzhiyun 403*4882a593Smuzhiyun i2c@7000c000 { 404*4882a593Smuzhiyun compatible = "nvidia,tegra20-i2c"; 405*4882a593Smuzhiyun reg = <0x7000c000 0x100>; 406*4882a593Smuzhiyun interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>; 407*4882a593Smuzhiyun #address-cells = <1>; 408*4882a593Smuzhiyun #size-cells = <0>; 409*4882a593Smuzhiyun clocks = <&tegra_car TEGRA20_CLK_I2C1>, 410*4882a593Smuzhiyun <&tegra_car TEGRA20_CLK_PLL_P_OUT3>; 411*4882a593Smuzhiyun clock-names = "div-clk", "fast-clk"; 412*4882a593Smuzhiyun resets = <&tegra_car 12>; 413*4882a593Smuzhiyun reset-names = "i2c"; 414*4882a593Smuzhiyun dmas = <&apbdma 21>, <&apbdma 21>; 415*4882a593Smuzhiyun dma-names = "rx", "tx"; 416*4882a593Smuzhiyun status = "disabled"; 417*4882a593Smuzhiyun }; 418*4882a593Smuzhiyun 419*4882a593Smuzhiyun spi@7000c380 { 420*4882a593Smuzhiyun compatible = "nvidia,tegra20-sflash"; 421*4882a593Smuzhiyun reg = <0x7000c380 0x80>; 422*4882a593Smuzhiyun interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>; 423*4882a593Smuzhiyun #address-cells = <1>; 424*4882a593Smuzhiyun #size-cells = <0>; 425*4882a593Smuzhiyun clocks = <&tegra_car TEGRA20_CLK_SPI>; 426*4882a593Smuzhiyun resets = <&tegra_car 43>; 427*4882a593Smuzhiyun reset-names = "spi"; 428*4882a593Smuzhiyun dmas = <&apbdma 11>, <&apbdma 11>; 429*4882a593Smuzhiyun dma-names = "rx", "tx"; 430*4882a593Smuzhiyun status = "disabled"; 431*4882a593Smuzhiyun }; 432*4882a593Smuzhiyun 433*4882a593Smuzhiyun i2c@7000c400 { 434*4882a593Smuzhiyun compatible = "nvidia,tegra20-i2c"; 435*4882a593Smuzhiyun reg = <0x7000c400 0x100>; 436*4882a593Smuzhiyun interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>; 437*4882a593Smuzhiyun #address-cells = <1>; 438*4882a593Smuzhiyun #size-cells = <0>; 439*4882a593Smuzhiyun clocks = <&tegra_car TEGRA20_CLK_I2C2>, 440*4882a593Smuzhiyun <&tegra_car TEGRA20_CLK_PLL_P_OUT3>; 441*4882a593Smuzhiyun clock-names = "div-clk", "fast-clk"; 442*4882a593Smuzhiyun resets = <&tegra_car 54>; 443*4882a593Smuzhiyun reset-names = "i2c"; 444*4882a593Smuzhiyun dmas = <&apbdma 22>, <&apbdma 22>; 445*4882a593Smuzhiyun dma-names = "rx", "tx"; 446*4882a593Smuzhiyun status = "disabled"; 447*4882a593Smuzhiyun }; 448*4882a593Smuzhiyun 449*4882a593Smuzhiyun i2c@7000c500 { 450*4882a593Smuzhiyun compatible = "nvidia,tegra20-i2c"; 451*4882a593Smuzhiyun reg = <0x7000c500 0x100>; 452*4882a593Smuzhiyun interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>; 453*4882a593Smuzhiyun #address-cells = <1>; 454*4882a593Smuzhiyun #size-cells = <0>; 455*4882a593Smuzhiyun clocks = <&tegra_car TEGRA20_CLK_I2C3>, 456*4882a593Smuzhiyun <&tegra_car TEGRA20_CLK_PLL_P_OUT3>; 457*4882a593Smuzhiyun clock-names = "div-clk", "fast-clk"; 458*4882a593Smuzhiyun resets = <&tegra_car 67>; 459*4882a593Smuzhiyun reset-names = "i2c"; 460*4882a593Smuzhiyun dmas = <&apbdma 23>, <&apbdma 23>; 461*4882a593Smuzhiyun dma-names = "rx", "tx"; 462*4882a593Smuzhiyun status = "disabled"; 463*4882a593Smuzhiyun }; 464*4882a593Smuzhiyun 465*4882a593Smuzhiyun i2c@7000d000 { 466*4882a593Smuzhiyun compatible = "nvidia,tegra20-i2c-dvc"; 467*4882a593Smuzhiyun reg = <0x7000d000 0x200>; 468*4882a593Smuzhiyun interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>; 469*4882a593Smuzhiyun #address-cells = <1>; 470*4882a593Smuzhiyun #size-cells = <0>; 471*4882a593Smuzhiyun clocks = <&tegra_car TEGRA20_CLK_DVC>, 472*4882a593Smuzhiyun <&tegra_car TEGRA20_CLK_PLL_P_OUT3>; 473*4882a593Smuzhiyun clock-names = "div-clk", "fast-clk"; 474*4882a593Smuzhiyun resets = <&tegra_car 47>; 475*4882a593Smuzhiyun reset-names = "i2c"; 476*4882a593Smuzhiyun dmas = <&apbdma 24>, <&apbdma 24>; 477*4882a593Smuzhiyun dma-names = "rx", "tx"; 478*4882a593Smuzhiyun status = "disabled"; 479*4882a593Smuzhiyun }; 480*4882a593Smuzhiyun 481*4882a593Smuzhiyun spi@7000d400 { 482*4882a593Smuzhiyun compatible = "nvidia,tegra20-slink"; 483*4882a593Smuzhiyun reg = <0x7000d400 0x200>; 484*4882a593Smuzhiyun interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>; 485*4882a593Smuzhiyun #address-cells = <1>; 486*4882a593Smuzhiyun #size-cells = <0>; 487*4882a593Smuzhiyun clocks = <&tegra_car TEGRA20_CLK_SBC1>; 488*4882a593Smuzhiyun resets = <&tegra_car 41>; 489*4882a593Smuzhiyun reset-names = "spi"; 490*4882a593Smuzhiyun dmas = <&apbdma 15>, <&apbdma 15>; 491*4882a593Smuzhiyun dma-names = "rx", "tx"; 492*4882a593Smuzhiyun status = "disabled"; 493*4882a593Smuzhiyun }; 494*4882a593Smuzhiyun 495*4882a593Smuzhiyun spi@7000d600 { 496*4882a593Smuzhiyun compatible = "nvidia,tegra20-slink"; 497*4882a593Smuzhiyun reg = <0x7000d600 0x200>; 498*4882a593Smuzhiyun interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>; 499*4882a593Smuzhiyun #address-cells = <1>; 500*4882a593Smuzhiyun #size-cells = <0>; 501*4882a593Smuzhiyun clocks = <&tegra_car TEGRA20_CLK_SBC2>; 502*4882a593Smuzhiyun resets = <&tegra_car 44>; 503*4882a593Smuzhiyun reset-names = "spi"; 504*4882a593Smuzhiyun dmas = <&apbdma 16>, <&apbdma 16>; 505*4882a593Smuzhiyun dma-names = "rx", "tx"; 506*4882a593Smuzhiyun status = "disabled"; 507*4882a593Smuzhiyun }; 508*4882a593Smuzhiyun 509*4882a593Smuzhiyun spi@7000d800 { 510*4882a593Smuzhiyun compatible = "nvidia,tegra20-slink"; 511*4882a593Smuzhiyun reg = <0x7000d800 0x200>; 512*4882a593Smuzhiyun interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>; 513*4882a593Smuzhiyun #address-cells = <1>; 514*4882a593Smuzhiyun #size-cells = <0>; 515*4882a593Smuzhiyun clocks = <&tegra_car TEGRA20_CLK_SBC3>; 516*4882a593Smuzhiyun resets = <&tegra_car 46>; 517*4882a593Smuzhiyun reset-names = "spi"; 518*4882a593Smuzhiyun dmas = <&apbdma 17>, <&apbdma 17>; 519*4882a593Smuzhiyun dma-names = "rx", "tx"; 520*4882a593Smuzhiyun status = "disabled"; 521*4882a593Smuzhiyun }; 522*4882a593Smuzhiyun 523*4882a593Smuzhiyun spi@7000da00 { 524*4882a593Smuzhiyun compatible = "nvidia,tegra20-slink"; 525*4882a593Smuzhiyun reg = <0x7000da00 0x200>; 526*4882a593Smuzhiyun interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>; 527*4882a593Smuzhiyun #address-cells = <1>; 528*4882a593Smuzhiyun #size-cells = <0>; 529*4882a593Smuzhiyun clocks = <&tegra_car TEGRA20_CLK_SBC4>; 530*4882a593Smuzhiyun resets = <&tegra_car 68>; 531*4882a593Smuzhiyun reset-names = "spi"; 532*4882a593Smuzhiyun dmas = <&apbdma 18>, <&apbdma 18>; 533*4882a593Smuzhiyun dma-names = "rx", "tx"; 534*4882a593Smuzhiyun status = "disabled"; 535*4882a593Smuzhiyun }; 536*4882a593Smuzhiyun 537*4882a593Smuzhiyun kbc@7000e200 { 538*4882a593Smuzhiyun compatible = "nvidia,tegra20-kbc"; 539*4882a593Smuzhiyun reg = <0x7000e200 0x100>; 540*4882a593Smuzhiyun interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>; 541*4882a593Smuzhiyun clocks = <&tegra_car TEGRA20_CLK_KBC>; 542*4882a593Smuzhiyun resets = <&tegra_car 36>; 543*4882a593Smuzhiyun reset-names = "kbc"; 544*4882a593Smuzhiyun status = "disabled"; 545*4882a593Smuzhiyun }; 546*4882a593Smuzhiyun 547*4882a593Smuzhiyun pmc@7000e400 { 548*4882a593Smuzhiyun compatible = "nvidia,tegra20-pmc"; 549*4882a593Smuzhiyun reg = <0x7000e400 0x400>; 550*4882a593Smuzhiyun clocks = <&tegra_car TEGRA20_CLK_PCLK>, <&clk32k_in>; 551*4882a593Smuzhiyun clock-names = "pclk", "clk32k_in"; 552*4882a593Smuzhiyun }; 553*4882a593Smuzhiyun 554*4882a593Smuzhiyun memory-controller@7000f000 { 555*4882a593Smuzhiyun compatible = "nvidia,tegra20-mc"; 556*4882a593Smuzhiyun reg = <0x7000f000 0x024 557*4882a593Smuzhiyun 0x7000f03c 0x3c4>; 558*4882a593Smuzhiyun interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>; 559*4882a593Smuzhiyun }; 560*4882a593Smuzhiyun 561*4882a593Smuzhiyun iommu@7000f024 { 562*4882a593Smuzhiyun compatible = "nvidia,tegra20-gart"; 563*4882a593Smuzhiyun reg = <0x7000f024 0x00000018 /* controller registers */ 564*4882a593Smuzhiyun 0x58000000 0x02000000>; /* GART aperture */ 565*4882a593Smuzhiyun }; 566*4882a593Smuzhiyun 567*4882a593Smuzhiyun memory-controller@7000f400 { 568*4882a593Smuzhiyun compatible = "nvidia,tegra20-emc"; 569*4882a593Smuzhiyun reg = <0x7000f400 0x200>; 570*4882a593Smuzhiyun #address-cells = <1>; 571*4882a593Smuzhiyun #size-cells = <0>; 572*4882a593Smuzhiyun }; 573*4882a593Smuzhiyun 574*4882a593Smuzhiyun fuse@7000f800 { 575*4882a593Smuzhiyun compatible = "nvidia,tegra20-efuse"; 576*4882a593Smuzhiyun reg = <0x7000f800 0x400>; 577*4882a593Smuzhiyun clocks = <&tegra_car TEGRA20_CLK_FUSE>; 578*4882a593Smuzhiyun clock-names = "fuse"; 579*4882a593Smuzhiyun resets = <&tegra_car 39>; 580*4882a593Smuzhiyun reset-names = "fuse"; 581*4882a593Smuzhiyun }; 582*4882a593Smuzhiyun 583*4882a593Smuzhiyun pcie-controller@80003000 { 584*4882a593Smuzhiyun compatible = "nvidia,tegra20-pcie"; 585*4882a593Smuzhiyun device_type = "pci"; 586*4882a593Smuzhiyun reg = <0x80003000 0x00000800 /* PADS registers */ 587*4882a593Smuzhiyun 0x80003800 0x00000200 /* AFI registers */ 588*4882a593Smuzhiyun 0x90000000 0x10000000>; /* configuration space */ 589*4882a593Smuzhiyun reg-names = "pads", "afi", "cs"; 590*4882a593Smuzhiyun interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH /* controller interrupt */ 591*4882a593Smuzhiyun GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>; /* MSI interrupt */ 592*4882a593Smuzhiyun interrupt-names = "intr", "msi"; 593*4882a593Smuzhiyun 594*4882a593Smuzhiyun #interrupt-cells = <1>; 595*4882a593Smuzhiyun interrupt-map-mask = <0 0 0 0>; 596*4882a593Smuzhiyun interrupt-map = <0 0 0 0 &intc GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>; 597*4882a593Smuzhiyun 598*4882a593Smuzhiyun bus-range = <0x00 0xff>; 599*4882a593Smuzhiyun #address-cells = <3>; 600*4882a593Smuzhiyun #size-cells = <2>; 601*4882a593Smuzhiyun 602*4882a593Smuzhiyun ranges = <0x82000000 0 0x80000000 0x80000000 0 0x00001000 /* port 0 registers */ 603*4882a593Smuzhiyun 0x82000000 0 0x80001000 0x80001000 0 0x00001000 /* port 1 registers */ 604*4882a593Smuzhiyun 0x81000000 0 0 0x82000000 0 0x00010000 /* downstream I/O */ 605*4882a593Smuzhiyun 0x82000000 0 0xa0000000 0xa0000000 0 0x08000000 /* non-prefetchable memory */ 606*4882a593Smuzhiyun 0xc2000000 0 0xa8000000 0xa8000000 0 0x18000000>; /* prefetchable memory */ 607*4882a593Smuzhiyun 608*4882a593Smuzhiyun clocks = <&tegra_car TEGRA20_CLK_PEX>, 609*4882a593Smuzhiyun <&tegra_car TEGRA20_CLK_AFI>, 610*4882a593Smuzhiyun <&tegra_car TEGRA20_CLK_PLL_E>; 611*4882a593Smuzhiyun clock-names = "pex", "afi", "pll_e"; 612*4882a593Smuzhiyun resets = <&tegra_car 70>, 613*4882a593Smuzhiyun <&tegra_car 72>, 614*4882a593Smuzhiyun <&tegra_car 74>; 615*4882a593Smuzhiyun reset-names = "pex", "afi", "pcie_x"; 616*4882a593Smuzhiyun status = "disabled"; 617*4882a593Smuzhiyun 618*4882a593Smuzhiyun pci@1,0 { 619*4882a593Smuzhiyun device_type = "pci"; 620*4882a593Smuzhiyun assigned-addresses = <0x82000800 0 0x80000000 0 0x1000>; 621*4882a593Smuzhiyun reg = <0x000800 0 0 0 0>; 622*4882a593Smuzhiyun status = "disabled"; 623*4882a593Smuzhiyun 624*4882a593Smuzhiyun #address-cells = <3>; 625*4882a593Smuzhiyun #size-cells = <2>; 626*4882a593Smuzhiyun ranges; 627*4882a593Smuzhiyun 628*4882a593Smuzhiyun nvidia,num-lanes = <2>; 629*4882a593Smuzhiyun }; 630*4882a593Smuzhiyun 631*4882a593Smuzhiyun pci@2,0 { 632*4882a593Smuzhiyun device_type = "pci"; 633*4882a593Smuzhiyun assigned-addresses = <0x82001000 0 0x80001000 0 0x1000>; 634*4882a593Smuzhiyun reg = <0x001000 0 0 0 0>; 635*4882a593Smuzhiyun status = "disabled"; 636*4882a593Smuzhiyun 637*4882a593Smuzhiyun #address-cells = <3>; 638*4882a593Smuzhiyun #size-cells = <2>; 639*4882a593Smuzhiyun ranges; 640*4882a593Smuzhiyun 641*4882a593Smuzhiyun nvidia,num-lanes = <2>; 642*4882a593Smuzhiyun }; 643*4882a593Smuzhiyun }; 644*4882a593Smuzhiyun 645*4882a593Smuzhiyun usb@c5000000 { 646*4882a593Smuzhiyun compatible = "nvidia,tegra20-ehci", "usb-ehci"; 647*4882a593Smuzhiyun reg = <0xc5000000 0x4000>; 648*4882a593Smuzhiyun interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>; 649*4882a593Smuzhiyun phy_type = "utmi"; 650*4882a593Smuzhiyun nvidia,has-legacy-mode; 651*4882a593Smuzhiyun clocks = <&tegra_car TEGRA20_CLK_USBD>; 652*4882a593Smuzhiyun resets = <&tegra_car 22>; 653*4882a593Smuzhiyun reset-names = "usb"; 654*4882a593Smuzhiyun nvidia,needs-double-reset; 655*4882a593Smuzhiyun nvidia,phy = <&phy1>; 656*4882a593Smuzhiyun status = "disabled"; 657*4882a593Smuzhiyun }; 658*4882a593Smuzhiyun 659*4882a593Smuzhiyun phy1: usb-phy@c5000000 { 660*4882a593Smuzhiyun compatible = "nvidia,tegra20-usb-phy"; 661*4882a593Smuzhiyun reg = <0xc5000000 0x4000 0xc5000000 0x4000>; 662*4882a593Smuzhiyun phy_type = "utmi"; 663*4882a593Smuzhiyun clocks = <&tegra_car TEGRA20_CLK_USBD>, 664*4882a593Smuzhiyun <&tegra_car TEGRA20_CLK_PLL_U>, 665*4882a593Smuzhiyun <&tegra_car TEGRA20_CLK_CLK_M>, 666*4882a593Smuzhiyun <&tegra_car TEGRA20_CLK_USBD>; 667*4882a593Smuzhiyun clock-names = "reg", "pll_u", "timer", "utmi-pads"; 668*4882a593Smuzhiyun resets = <&tegra_car 22>, <&tegra_car 22>; 669*4882a593Smuzhiyun reset-names = "usb", "utmi-pads"; 670*4882a593Smuzhiyun nvidia,has-legacy-mode; 671*4882a593Smuzhiyun nvidia,hssync-start-delay = <9>; 672*4882a593Smuzhiyun nvidia,idle-wait-delay = <17>; 673*4882a593Smuzhiyun nvidia,elastic-limit = <16>; 674*4882a593Smuzhiyun nvidia,term-range-adj = <6>; 675*4882a593Smuzhiyun nvidia,xcvr-setup = <9>; 676*4882a593Smuzhiyun nvidia,xcvr-lsfslew = <1>; 677*4882a593Smuzhiyun nvidia,xcvr-lsrslew = <1>; 678*4882a593Smuzhiyun nvidia,has-utmi-pad-registers; 679*4882a593Smuzhiyun status = "disabled"; 680*4882a593Smuzhiyun }; 681*4882a593Smuzhiyun 682*4882a593Smuzhiyun usb@c5004000 { 683*4882a593Smuzhiyun compatible = "nvidia,tegra20-ehci", "usb-ehci"; 684*4882a593Smuzhiyun reg = <0xc5004000 0x4000>; 685*4882a593Smuzhiyun interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>; 686*4882a593Smuzhiyun phy_type = "ulpi"; 687*4882a593Smuzhiyun clocks = <&tegra_car TEGRA20_CLK_USB2>; 688*4882a593Smuzhiyun resets = <&tegra_car 58>; 689*4882a593Smuzhiyun reset-names = "usb"; 690*4882a593Smuzhiyun nvidia,phy = <&phy2>; 691*4882a593Smuzhiyun status = "disabled"; 692*4882a593Smuzhiyun }; 693*4882a593Smuzhiyun 694*4882a593Smuzhiyun phy2: usb-phy@c5004000 { 695*4882a593Smuzhiyun compatible = "nvidia,tegra20-usb-phy"; 696*4882a593Smuzhiyun reg = <0xc5004000 0x4000>; 697*4882a593Smuzhiyun phy_type = "ulpi"; 698*4882a593Smuzhiyun clocks = <&tegra_car TEGRA20_CLK_USB2>, 699*4882a593Smuzhiyun <&tegra_car TEGRA20_CLK_PLL_U>, 700*4882a593Smuzhiyun <&tegra_car TEGRA20_CLK_CDEV2>; 701*4882a593Smuzhiyun clock-names = "reg", "pll_u", "ulpi-link"; 702*4882a593Smuzhiyun resets = <&tegra_car 58>, <&tegra_car 22>; 703*4882a593Smuzhiyun reset-names = "usb", "utmi-pads"; 704*4882a593Smuzhiyun status = "disabled"; 705*4882a593Smuzhiyun }; 706*4882a593Smuzhiyun 707*4882a593Smuzhiyun usb@c5008000 { 708*4882a593Smuzhiyun compatible = "nvidia,tegra20-ehci", "usb-ehci"; 709*4882a593Smuzhiyun reg = <0xc5008000 0x4000>; 710*4882a593Smuzhiyun interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>; 711*4882a593Smuzhiyun phy_type = "utmi"; 712*4882a593Smuzhiyun clocks = <&tegra_car TEGRA20_CLK_USB3>; 713*4882a593Smuzhiyun resets = <&tegra_car 59>; 714*4882a593Smuzhiyun reset-names = "usb"; 715*4882a593Smuzhiyun nvidia,phy = <&phy3>; 716*4882a593Smuzhiyun status = "disabled"; 717*4882a593Smuzhiyun }; 718*4882a593Smuzhiyun 719*4882a593Smuzhiyun phy3: usb-phy@c5008000 { 720*4882a593Smuzhiyun compatible = "nvidia,tegra20-usb-phy"; 721*4882a593Smuzhiyun reg = <0xc5008000 0x4000 0xc5000000 0x4000>; 722*4882a593Smuzhiyun phy_type = "utmi"; 723*4882a593Smuzhiyun clocks = <&tegra_car TEGRA20_CLK_USB3>, 724*4882a593Smuzhiyun <&tegra_car TEGRA20_CLK_PLL_U>, 725*4882a593Smuzhiyun <&tegra_car TEGRA20_CLK_CLK_M>, 726*4882a593Smuzhiyun <&tegra_car TEGRA20_CLK_USBD>; 727*4882a593Smuzhiyun clock-names = "reg", "pll_u", "timer", "utmi-pads"; 728*4882a593Smuzhiyun resets = <&tegra_car 59>, <&tegra_car 22>; 729*4882a593Smuzhiyun reset-names = "usb", "utmi-pads"; 730*4882a593Smuzhiyun nvidia,hssync-start-delay = <9>; 731*4882a593Smuzhiyun nvidia,idle-wait-delay = <17>; 732*4882a593Smuzhiyun nvidia,elastic-limit = <16>; 733*4882a593Smuzhiyun nvidia,term-range-adj = <6>; 734*4882a593Smuzhiyun nvidia,xcvr-setup = <9>; 735*4882a593Smuzhiyun nvidia,xcvr-lsfslew = <2>; 736*4882a593Smuzhiyun nvidia,xcvr-lsrslew = <2>; 737*4882a593Smuzhiyun status = "disabled"; 738*4882a593Smuzhiyun }; 739*4882a593Smuzhiyun 740*4882a593Smuzhiyun sdhci@c8000000 { 741*4882a593Smuzhiyun compatible = "nvidia,tegra20-sdhci"; 742*4882a593Smuzhiyun reg = <0xc8000000 0x200>; 743*4882a593Smuzhiyun interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>; 744*4882a593Smuzhiyun clocks = <&tegra_car TEGRA20_CLK_SDMMC1>; 745*4882a593Smuzhiyun resets = <&tegra_car 14>; 746*4882a593Smuzhiyun reset-names = "sdhci"; 747*4882a593Smuzhiyun status = "disabled"; 748*4882a593Smuzhiyun }; 749*4882a593Smuzhiyun 750*4882a593Smuzhiyun sdhci@c8000200 { 751*4882a593Smuzhiyun compatible = "nvidia,tegra20-sdhci"; 752*4882a593Smuzhiyun reg = <0xc8000200 0x200>; 753*4882a593Smuzhiyun interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>; 754*4882a593Smuzhiyun clocks = <&tegra_car TEGRA20_CLK_SDMMC2>; 755*4882a593Smuzhiyun resets = <&tegra_car 9>; 756*4882a593Smuzhiyun reset-names = "sdhci"; 757*4882a593Smuzhiyun status = "disabled"; 758*4882a593Smuzhiyun }; 759*4882a593Smuzhiyun 760*4882a593Smuzhiyun sdhci@c8000400 { 761*4882a593Smuzhiyun compatible = "nvidia,tegra20-sdhci"; 762*4882a593Smuzhiyun reg = <0xc8000400 0x200>; 763*4882a593Smuzhiyun interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>; 764*4882a593Smuzhiyun clocks = <&tegra_car TEGRA20_CLK_SDMMC3>; 765*4882a593Smuzhiyun resets = <&tegra_car 69>; 766*4882a593Smuzhiyun reset-names = "sdhci"; 767*4882a593Smuzhiyun status = "disabled"; 768*4882a593Smuzhiyun }; 769*4882a593Smuzhiyun 770*4882a593Smuzhiyun sdhci@c8000600 { 771*4882a593Smuzhiyun compatible = "nvidia,tegra20-sdhci"; 772*4882a593Smuzhiyun reg = <0xc8000600 0x200>; 773*4882a593Smuzhiyun interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>; 774*4882a593Smuzhiyun clocks = <&tegra_car TEGRA20_CLK_SDMMC4>; 775*4882a593Smuzhiyun resets = <&tegra_car 15>; 776*4882a593Smuzhiyun reset-names = "sdhci"; 777*4882a593Smuzhiyun status = "disabled"; 778*4882a593Smuzhiyun }; 779*4882a593Smuzhiyun 780*4882a593Smuzhiyun cpus { 781*4882a593Smuzhiyun #address-cells = <1>; 782*4882a593Smuzhiyun #size-cells = <0>; 783*4882a593Smuzhiyun 784*4882a593Smuzhiyun cpu@0 { 785*4882a593Smuzhiyun device_type = "cpu"; 786*4882a593Smuzhiyun compatible = "arm,cortex-a9"; 787*4882a593Smuzhiyun reg = <0>; 788*4882a593Smuzhiyun }; 789*4882a593Smuzhiyun 790*4882a593Smuzhiyun cpu@1 { 791*4882a593Smuzhiyun device_type = "cpu"; 792*4882a593Smuzhiyun compatible = "arm,cortex-a9"; 793*4882a593Smuzhiyun reg = <1>; 794*4882a593Smuzhiyun }; 795*4882a593Smuzhiyun }; 796*4882a593Smuzhiyun 797*4882a593Smuzhiyun pmu { 798*4882a593Smuzhiyun compatible = "arm,cortex-a9-pmu"; 799*4882a593Smuzhiyun interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>, 800*4882a593Smuzhiyun <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>; 801*4882a593Smuzhiyun }; 802*4882a593Smuzhiyun}; 803